mpc885ads_setup.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*arch/powerpc/platforms/8xx/mpc885ads_setup.c
  2. *
  3. * Platform setup for the Freescale mpc885ads board
  4. *
  5. * Vitaly Bordug <vbordug@ru.mvista.com>
  6. *
  7. * Copyright 2005 MontaVista Software Inc.
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/param.h>
  16. #include <linux/string.h>
  17. #include <linux/ioport.h>
  18. #include <linux/device.h>
  19. #include <linux/delay.h>
  20. #include <linux/root_dev.h>
  21. #include <linux/fs_enet_pd.h>
  22. #include <linux/fs_uart_pd.h>
  23. #include <linux/fsl_devices.h>
  24. #include <linux/mii.h>
  25. #include <asm/delay.h>
  26. #include <asm/io.h>
  27. #include <asm/machdep.h>
  28. #include <asm/page.h>
  29. #include <asm/processor.h>
  30. #include <asm/system.h>
  31. #include <asm/time.h>
  32. #include <asm/mpc8xx.h>
  33. #include <asm/8xx_immap.h>
  34. #include <asm/commproc.h>
  35. #include <asm/fs_pd.h>
  36. #include <asm/prom.h>
  37. #include <sysdev/commproc.h>
  38. static void init_smc1_uart_ioports(struct fs_uart_platform_info *fpi);
  39. static void init_smc2_uart_ioports(struct fs_uart_platform_info *fpi);
  40. static void init_scc3_ioports(struct fs_platform_info *ptr);
  41. #ifdef CONFIG_PCMCIA_M8XX
  42. static void pcmcia_hw_setup(int slot, int enable)
  43. {
  44. unsigned *bcsr_io;
  45. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  46. if (enable)
  47. clrbits32(bcsr_io, BCSR1_PCCEN);
  48. else
  49. setbits32(bcsr_io, BCSR1_PCCEN);
  50. iounmap(bcsr_io);
  51. }
  52. static int pcmcia_set_voltage(int slot, int vcc, int vpp)
  53. {
  54. u32 reg = 0;
  55. unsigned *bcsr_io;
  56. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  57. switch (vcc) {
  58. case 0:
  59. break;
  60. case 33:
  61. reg |= BCSR1_PCCVCC0;
  62. break;
  63. case 50:
  64. reg |= BCSR1_PCCVCC1;
  65. break;
  66. default:
  67. return 1;
  68. }
  69. switch (vpp) {
  70. case 0:
  71. break;
  72. case 33:
  73. case 50:
  74. if (vcc == vpp)
  75. reg |= BCSR1_PCCVPP1;
  76. else
  77. return 1;
  78. break;
  79. case 120:
  80. if ((vcc == 33) || (vcc == 50))
  81. reg |= BCSR1_PCCVPP0;
  82. else
  83. return 1;
  84. default:
  85. return 1;
  86. }
  87. /* first, turn off all power */
  88. clrbits32(bcsr_io, 0x00610000);
  89. /* enable new powersettings */
  90. setbits32(bcsr_io, reg);
  91. iounmap(bcsr_io);
  92. return 0;
  93. }
  94. #endif
  95. void __init mpc885ads_board_setup(void)
  96. {
  97. cpm8xx_t *cp;
  98. unsigned int *bcsr_io;
  99. u8 tmpval8;
  100. #ifdef CONFIG_FS_ENET
  101. iop8xx_t *io_port;
  102. #endif
  103. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  104. cp = (cpm8xx_t *) immr_map(im_cpm);
  105. if (bcsr_io == NULL) {
  106. printk(KERN_CRIT "Could not remap BCSR\n");
  107. return;
  108. }
  109. #ifdef CONFIG_SERIAL_CPM_SMC1
  110. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  111. clrbits32(&cp->cp_simode, 0xe0000000 >> 17); /* brg1 */
  112. tmpval8 = in_8(&(cp->cp_smc[0].smc_smcm)) | (SMCM_RX | SMCM_TX);
  113. out_8(&(cp->cp_smc[0].smc_smcm), tmpval8);
  114. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN); /* brg1 */
  115. #else
  116. setbits32(bcsr_io, BCSR1_RS232EN_1);
  117. out_be16(&cp->cp_smc[0].smc_smcmr, 0);
  118. out_8(&cp->cp_smc[0].smc_smce, 0);
  119. #endif
  120. #ifdef CONFIG_SERIAL_CPM_SMC2
  121. clrbits32(bcsr_io, BCSR1_RS232EN_2);
  122. clrbits32(&cp->cp_simode, 0xe0000000 >> 1);
  123. setbits32(&cp->cp_simode, 0x20000000 >> 1); /* brg2 */
  124. tmpval8 = in_8(&(cp->cp_smc[1].smc_smcm)) | (SMCM_RX | SMCM_TX);
  125. out_8(&(cp->cp_smc[1].smc_smcm), tmpval8);
  126. clrbits16(&cp->cp_smc[1].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  127. init_smc2_uart_ioports(0);
  128. #else
  129. setbits32(bcsr_io, BCSR1_RS232EN_2);
  130. out_be16(&cp->cp_smc[1].smc_smcmr, 0);
  131. out_8(&cp->cp_smc[1].smc_smce, 0);
  132. #endif
  133. immr_unmap(cp);
  134. iounmap(bcsr_io);
  135. #ifdef CONFIG_FS_ENET
  136. /* use MDC for MII (common) */
  137. io_port = (iop8xx_t *) immr_map(im_ioport);
  138. setbits16(&io_port->iop_pdpar, 0x0080);
  139. clrbits16(&io_port->iop_pddir, 0x0080);
  140. bcsr_io = ioremap(BCSR5, sizeof(unsigned long));
  141. clrbits32(bcsr_io, BCSR5_MII1_EN);
  142. clrbits32(bcsr_io, BCSR5_MII1_RST);
  143. #ifndef CONFIG_FC_ENET_HAS_SCC
  144. clrbits32(bcsr_io, BCSR5_MII2_EN);
  145. clrbits32(bcsr_io, BCSR5_MII2_RST);
  146. #endif
  147. iounmap(bcsr_io);
  148. immr_unmap(io_port);
  149. #endif
  150. #ifdef CONFIG_PCMCIA_M8XX
  151. /*Set up board specific hook-ups */
  152. m8xx_pcmcia_ops.hw_ctrl = pcmcia_hw_setup;
  153. m8xx_pcmcia_ops.voltage_set = pcmcia_set_voltage;
  154. #endif
  155. }
  156. static void init_fec1_ioports(struct fs_platform_info *ptr)
  157. {
  158. cpm8xx_t *cp = (cpm8xx_t *) immr_map(im_cpm);
  159. iop8xx_t *io_port = (iop8xx_t *) immr_map(im_ioport);
  160. /* configure FEC1 pins */
  161. setbits16(&io_port->iop_papar, 0xf830);
  162. setbits16(&io_port->iop_padir, 0x0830);
  163. clrbits16(&io_port->iop_padir, 0xf000);
  164. setbits32(&cp->cp_pbpar, 0x00001001);
  165. clrbits32(&cp->cp_pbdir, 0x00001001);
  166. setbits16(&io_port->iop_pcpar, 0x000c);
  167. clrbits16(&io_port->iop_pcdir, 0x000c);
  168. setbits32(&cp->cp_pepar, 0x00000003);
  169. setbits32(&cp->cp_pedir, 0x00000003);
  170. clrbits32(&cp->cp_peso, 0x00000003);
  171. clrbits32(&cp->cp_cptr, 0x00000100);
  172. immr_unmap(io_port);
  173. immr_unmap(cp);
  174. }
  175. static void init_fec2_ioports(struct fs_platform_info *ptr)
  176. {
  177. cpm8xx_t *cp = (cpm8xx_t *) immr_map(im_cpm);
  178. iop8xx_t *io_port = (iop8xx_t *) immr_map(im_ioport);
  179. /* configure FEC2 pins */
  180. setbits32(&cp->cp_pepar, 0x0003fffc);
  181. setbits32(&cp->cp_pedir, 0x0003fffc);
  182. clrbits32(&cp->cp_peso, 0x000087fc);
  183. setbits32(&cp->cp_peso, 0x00037800);
  184. clrbits32(&cp->cp_cptr, 0x00000080);
  185. immr_unmap(io_port);
  186. immr_unmap(cp);
  187. }
  188. void init_fec_ioports(struct fs_platform_info *fpi)
  189. {
  190. int fec_no = fs_get_fec_index(fpi->fs_no);
  191. switch (fec_no) {
  192. case 0:
  193. init_fec1_ioports(fpi);
  194. break;
  195. case 1:
  196. init_fec2_ioports(fpi);
  197. break;
  198. default:
  199. printk(KERN_ERR "init_fec_ioports: invalid FEC number\n");
  200. return;
  201. }
  202. }
  203. static void init_scc3_ioports(struct fs_platform_info *fpi)
  204. {
  205. unsigned *bcsr_io;
  206. iop8xx_t *io_port;
  207. cpm8xx_t *cp;
  208. bcsr_io = ioremap(BCSR_ADDR, BCSR_SIZE);
  209. io_port = (iop8xx_t *) immr_map(im_ioport);
  210. cp = (cpm8xx_t *) immr_map(im_cpm);
  211. if (bcsr_io == NULL) {
  212. printk(KERN_CRIT "Could not remap BCSR\n");
  213. return;
  214. }
  215. /* Enable the PHY.
  216. */
  217. clrbits32(bcsr_io + 4, BCSR4_ETH10_RST);
  218. udelay(1000);
  219. setbits32(bcsr_io + 4, BCSR4_ETH10_RST);
  220. /* Configure port A pins for Txd and Rxd.
  221. */
  222. setbits16(&io_port->iop_papar, PA_ENET_RXD | PA_ENET_TXD);
  223. clrbits16(&io_port->iop_padir, PA_ENET_RXD | PA_ENET_TXD);
  224. /* Configure port C pins to enable CLSN and RENA.
  225. */
  226. clrbits16(&io_port->iop_pcpar, PC_ENET_CLSN | PC_ENET_RENA);
  227. clrbits16(&io_port->iop_pcdir, PC_ENET_CLSN | PC_ENET_RENA);
  228. setbits16(&io_port->iop_pcso, PC_ENET_CLSN | PC_ENET_RENA);
  229. /* Configure port E for TCLK and RCLK.
  230. */
  231. setbits32(&cp->cp_pepar, PE_ENET_TCLK | PE_ENET_RCLK);
  232. clrbits32(&cp->cp_pepar, PE_ENET_TENA);
  233. clrbits32(&cp->cp_pedir, PE_ENET_TCLK | PE_ENET_RCLK | PE_ENET_TENA);
  234. clrbits32(&cp->cp_peso, PE_ENET_TCLK | PE_ENET_RCLK);
  235. setbits32(&cp->cp_peso, PE_ENET_TENA);
  236. /* Configure Serial Interface clock routing.
  237. * First, clear all SCC bits to zero, then set the ones we want.
  238. */
  239. clrbits32(&cp->cp_sicr, SICR_ENET_MASK);
  240. setbits32(&cp->cp_sicr, SICR_ENET_CLKRT);
  241. /* Disable Rx and Tx. SMC1 sshould be stopped if SCC3 eternet are used.
  242. */
  243. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  244. /* On the MPC885ADS SCC ethernet PHY is initialized in the full duplex mode
  245. * by H/W setting after reset. SCC ethernet controller support only half duplex.
  246. * This discrepancy of modes causes a lot of carrier lost errors.
  247. */
  248. /* In the original SCC enet driver the following code is placed at
  249. the end of the initialization */
  250. setbits32(&cp->cp_pepar, PE_ENET_TENA);
  251. clrbits32(&cp->cp_pedir, PE_ENET_TENA);
  252. setbits32(&cp->cp_peso, PE_ENET_TENA);
  253. setbits32(bcsr_io + 4, BCSR1_ETHEN);
  254. iounmap(bcsr_io);
  255. immr_unmap(io_port);
  256. immr_unmap(cp);
  257. }
  258. void init_scc_ioports(struct fs_platform_info *fpi)
  259. {
  260. int scc_no = fs_get_scc_index(fpi->fs_no);
  261. switch (scc_no) {
  262. case 2:
  263. init_scc3_ioports(fpi);
  264. break;
  265. default:
  266. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  267. return;
  268. }
  269. }
  270. static void init_smc1_uart_ioports(struct fs_uart_platform_info *ptr)
  271. {
  272. unsigned *bcsr_io;
  273. cpm8xx_t *cp;
  274. cp = (cpm8xx_t *) immr_map(im_cpm);
  275. setbits32(&cp->cp_pepar, 0x000000c0);
  276. clrbits32(&cp->cp_pedir, 0x000000c0);
  277. clrbits32(&cp->cp_peso, 0x00000040);
  278. setbits32(&cp->cp_peso, 0x00000080);
  279. immr_unmap(cp);
  280. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  281. if (bcsr_io == NULL) {
  282. printk(KERN_CRIT "Could not remap BCSR1\n");
  283. return;
  284. }
  285. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  286. iounmap(bcsr_io);
  287. }
  288. static void init_smc2_uart_ioports(struct fs_uart_platform_info *fpi)
  289. {
  290. unsigned *bcsr_io;
  291. cpm8xx_t *cp;
  292. cp = (cpm8xx_t *) immr_map(im_cpm);
  293. setbits32(&cp->cp_pepar, 0x00000c00);
  294. clrbits32(&cp->cp_pedir, 0x00000c00);
  295. clrbits32(&cp->cp_peso, 0x00000400);
  296. setbits32(&cp->cp_peso, 0x00000800);
  297. immr_unmap(cp);
  298. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  299. if (bcsr_io == NULL) {
  300. printk(KERN_CRIT "Could not remap BCSR1\n");
  301. return;
  302. }
  303. clrbits32(bcsr_io, BCSR1_RS232EN_2);
  304. iounmap(bcsr_io);
  305. }
  306. void init_smc_ioports(struct fs_uart_platform_info *data)
  307. {
  308. int smc_no = fs_uart_id_fsid2smc(data->fs_no);
  309. switch (smc_no) {
  310. case 0:
  311. init_smc1_uart_ioports(data);
  312. data->brg = data->clk_rx;
  313. break;
  314. case 1:
  315. init_smc2_uart_ioports(data);
  316. data->brg = data->clk_rx;
  317. break;
  318. default:
  319. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  320. return;
  321. }
  322. }
  323. int platform_device_skip(const char *model, int id)
  324. {
  325. #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
  326. const char *dev = "FEC";
  327. int n = 2;
  328. #else
  329. const char *dev = "SCC";
  330. int n = 3;
  331. #endif
  332. if (!strcmp(model, dev) && n == id)
  333. return 1;
  334. return 0;
  335. }
  336. static void __init mpc885ads_setup_arch(void)
  337. {
  338. cpm_reset();
  339. mpc885ads_board_setup();
  340. ROOT_DEV = Root_NFS;
  341. }
  342. static int __init mpc885ads_probe(void)
  343. {
  344. char *model = of_get_flat_dt_prop(of_get_flat_dt_root(),
  345. "model", NULL);
  346. if (model == NULL)
  347. return 0;
  348. if (strcmp(model, "MPC885ADS"))
  349. return 0;
  350. return 1;
  351. }
  352. define_machine(mpc885_ads)
  353. {
  354. .name = "MPC885 ADS",
  355. .probe = mpc885ads_probe,
  356. .setup_arch = mpc885ads_setup_arch,
  357. .init_IRQ = m8xx_pic_init,
  358. .get_irq = mpc8xx_get_irq,
  359. .restart = mpc8xx_restart,
  360. .calibrate_decr = mpc8xx_calibrate_decr,
  361. .set_rtc_time = mpc8xx_set_rtc_time,
  362. .get_rtc_time = mpc8xx_get_rtc_time,
  363. };