r852.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. /*
  2. * Copyright © 2009 - Maxim Levitsky
  3. * driver for Ricoh xD readers
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/workqueue.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci_ids.h>
  15. #include <asm/byteorder.h>
  16. #include <linux/sched.h>
  17. #include "sm_common.h"
  18. #include "r852.h"
  19. static int enable_dma = 1;
  20. module_param(enable_dma, bool, S_IRUGO);
  21. MODULE_PARM_DESC(enable_dma, "Enable usage of the DMA (default)");
  22. static int debug;
  23. module_param(debug, int, S_IRUGO | S_IWUSR);
  24. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  25. /* read register */
  26. static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
  27. {
  28. uint8_t reg = readb(dev->mmio + address);
  29. return reg;
  30. }
  31. /* write register */
  32. static inline void r852_write_reg(struct r852_device *dev,
  33. int address, uint8_t value)
  34. {
  35. writeb(value, dev->mmio + address);
  36. mmiowb();
  37. }
  38. /* read dword sized register */
  39. static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
  40. {
  41. uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
  42. return reg;
  43. }
  44. /* write dword sized register */
  45. static inline void r852_write_reg_dword(struct r852_device *dev,
  46. int address, uint32_t value)
  47. {
  48. writel(cpu_to_le32(value), dev->mmio + address);
  49. mmiowb();
  50. }
  51. /* returns pointer to our private structure */
  52. static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
  53. {
  54. struct nand_chip *chip = (struct nand_chip *)mtd->priv;
  55. return (struct r852_device *)chip->priv;
  56. }
  57. /* check if controller supports dma */
  58. static void r852_dma_test(struct r852_device *dev)
  59. {
  60. dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
  61. (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
  62. if (!dev->dma_usable)
  63. message("Non dma capable device detected, dma disabled");
  64. if (!enable_dma) {
  65. message("disabling dma on user request");
  66. dev->dma_usable = 0;
  67. }
  68. }
  69. /*
  70. * Enable dma. Enables ether first or second stage of the DMA,
  71. * Expects dev->dma_dir and dev->dma_state be set
  72. */
  73. static void r852_dma_enable(struct r852_device *dev)
  74. {
  75. uint8_t dma_reg, dma_irq_reg;
  76. /* Set up dma settings */
  77. dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
  78. dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
  79. if (dev->dma_dir)
  80. dma_reg |= R852_DMA_READ;
  81. if (dev->dma_state == DMA_INTERNAL) {
  82. dma_reg |= R852_DMA_INTERNAL;
  83. /* Precaution to make sure HW doesn't write */
  84. /* to random kernel memory */
  85. r852_write_reg_dword(dev, R852_DMA_ADDR,
  86. cpu_to_le32(dev->phys_bounce_buffer));
  87. } else {
  88. dma_reg |= R852_DMA_MEMORY;
  89. r852_write_reg_dword(dev, R852_DMA_ADDR,
  90. cpu_to_le32(dev->phys_dma_addr));
  91. }
  92. /* Precaution: make sure write reached the device */
  93. r852_read_reg_dword(dev, R852_DMA_ADDR);
  94. r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
  95. /* Set dma irq */
  96. dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  97. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  98. dma_irq_reg |
  99. R852_DMA_IRQ_INTERNAL |
  100. R852_DMA_IRQ_ERROR |
  101. R852_DMA_IRQ_MEMORY);
  102. }
  103. /*
  104. * Disable dma, called from the interrupt handler, which specifies
  105. * success of the operation via 'error' argument
  106. */
  107. static void r852_dma_done(struct r852_device *dev, int error)
  108. {
  109. WARN_ON(dev->dma_stage == 0);
  110. r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
  111. r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
  112. r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
  113. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
  114. /* Precaution to make sure HW doesn't write to random kernel memory */
  115. r852_write_reg_dword(dev, R852_DMA_ADDR,
  116. cpu_to_le32(dev->phys_bounce_buffer));
  117. r852_read_reg_dword(dev, R852_DMA_ADDR);
  118. dev->dma_error = error;
  119. dev->dma_stage = 0;
  120. if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
  121. pci_unmap_single(dev->pci_dev, dev->phys_dma_addr, R852_DMA_LEN,
  122. dev->dma_dir ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE);
  123. complete(&dev->dma_done);
  124. }
  125. /*
  126. * Wait, till dma is done, which includes both phases of it
  127. */
  128. static int r852_dma_wait(struct r852_device *dev)
  129. {
  130. long timeout = wait_for_completion_timeout(&dev->dma_done,
  131. msecs_to_jiffies(1000));
  132. if (!timeout) {
  133. dbg("timeout waiting for DMA interrupt");
  134. return -ETIMEDOUT;
  135. }
  136. return 0;
  137. }
  138. /*
  139. * Read/Write one page using dma. Only pages can be read (512 bytes)
  140. */
  141. static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
  142. {
  143. int bounce = 0;
  144. unsigned long flags;
  145. int error;
  146. dev->dma_error = 0;
  147. /* Set dma direction */
  148. dev->dma_dir = do_read;
  149. dev->dma_stage = 1;
  150. dbg_verbose("doing dma %s ", do_read ? "read" : "write");
  151. /* Set intial dma state: for reading first fill on board buffer,
  152. from device, for writes first fill the buffer from memory*/
  153. dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
  154. /* if incoming buffer is not page aligned, we should do bounce */
  155. if ((unsigned long)buf & (R852_DMA_LEN-1))
  156. bounce = 1;
  157. if (!bounce) {
  158. dev->phys_dma_addr = pci_map_single(dev->pci_dev, (void *)buf,
  159. R852_DMA_LEN,
  160. (do_read ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
  161. if (dev->phys_dma_addr == DMA_ERROR_CODE)
  162. bounce = 1;
  163. }
  164. if (bounce) {
  165. dbg_verbose("dma: using bounce buffer");
  166. dev->phys_dma_addr = dev->phys_bounce_buffer;
  167. if (!do_read)
  168. memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
  169. }
  170. /* Enable DMA */
  171. spin_lock_irqsave(&dev->irqlock, flags);
  172. r852_dma_enable(dev);
  173. spin_unlock_irqrestore(&dev->irqlock, flags);
  174. /* Wait till complete */
  175. error = r852_dma_wait(dev);
  176. if (error) {
  177. r852_dma_done(dev, error);
  178. return;
  179. }
  180. if (do_read && bounce)
  181. memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
  182. }
  183. /*
  184. * Program data lines of the nand chip to send data to it
  185. */
  186. void r852_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  187. {
  188. struct r852_device *dev = r852_get_dev(mtd);
  189. uint32_t reg;
  190. /* Don't allow any access to hardware if we suspect card removal */
  191. if (dev->card_unstable)
  192. return;
  193. /* Special case for whole sector read */
  194. if (len == R852_DMA_LEN && dev->dma_usable) {
  195. r852_do_dma(dev, (uint8_t *)buf, 0);
  196. return;
  197. }
  198. /* write DWORD chinks - faster */
  199. while (len) {
  200. reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
  201. r852_write_reg_dword(dev, R852_DATALINE, reg);
  202. buf += 4;
  203. len -= 4;
  204. }
  205. /* write rest */
  206. while (len)
  207. r852_write_reg(dev, R852_DATALINE, *buf++);
  208. }
  209. /*
  210. * Read data lines of the nand chip to retrieve data
  211. */
  212. void r852_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  213. {
  214. struct r852_device *dev = r852_get_dev(mtd);
  215. uint32_t reg;
  216. if (dev->card_unstable) {
  217. /* since we can't signal error here, at least, return
  218. predictable buffer */
  219. memset(buf, 0, len);
  220. return;
  221. }
  222. /* special case for whole sector read */
  223. if (len == R852_DMA_LEN && dev->dma_usable) {
  224. r852_do_dma(dev, buf, 1);
  225. return;
  226. }
  227. /* read in dword sized chunks */
  228. while (len >= 4) {
  229. reg = r852_read_reg_dword(dev, R852_DATALINE);
  230. *buf++ = reg & 0xFF;
  231. *buf++ = (reg >> 8) & 0xFF;
  232. *buf++ = (reg >> 16) & 0xFF;
  233. *buf++ = (reg >> 24) & 0xFF;
  234. len -= 4;
  235. }
  236. /* read the reset by bytes */
  237. while (len--)
  238. *buf++ = r852_read_reg(dev, R852_DATALINE);
  239. }
  240. /*
  241. * Read one byte from nand chip
  242. */
  243. static uint8_t r852_read_byte(struct mtd_info *mtd)
  244. {
  245. struct r852_device *dev = r852_get_dev(mtd);
  246. /* Same problem as in r852_read_buf.... */
  247. if (dev->card_unstable)
  248. return 0;
  249. return r852_read_reg(dev, R852_DATALINE);
  250. }
  251. /*
  252. * Readback the buffer to verify it
  253. */
  254. int r852_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  255. {
  256. struct r852_device *dev = r852_get_dev(mtd);
  257. /* We can't be sure about anything here... */
  258. if (dev->card_unstable)
  259. return -1;
  260. /* This will never happen, unless you wired up a nand chip
  261. with > 512 bytes page size to the reader */
  262. if (len > SM_SECTOR_SIZE)
  263. return 0;
  264. r852_read_buf(mtd, dev->tmp_buffer, len);
  265. return memcmp(buf, dev->tmp_buffer, len);
  266. }
  267. /*
  268. * Control several chip lines & send commands
  269. */
  270. void r852_cmdctl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  271. {
  272. struct r852_device *dev = r852_get_dev(mtd);
  273. if (dev->card_unstable)
  274. return;
  275. if (ctrl & NAND_CTRL_CHANGE) {
  276. dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
  277. R852_CTL_ON | R852_CTL_CARDENABLE);
  278. if (ctrl & NAND_ALE)
  279. dev->ctlreg |= R852_CTL_DATA;
  280. if (ctrl & NAND_CLE)
  281. dev->ctlreg |= R852_CTL_COMMAND;
  282. if (ctrl & NAND_NCE)
  283. dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
  284. else
  285. dev->ctlreg &= ~R852_CTL_WRITE;
  286. /* when write is stareted, enable write access */
  287. if (dat == NAND_CMD_ERASE1)
  288. dev->ctlreg |= R852_CTL_WRITE;
  289. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  290. }
  291. /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
  292. to set write mode */
  293. if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
  294. dev->ctlreg |= R852_CTL_WRITE;
  295. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  296. }
  297. if (dat != NAND_CMD_NONE)
  298. r852_write_reg(dev, R852_DATALINE, dat);
  299. }
  300. /*
  301. * Wait till card is ready.
  302. * based on nand_wait, but returns errors on DMA error
  303. */
  304. int r852_wait(struct mtd_info *mtd, struct nand_chip *chip)
  305. {
  306. struct r852_device *dev = (struct r852_device *)chip->priv;
  307. unsigned long timeout;
  308. int status;
  309. timeout = jiffies + (chip->state == FL_ERASING ?
  310. msecs_to_jiffies(400) : msecs_to_jiffies(20));
  311. while (time_before(jiffies, timeout))
  312. if (chip->dev_ready(mtd))
  313. break;
  314. chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
  315. status = (int)chip->read_byte(mtd);
  316. /* Unfortunelly, no way to send detailed error status... */
  317. if (dev->dma_error) {
  318. status |= NAND_STATUS_FAIL;
  319. dev->dma_error = 0;
  320. }
  321. return status;
  322. }
  323. /*
  324. * Check if card is ready
  325. */
  326. int r852_ready(struct mtd_info *mtd)
  327. {
  328. struct r852_device *dev = r852_get_dev(mtd);
  329. return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
  330. }
  331. /*
  332. * Set ECC engine mode
  333. */
  334. void r852_ecc_hwctl(struct mtd_info *mtd, int mode)
  335. {
  336. struct r852_device *dev = r852_get_dev(mtd);
  337. if (dev->card_unstable)
  338. return;
  339. switch (mode) {
  340. case NAND_ECC_READ:
  341. case NAND_ECC_WRITE:
  342. /* enable ecc generation/check*/
  343. dev->ctlreg |= R852_CTL_ECC_ENABLE;
  344. /* flush ecc buffer */
  345. r852_write_reg(dev, R852_CTL,
  346. dev->ctlreg | R852_CTL_ECC_ACCESS);
  347. r852_read_reg_dword(dev, R852_DATALINE);
  348. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  349. return;
  350. case NAND_ECC_READSYN:
  351. /* disable ecc generation */
  352. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  353. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  354. }
  355. }
  356. /*
  357. * Calculate ECC, only used for writes
  358. */
  359. int r852_ecc_calculate(struct mtd_info *mtd, const uint8_t *dat,
  360. uint8_t *ecc_code)
  361. {
  362. struct r852_device *dev = r852_get_dev(mtd);
  363. struct sm_oob *oob = (struct sm_oob *)ecc_code;
  364. uint32_t ecc1, ecc2;
  365. if (dev->card_unstable)
  366. return 0;
  367. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  368. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  369. ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
  370. ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
  371. oob->ecc1[0] = (ecc1) & 0xFF;
  372. oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
  373. oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
  374. oob->ecc2[0] = (ecc2) & 0xFF;
  375. oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
  376. oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
  377. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  378. return 0;
  379. }
  380. /*
  381. * Correct the data using ECC, hw did almost everything for us
  382. */
  383. int r852_ecc_correct(struct mtd_info *mtd, uint8_t *dat,
  384. uint8_t *read_ecc, uint8_t *calc_ecc)
  385. {
  386. uint16_t ecc_reg;
  387. uint8_t ecc_status, err_byte;
  388. int i, error = 0;
  389. struct r852_device *dev = r852_get_dev(mtd);
  390. if (dev->card_unstable)
  391. return 0;
  392. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  393. ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
  394. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  395. for (i = 0 ; i <= 1 ; i++) {
  396. ecc_status = (ecc_reg >> 8) & 0xFF;
  397. /* ecc uncorrectable error */
  398. if (ecc_status & R852_ECC_FAIL) {
  399. dbg("ecc: unrecoverable error, in half %d", i);
  400. error = -1;
  401. goto exit;
  402. }
  403. /* correctable error */
  404. if (ecc_status & R852_ECC_CORRECTABLE) {
  405. err_byte = ecc_reg & 0xFF;
  406. dbg("ecc: recoverable error, "
  407. "in half %d, byte %d, bit %d", i,
  408. err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
  409. dat[err_byte] ^=
  410. 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
  411. error++;
  412. }
  413. dat += 256;
  414. ecc_reg >>= 16;
  415. }
  416. exit:
  417. return error;
  418. }
  419. /*
  420. * This is copy of nand_read_oob_std
  421. * nand_read_oob_syndrome assumes we can send column address - we can't
  422. */
  423. static int r852_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  424. int page, int sndcmd)
  425. {
  426. if (sndcmd) {
  427. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  428. sndcmd = 0;
  429. }
  430. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  431. return sndcmd;
  432. }
  433. /*
  434. * Start the nand engine
  435. */
  436. void r852_engine_enable(struct r852_device *dev)
  437. {
  438. if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
  439. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  440. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  441. } else {
  442. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  443. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  444. }
  445. msleep(300);
  446. r852_write_reg(dev, R852_CTL, 0);
  447. }
  448. /*
  449. * Stop the nand engine
  450. */
  451. void r852_engine_disable(struct r852_device *dev)
  452. {
  453. r852_write_reg_dword(dev, R852_HW, 0);
  454. r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
  455. }
  456. /*
  457. * Test if card is present
  458. */
  459. void r852_card_update_present(struct r852_device *dev)
  460. {
  461. unsigned long flags;
  462. uint8_t reg;
  463. spin_lock_irqsave(&dev->irqlock, flags);
  464. reg = r852_read_reg(dev, R852_CARD_STA);
  465. dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
  466. spin_unlock_irqrestore(&dev->irqlock, flags);
  467. }
  468. /*
  469. * Update card detection IRQ state according to current card state
  470. * which is read in r852_card_update_present
  471. */
  472. void r852_update_card_detect(struct r852_device *dev)
  473. {
  474. int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  475. dev->card_unstable = 0;
  476. card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
  477. card_detect_reg |= R852_CARD_IRQ_GENABLE;
  478. card_detect_reg |= dev->card_detected ?
  479. R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
  480. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
  481. }
  482. ssize_t r852_media_type_show(struct device *sys_dev,
  483. struct device_attribute *attr, char *buf)
  484. {
  485. struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
  486. struct r852_device *dev = r852_get_dev(mtd);
  487. char *data = dev->sm ? "smartmedia" : "xd";
  488. strcpy(buf, data);
  489. return strlen(data);
  490. }
  491. DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
  492. /* Detect properties of card in slot */
  493. void r852_update_media_status(struct r852_device *dev)
  494. {
  495. uint8_t reg;
  496. unsigned long flags;
  497. int readonly;
  498. spin_lock_irqsave(&dev->irqlock, flags);
  499. if (!dev->card_detected) {
  500. message("card removed");
  501. spin_unlock_irqrestore(&dev->irqlock, flags);
  502. return ;
  503. }
  504. readonly = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
  505. reg = r852_read_reg(dev, R852_DMA_CAP);
  506. dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
  507. message("detected %s %s card in slot",
  508. dev->sm ? "SmartMedia" : "xD",
  509. readonly ? "readonly" : "writeable");
  510. dev->readonly = readonly;
  511. spin_unlock_irqrestore(&dev->irqlock, flags);
  512. }
  513. /*
  514. * Register the nand device
  515. * Called when the card is detected
  516. */
  517. int r852_register_nand_device(struct r852_device *dev)
  518. {
  519. dev->mtd = kzalloc(sizeof(struct mtd_info), GFP_KERNEL);
  520. if (!dev->mtd)
  521. goto error1;
  522. WARN_ON(dev->card_registred);
  523. dev->mtd->owner = THIS_MODULE;
  524. dev->mtd->priv = dev->chip;
  525. dev->mtd->dev.parent = &dev->pci_dev->dev;
  526. if (dev->readonly)
  527. dev->chip->options |= NAND_ROM;
  528. r852_engine_enable(dev);
  529. if (sm_register_device(dev->mtd))
  530. goto error2;
  531. if (device_create_file(&dev->mtd->dev, &dev_attr_media_type))
  532. message("can't create media type sysfs attribute");
  533. dev->card_registred = 1;
  534. return 0;
  535. error2:
  536. kfree(dev->mtd);
  537. error1:
  538. /* Force card redetect */
  539. dev->card_detected = 0;
  540. return -1;
  541. }
  542. /*
  543. * Unregister the card
  544. */
  545. void r852_unregister_nand_device(struct r852_device *dev)
  546. {
  547. if (!dev->card_registred)
  548. return;
  549. device_remove_file(&dev->mtd->dev, &dev_attr_media_type);
  550. nand_release(dev->mtd);
  551. r852_engine_disable(dev);
  552. dev->card_registred = 0;
  553. kfree(dev->mtd);
  554. dev->mtd = NULL;
  555. }
  556. /* Card state updater */
  557. void r852_card_detect_work(struct work_struct *work)
  558. {
  559. struct r852_device *dev =
  560. container_of(work, struct r852_device, card_detect_work.work);
  561. r852_card_update_present(dev);
  562. dev->card_unstable = 0;
  563. /* False alarm */
  564. if (dev->card_detected == dev->card_registred)
  565. goto exit;
  566. /* Read media properties */
  567. r852_update_media_status(dev);
  568. /* Register the card */
  569. if (dev->card_detected)
  570. r852_register_nand_device(dev);
  571. else
  572. r852_unregister_nand_device(dev);
  573. exit:
  574. /* Update detection logic */
  575. r852_update_card_detect(dev);
  576. }
  577. /* Ack + disable IRQ generation */
  578. static void r852_disable_irqs(struct r852_device *dev)
  579. {
  580. uint8_t reg;
  581. reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  582. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
  583. reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  584. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  585. reg & ~R852_DMA_IRQ_MASK);
  586. r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
  587. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
  588. }
  589. /* Interrupt handler */
  590. static irqreturn_t r852_irq(int irq, void *data)
  591. {
  592. struct r852_device *dev = (struct r852_device *)data;
  593. uint8_t card_status, dma_status;
  594. unsigned long flags;
  595. irqreturn_t ret = IRQ_NONE;
  596. spin_lock_irqsave(&dev->irqlock, flags);
  597. /* We can recieve shared interrupt while pci is suspended
  598. in that case reads will return 0xFFFFFFFF.... */
  599. if (dev->insuspend)
  600. goto out;
  601. /* handle card detection interrupts first */
  602. card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
  603. r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
  604. if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
  605. ret = IRQ_HANDLED;
  606. dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
  607. /* we shouldn't recieve any interrupts if we wait for card
  608. to settle */
  609. WARN_ON(dev->card_unstable);
  610. /* disable irqs while card is unstable */
  611. /* this will timeout DMA if active, but better that garbage */
  612. r852_disable_irqs(dev);
  613. if (dev->card_unstable)
  614. goto out;
  615. /* let, card state to settle a bit, and then do the work */
  616. dev->card_unstable = 1;
  617. queue_delayed_work(dev->card_workqueue,
  618. &dev->card_detect_work, msecs_to_jiffies(100));
  619. goto out;
  620. }
  621. /* Handle dma interrupts */
  622. dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
  623. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
  624. if (dma_status & R852_DMA_IRQ_MASK) {
  625. ret = IRQ_HANDLED;
  626. if (dma_status & R852_DMA_IRQ_ERROR) {
  627. dbg("recieved dma error IRQ");
  628. r852_dma_done(dev, -EIO);
  629. goto out;
  630. }
  631. /* recieved DMA interrupt out of nowhere? */
  632. WARN_ON_ONCE(dev->dma_stage == 0);
  633. if (dev->dma_stage == 0)
  634. goto out;
  635. /* done device access */
  636. if (dev->dma_state == DMA_INTERNAL &&
  637. (dma_status & R852_DMA_IRQ_INTERNAL)) {
  638. dev->dma_state = DMA_MEMORY;
  639. dev->dma_stage++;
  640. }
  641. /* done memory DMA */
  642. if (dev->dma_state == DMA_MEMORY &&
  643. (dma_status & R852_DMA_IRQ_MEMORY)) {
  644. dev->dma_state = DMA_INTERNAL;
  645. dev->dma_stage++;
  646. }
  647. /* Enable 2nd half of dma dance */
  648. if (dev->dma_stage == 2)
  649. r852_dma_enable(dev);
  650. /* Operation done */
  651. if (dev->dma_stage == 3)
  652. r852_dma_done(dev, 0);
  653. goto out;
  654. }
  655. /* Handle unknown interrupts */
  656. if (dma_status)
  657. dbg("bad dma IRQ status = %x", dma_status);
  658. if (card_status & ~R852_CARD_STA_CD)
  659. dbg("strange card status = %x", card_status);
  660. out:
  661. spin_unlock_irqrestore(&dev->irqlock, flags);
  662. return ret;
  663. }
  664. int r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  665. {
  666. int error;
  667. struct nand_chip *chip;
  668. struct r852_device *dev;
  669. /* pci initialization */
  670. error = pci_enable_device(pci_dev);
  671. if (error)
  672. goto error1;
  673. pci_set_master(pci_dev);
  674. error = pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32));
  675. if (error)
  676. goto error2;
  677. error = pci_request_regions(pci_dev, DRV_NAME);
  678. if (error)
  679. goto error3;
  680. error = -ENOMEM;
  681. /* init nand chip, but register it only on card insert */
  682. chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
  683. if (!chip)
  684. goto error4;
  685. /* commands */
  686. chip->cmd_ctrl = r852_cmdctl;
  687. chip->waitfunc = r852_wait;
  688. chip->dev_ready = r852_ready;
  689. /* I/O */
  690. chip->read_byte = r852_read_byte;
  691. chip->read_buf = r852_read_buf;
  692. chip->write_buf = r852_write_buf;
  693. chip->verify_buf = r852_verify_buf;
  694. /* ecc */
  695. chip->ecc.mode = NAND_ECC_HW_SYNDROME;
  696. chip->ecc.size = R852_DMA_LEN;
  697. chip->ecc.bytes = SM_OOB_SIZE;
  698. chip->ecc.hwctl = r852_ecc_hwctl;
  699. chip->ecc.calculate = r852_ecc_calculate;
  700. chip->ecc.correct = r852_ecc_correct;
  701. /* TODO: hack */
  702. chip->ecc.read_oob = r852_read_oob;
  703. /* init our device structure */
  704. dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
  705. if (!dev)
  706. goto error5;
  707. chip->priv = dev;
  708. dev->chip = chip;
  709. dev->pci_dev = pci_dev;
  710. pci_set_drvdata(pci_dev, dev);
  711. dev->bounce_buffer = pci_alloc_consistent(pci_dev, R852_DMA_LEN,
  712. &dev->phys_bounce_buffer);
  713. if (!dev->bounce_buffer)
  714. goto error6;
  715. error = -ENODEV;
  716. dev->mmio = pci_ioremap_bar(pci_dev, 0);
  717. if (!dev->mmio)
  718. goto error7;
  719. error = -ENOMEM;
  720. dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
  721. if (!dev->tmp_buffer)
  722. goto error8;
  723. init_completion(&dev->dma_done);
  724. dev->card_workqueue = create_freezeable_workqueue(DRV_NAME);
  725. if (!dev->card_workqueue)
  726. goto error9;
  727. INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
  728. /* shutdown everything - precation */
  729. r852_engine_disable(dev);
  730. r852_disable_irqs(dev);
  731. r852_dma_test(dev);
  732. /*register irq handler*/
  733. error = -ENODEV;
  734. if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
  735. DRV_NAME, dev))
  736. goto error10;
  737. dev->irq = pci_dev->irq;
  738. spin_lock_init(&dev->irqlock);
  739. /* kick initial present test */
  740. dev->card_detected = 0;
  741. r852_card_update_present(dev);
  742. queue_delayed_work(dev->card_workqueue,
  743. &dev->card_detect_work, 0);
  744. printk(KERN_NOTICE DRV_NAME ": driver loaded succesfully\n");
  745. return 0;
  746. error10:
  747. destroy_workqueue(dev->card_workqueue);
  748. error9:
  749. kfree(dev->tmp_buffer);
  750. error8:
  751. pci_iounmap(pci_dev, dev->mmio);
  752. error7:
  753. pci_free_consistent(pci_dev, R852_DMA_LEN,
  754. dev->bounce_buffer, dev->phys_bounce_buffer);
  755. error6:
  756. kfree(dev);
  757. error5:
  758. kfree(chip);
  759. error4:
  760. pci_release_regions(pci_dev);
  761. error3:
  762. error2:
  763. pci_disable_device(pci_dev);
  764. error1:
  765. return error;
  766. }
  767. void r852_remove(struct pci_dev *pci_dev)
  768. {
  769. struct r852_device *dev = pci_get_drvdata(pci_dev);
  770. /* Stop detect workqueue -
  771. we are going to unregister the device anyway*/
  772. cancel_delayed_work_sync(&dev->card_detect_work);
  773. destroy_workqueue(dev->card_workqueue);
  774. /* Unregister the device, this might make more IO */
  775. r852_unregister_nand_device(dev);
  776. /* Stop interrupts */
  777. r852_disable_irqs(dev);
  778. synchronize_irq(dev->irq);
  779. free_irq(dev->irq, dev);
  780. /* Cleanup */
  781. kfree(dev->tmp_buffer);
  782. pci_iounmap(pci_dev, dev->mmio);
  783. pci_free_consistent(pci_dev, R852_DMA_LEN,
  784. dev->bounce_buffer, dev->phys_bounce_buffer);
  785. kfree(dev->chip);
  786. kfree(dev);
  787. /* Shutdown the PCI device */
  788. pci_release_regions(pci_dev);
  789. pci_disable_device(pci_dev);
  790. }
  791. void r852_shutdown(struct pci_dev *pci_dev)
  792. {
  793. struct r852_device *dev = pci_get_drvdata(pci_dev);
  794. cancel_delayed_work_sync(&dev->card_detect_work);
  795. r852_disable_irqs(dev);
  796. synchronize_irq(dev->irq);
  797. pci_disable_device(pci_dev);
  798. }
  799. int r852_suspend(struct device *device)
  800. {
  801. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  802. unsigned long flags;
  803. if (dev->ctlreg & R852_CTL_CARDENABLE)
  804. return -EBUSY;
  805. /* First make sure the detect work is gone */
  806. cancel_delayed_work_sync(&dev->card_detect_work);
  807. /* Turn off the interrupts and stop the device */
  808. r852_disable_irqs(dev);
  809. r852_engine_disable(dev);
  810. spin_lock_irqsave(&dev->irqlock, flags);
  811. dev->insuspend = 1;
  812. spin_unlock_irqrestore(&dev->irqlock, flags);
  813. /* At that point, even if interrupt handler is running, it will quit */
  814. /* So wait for this to happen explictly */
  815. synchronize_irq(dev->irq);
  816. /* If card was pulled off just during the suspend, which is very
  817. unlikely, we will remove it on resume, it too late now
  818. anyway... */
  819. dev->card_unstable = 0;
  820. pci_save_state(to_pci_dev(device));
  821. return pci_prepare_to_sleep(to_pci_dev(device));
  822. }
  823. int r852_resume(struct device *device)
  824. {
  825. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  826. unsigned long flags;
  827. /* Turn on the hardware */
  828. pci_back_from_sleep(to_pci_dev(device));
  829. pci_restore_state(to_pci_dev(device));
  830. r852_disable_irqs(dev);
  831. r852_card_update_present(dev);
  832. r852_engine_disable(dev);
  833. /* Now its safe for IRQ to run */
  834. spin_lock_irqsave(&dev->irqlock, flags);
  835. dev->insuspend = 0;
  836. spin_unlock_irqrestore(&dev->irqlock, flags);
  837. /* If card status changed, just do the work */
  838. if (dev->card_detected != dev->card_registred) {
  839. dbg("card was %s during low power state",
  840. dev->card_detected ? "added" : "removed");
  841. queue_delayed_work(dev->card_workqueue,
  842. &dev->card_detect_work, 1000);
  843. return 0;
  844. }
  845. /* Otherwise, initialize the card */
  846. if (dev->card_registred) {
  847. r852_engine_enable(dev);
  848. dev->chip->select_chip(dev->mtd, 0);
  849. dev->chip->cmdfunc(dev->mtd, NAND_CMD_RESET, -1, -1);
  850. dev->chip->select_chip(dev->mtd, -1);
  851. }
  852. /* Program card detection IRQ */
  853. r852_update_card_detect(dev);
  854. return 0;
  855. }
  856. static const struct pci_device_id r852_pci_id_tbl[] = {
  857. { PCI_VDEVICE(RICOH, 0x0852), },
  858. { },
  859. };
  860. MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
  861. SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
  862. static struct pci_driver r852_pci_driver = {
  863. .name = DRV_NAME,
  864. .id_table = r852_pci_id_tbl,
  865. .probe = r852_probe,
  866. .remove = r852_remove,
  867. .shutdown = r852_shutdown,
  868. .driver.pm = &r852_pm_ops,
  869. };
  870. static __init int r852_module_init(void)
  871. {
  872. return pci_register_driver(&r852_pci_driver);
  873. }
  874. static void __exit r852_module_exit(void)
  875. {
  876. pci_unregister_driver(&r852_pci_driver);
  877. }
  878. module_init(r852_module_init);
  879. module_exit(r852_module_exit);
  880. MODULE_LICENSE("GPL");
  881. MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
  882. MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");