vmwgfx_drv.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_FIFO_DEBUG \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FIFO_DEBUG, \
  81. struct drm_vmw_fifo_debug_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  87. struct drm_vmw_update_layout_arg)
  88. /**
  89. * The core DRM version of this macro doesn't account for
  90. * DRM_COMMAND_BASE.
  91. */
  92. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  93. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  94. /**
  95. * Ioctl definitions.
  96. */
  97. static struct drm_ioctl_desc vmw_ioctls[] = {
  98. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  99. DRM_AUTH | DRM_UNLOCKED),
  100. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  101. DRM_AUTH | DRM_UNLOCKED),
  102. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  103. DRM_AUTH | DRM_UNLOCKED),
  104. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  105. vmw_kms_cursor_bypass_ioctl,
  106. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  107. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  108. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  109. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  110. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  111. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  112. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  114. DRM_AUTH | DRM_UNLOCKED),
  115. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  116. DRM_AUTH | DRM_UNLOCKED),
  117. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  120. DRM_AUTH | DRM_UNLOCKED),
  121. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  122. DRM_AUTH | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  124. DRM_AUTH | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(VMW_FIFO_DEBUG, vmw_fifo_debug_ioctl,
  126. DRM_AUTH | DRM_ROOT_ONLY | DRM_MASTER | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_wait_ioctl,
  128. DRM_AUTH | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT, vmw_kms_update_layout_ioctl,
  130. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED)
  131. };
  132. static struct pci_device_id vmw_pci_id_list[] = {
  133. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  134. {0, 0, 0}
  135. };
  136. static int enable_fbdev;
  137. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  138. static void vmw_master_init(struct vmw_master *);
  139. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  140. void *ptr);
  141. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  142. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  143. static void vmw_print_capabilities(uint32_t capabilities)
  144. {
  145. DRM_INFO("Capabilities:\n");
  146. if (capabilities & SVGA_CAP_RECT_COPY)
  147. DRM_INFO(" Rect copy.\n");
  148. if (capabilities & SVGA_CAP_CURSOR)
  149. DRM_INFO(" Cursor.\n");
  150. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  151. DRM_INFO(" Cursor bypass.\n");
  152. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  153. DRM_INFO(" Cursor bypass 2.\n");
  154. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  155. DRM_INFO(" 8bit emulation.\n");
  156. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  157. DRM_INFO(" Alpha cursor.\n");
  158. if (capabilities & SVGA_CAP_3D)
  159. DRM_INFO(" 3D.\n");
  160. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  161. DRM_INFO(" Extended Fifo.\n");
  162. if (capabilities & SVGA_CAP_MULTIMON)
  163. DRM_INFO(" Multimon.\n");
  164. if (capabilities & SVGA_CAP_PITCHLOCK)
  165. DRM_INFO(" Pitchlock.\n");
  166. if (capabilities & SVGA_CAP_IRQMASK)
  167. DRM_INFO(" Irq mask.\n");
  168. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  169. DRM_INFO(" Display Topology.\n");
  170. if (capabilities & SVGA_CAP_GMR)
  171. DRM_INFO(" GMR.\n");
  172. if (capabilities & SVGA_CAP_TRACES)
  173. DRM_INFO(" Traces.\n");
  174. }
  175. static int vmw_request_device(struct vmw_private *dev_priv)
  176. {
  177. int ret;
  178. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  179. if (unlikely(ret != 0)) {
  180. DRM_ERROR("Unable to initialize FIFO.\n");
  181. return ret;
  182. }
  183. return 0;
  184. }
  185. static void vmw_release_device(struct vmw_private *dev_priv)
  186. {
  187. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  188. }
  189. /**
  190. * Increase the 3d resource refcount.
  191. * If the count was prevously zero, initialize the fifo, switching to svga
  192. * mode. Note that the master holds a ref as well, and may request an
  193. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  194. */
  195. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  196. bool unhide_svga)
  197. {
  198. int ret = 0;
  199. mutex_lock(&dev_priv->release_mutex);
  200. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  201. ret = vmw_request_device(dev_priv);
  202. if (unlikely(ret != 0))
  203. --dev_priv->num_3d_resources;
  204. } else if (unhide_svga) {
  205. mutex_lock(&dev_priv->hw_mutex);
  206. vmw_write(dev_priv, SVGA_REG_ENABLE,
  207. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  208. ~SVGA_REG_ENABLE_HIDE);
  209. mutex_unlock(&dev_priv->hw_mutex);
  210. }
  211. mutex_unlock(&dev_priv->release_mutex);
  212. return ret;
  213. }
  214. /**
  215. * Decrease the 3d resource refcount.
  216. * If the count reaches zero, disable the fifo, switching to vga mode.
  217. * Note that the master holds a refcount as well, and may request an
  218. * explicit switch to vga mode when it releases its refcount to account
  219. * for the situation of an X server vt switch to VGA with 3d resources
  220. * active.
  221. */
  222. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  223. bool hide_svga)
  224. {
  225. int32_t n3d;
  226. mutex_lock(&dev_priv->release_mutex);
  227. if (unlikely(--dev_priv->num_3d_resources == 0))
  228. vmw_release_device(dev_priv);
  229. else if (hide_svga) {
  230. mutex_lock(&dev_priv->hw_mutex);
  231. vmw_write(dev_priv, SVGA_REG_ENABLE,
  232. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  233. SVGA_REG_ENABLE_HIDE);
  234. mutex_unlock(&dev_priv->hw_mutex);
  235. }
  236. n3d = (int32_t) dev_priv->num_3d_resources;
  237. mutex_unlock(&dev_priv->release_mutex);
  238. BUG_ON(n3d < 0);
  239. }
  240. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  241. {
  242. struct vmw_private *dev_priv;
  243. int ret;
  244. uint32_t svga_id;
  245. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  246. if (unlikely(dev_priv == NULL)) {
  247. DRM_ERROR("Failed allocating a device private struct.\n");
  248. return -ENOMEM;
  249. }
  250. memset(dev_priv, 0, sizeof(*dev_priv));
  251. dev_priv->dev = dev;
  252. dev_priv->vmw_chipset = chipset;
  253. dev_priv->last_read_sequence = (uint32_t) -100;
  254. mutex_init(&dev_priv->hw_mutex);
  255. mutex_init(&dev_priv->cmdbuf_mutex);
  256. mutex_init(&dev_priv->release_mutex);
  257. rwlock_init(&dev_priv->resource_lock);
  258. idr_init(&dev_priv->context_idr);
  259. idr_init(&dev_priv->surface_idr);
  260. idr_init(&dev_priv->stream_idr);
  261. mutex_init(&dev_priv->init_mutex);
  262. init_waitqueue_head(&dev_priv->fence_queue);
  263. init_waitqueue_head(&dev_priv->fifo_queue);
  264. atomic_set(&dev_priv->fence_queue_waiters, 0);
  265. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  266. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  267. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  268. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  269. dev_priv->enable_fb = enable_fbdev;
  270. mutex_lock(&dev_priv->hw_mutex);
  271. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  272. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  273. if (svga_id != SVGA_ID_2) {
  274. ret = -ENOSYS;
  275. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  276. mutex_unlock(&dev_priv->hw_mutex);
  277. goto out_err0;
  278. }
  279. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  280. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  281. dev_priv->max_gmr_descriptors =
  282. vmw_read(dev_priv,
  283. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  284. dev_priv->max_gmr_ids =
  285. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  286. }
  287. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  288. dev_priv->max_gmr_pages =
  289. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  290. dev_priv->memory_size =
  291. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  292. }
  293. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  294. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  295. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  296. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  297. mutex_unlock(&dev_priv->hw_mutex);
  298. vmw_print_capabilities(dev_priv->capabilities);
  299. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  300. DRM_INFO("Max GMR ids is %u\n",
  301. (unsigned)dev_priv->max_gmr_ids);
  302. DRM_INFO("Max GMR descriptors is %u\n",
  303. (unsigned)dev_priv->max_gmr_descriptors);
  304. }
  305. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  306. DRM_INFO("Max number of GMR pages is %u\n",
  307. (unsigned)dev_priv->max_gmr_pages);
  308. DRM_INFO("Max dedicated hypervisor graphics memory is %u\n",
  309. (unsigned)dev_priv->memory_size);
  310. }
  311. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  312. dev_priv->vram_start, dev_priv->vram_size / 1024);
  313. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  314. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  315. ret = vmw_ttm_global_init(dev_priv);
  316. if (unlikely(ret != 0))
  317. goto out_err0;
  318. vmw_master_init(&dev_priv->fbdev_master);
  319. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  320. dev_priv->active_master = &dev_priv->fbdev_master;
  321. ret = ttm_bo_device_init(&dev_priv->bdev,
  322. dev_priv->bo_global_ref.ref.object,
  323. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  324. false);
  325. if (unlikely(ret != 0)) {
  326. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  327. goto out_err1;
  328. }
  329. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  330. (dev_priv->vram_size >> PAGE_SHIFT));
  331. if (unlikely(ret != 0)) {
  332. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  333. goto out_err2;
  334. }
  335. dev_priv->has_gmr = true;
  336. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  337. dev_priv->max_gmr_ids) != 0) {
  338. DRM_INFO("No GMR memory available. "
  339. "Graphics memory resources are very limited.\n");
  340. dev_priv->has_gmr = false;
  341. }
  342. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  343. dev_priv->mmio_size, DRM_MTRR_WC);
  344. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  345. dev_priv->mmio_size);
  346. if (unlikely(dev_priv->mmio_virt == NULL)) {
  347. ret = -ENOMEM;
  348. DRM_ERROR("Failed mapping MMIO.\n");
  349. goto out_err3;
  350. }
  351. /* Need mmio memory to check for fifo pitchlock cap. */
  352. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  353. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  354. !vmw_fifo_have_pitchlock(dev_priv)) {
  355. ret = -ENOSYS;
  356. DRM_ERROR("Hardware has no pitchlock\n");
  357. goto out_err4;
  358. }
  359. dev_priv->tdev = ttm_object_device_init
  360. (dev_priv->mem_global_ref.object, 12);
  361. if (unlikely(dev_priv->tdev == NULL)) {
  362. DRM_ERROR("Unable to initialize TTM object management.\n");
  363. ret = -ENOMEM;
  364. goto out_err4;
  365. }
  366. dev->dev_private = dev_priv;
  367. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  368. dev_priv->stealth = (ret != 0);
  369. if (dev_priv->stealth) {
  370. /**
  371. * Request at least the mmio PCI resource.
  372. */
  373. DRM_INFO("It appears like vesafb is loaded. "
  374. "Ignore above error if any.\n");
  375. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  376. if (unlikely(ret != 0)) {
  377. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  378. goto out_no_device;
  379. }
  380. }
  381. ret = vmw_kms_init(dev_priv);
  382. if (unlikely(ret != 0))
  383. goto out_no_kms;
  384. vmw_overlay_init(dev_priv);
  385. if (dev_priv->enable_fb) {
  386. ret = vmw_3d_resource_inc(dev_priv, false);
  387. if (unlikely(ret != 0))
  388. goto out_no_fifo;
  389. vmw_kms_save_vga(dev_priv);
  390. vmw_fb_init(dev_priv);
  391. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  392. "Detected device 3D availability.\n" :
  393. "Detected no device 3D availability.\n");
  394. } else {
  395. DRM_INFO("Delayed 3D detection since we're not "
  396. "running the device in SVGA mode yet.\n");
  397. }
  398. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  399. ret = drm_irq_install(dev);
  400. if (unlikely(ret != 0)) {
  401. DRM_ERROR("Failed installing irq: %d\n", ret);
  402. goto out_no_irq;
  403. }
  404. }
  405. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  406. register_pm_notifier(&dev_priv->pm_nb);
  407. return 0;
  408. out_no_irq:
  409. if (dev_priv->enable_fb) {
  410. vmw_fb_close(dev_priv);
  411. vmw_kms_restore_vga(dev_priv);
  412. vmw_3d_resource_dec(dev_priv, false);
  413. }
  414. out_no_fifo:
  415. vmw_overlay_close(dev_priv);
  416. vmw_kms_close(dev_priv);
  417. out_no_kms:
  418. if (dev_priv->stealth)
  419. pci_release_region(dev->pdev, 2);
  420. else
  421. pci_release_regions(dev->pdev);
  422. out_no_device:
  423. ttm_object_device_release(&dev_priv->tdev);
  424. out_err4:
  425. iounmap(dev_priv->mmio_virt);
  426. out_err3:
  427. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  428. dev_priv->mmio_size, DRM_MTRR_WC);
  429. if (dev_priv->has_gmr)
  430. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  431. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  432. out_err2:
  433. (void)ttm_bo_device_release(&dev_priv->bdev);
  434. out_err1:
  435. vmw_ttm_global_release(dev_priv);
  436. out_err0:
  437. idr_destroy(&dev_priv->surface_idr);
  438. idr_destroy(&dev_priv->context_idr);
  439. idr_destroy(&dev_priv->stream_idr);
  440. kfree(dev_priv);
  441. return ret;
  442. }
  443. static int vmw_driver_unload(struct drm_device *dev)
  444. {
  445. struct vmw_private *dev_priv = vmw_priv(dev);
  446. unregister_pm_notifier(&dev_priv->pm_nb);
  447. if (dev_priv->ctx.cmd_bounce)
  448. vfree(dev_priv->ctx.cmd_bounce);
  449. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  450. drm_irq_uninstall(dev_priv->dev);
  451. if (dev_priv->enable_fb) {
  452. vmw_fb_close(dev_priv);
  453. vmw_kms_restore_vga(dev_priv);
  454. vmw_3d_resource_dec(dev_priv, false);
  455. }
  456. vmw_kms_close(dev_priv);
  457. vmw_overlay_close(dev_priv);
  458. if (dev_priv->stealth)
  459. pci_release_region(dev->pdev, 2);
  460. else
  461. pci_release_regions(dev->pdev);
  462. ttm_object_device_release(&dev_priv->tdev);
  463. iounmap(dev_priv->mmio_virt);
  464. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  465. dev_priv->mmio_size, DRM_MTRR_WC);
  466. if (dev_priv->has_gmr)
  467. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  468. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  469. (void)ttm_bo_device_release(&dev_priv->bdev);
  470. vmw_ttm_global_release(dev_priv);
  471. idr_destroy(&dev_priv->surface_idr);
  472. idr_destroy(&dev_priv->context_idr);
  473. idr_destroy(&dev_priv->stream_idr);
  474. kfree(dev_priv);
  475. return 0;
  476. }
  477. static void vmw_postclose(struct drm_device *dev,
  478. struct drm_file *file_priv)
  479. {
  480. struct vmw_fpriv *vmw_fp;
  481. vmw_fp = vmw_fpriv(file_priv);
  482. ttm_object_file_release(&vmw_fp->tfile);
  483. if (vmw_fp->locked_master)
  484. drm_master_put(&vmw_fp->locked_master);
  485. kfree(vmw_fp);
  486. }
  487. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  488. {
  489. struct vmw_private *dev_priv = vmw_priv(dev);
  490. struct vmw_fpriv *vmw_fp;
  491. int ret = -ENOMEM;
  492. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  493. if (unlikely(vmw_fp == NULL))
  494. return ret;
  495. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  496. if (unlikely(vmw_fp->tfile == NULL))
  497. goto out_no_tfile;
  498. file_priv->driver_priv = vmw_fp;
  499. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  500. dev_priv->bdev.dev_mapping =
  501. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  502. return 0;
  503. out_no_tfile:
  504. kfree(vmw_fp);
  505. return ret;
  506. }
  507. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  508. unsigned long arg)
  509. {
  510. struct drm_file *file_priv = filp->private_data;
  511. struct drm_device *dev = file_priv->minor->dev;
  512. unsigned int nr = DRM_IOCTL_NR(cmd);
  513. /*
  514. * Do extra checking on driver private ioctls.
  515. */
  516. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  517. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  518. struct drm_ioctl_desc *ioctl =
  519. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  520. if (unlikely(ioctl->cmd_drv != cmd)) {
  521. DRM_ERROR("Invalid command format, ioctl %d\n",
  522. nr - DRM_COMMAND_BASE);
  523. return -EINVAL;
  524. }
  525. }
  526. return drm_ioctl(filp, cmd, arg);
  527. }
  528. static int vmw_firstopen(struct drm_device *dev)
  529. {
  530. struct vmw_private *dev_priv = vmw_priv(dev);
  531. dev_priv->is_opened = true;
  532. return 0;
  533. }
  534. static void vmw_lastclose(struct drm_device *dev)
  535. {
  536. struct vmw_private *dev_priv = vmw_priv(dev);
  537. struct drm_crtc *crtc;
  538. struct drm_mode_set set;
  539. int ret;
  540. /**
  541. * Do nothing on the lastclose call from drm_unload.
  542. */
  543. if (!dev_priv->is_opened)
  544. return;
  545. dev_priv->is_opened = false;
  546. set.x = 0;
  547. set.y = 0;
  548. set.fb = NULL;
  549. set.mode = NULL;
  550. set.connectors = NULL;
  551. set.num_connectors = 0;
  552. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  553. set.crtc = crtc;
  554. ret = crtc->funcs->set_config(&set);
  555. WARN_ON(ret != 0);
  556. }
  557. }
  558. static void vmw_master_init(struct vmw_master *vmaster)
  559. {
  560. ttm_lock_init(&vmaster->lock);
  561. INIT_LIST_HEAD(&vmaster->fb_surf);
  562. mutex_init(&vmaster->fb_surf_mutex);
  563. }
  564. static int vmw_master_create(struct drm_device *dev,
  565. struct drm_master *master)
  566. {
  567. struct vmw_master *vmaster;
  568. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  569. if (unlikely(vmaster == NULL))
  570. return -ENOMEM;
  571. vmw_master_init(vmaster);
  572. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  573. master->driver_priv = vmaster;
  574. return 0;
  575. }
  576. static void vmw_master_destroy(struct drm_device *dev,
  577. struct drm_master *master)
  578. {
  579. struct vmw_master *vmaster = vmw_master(master);
  580. master->driver_priv = NULL;
  581. kfree(vmaster);
  582. }
  583. static int vmw_master_set(struct drm_device *dev,
  584. struct drm_file *file_priv,
  585. bool from_open)
  586. {
  587. struct vmw_private *dev_priv = vmw_priv(dev);
  588. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  589. struct vmw_master *active = dev_priv->active_master;
  590. struct vmw_master *vmaster = vmw_master(file_priv->master);
  591. int ret = 0;
  592. if (!dev_priv->enable_fb) {
  593. ret = vmw_3d_resource_inc(dev_priv, true);
  594. if (unlikely(ret != 0))
  595. return ret;
  596. vmw_kms_save_vga(dev_priv);
  597. mutex_lock(&dev_priv->hw_mutex);
  598. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  599. mutex_unlock(&dev_priv->hw_mutex);
  600. }
  601. if (active) {
  602. BUG_ON(active != &dev_priv->fbdev_master);
  603. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  604. if (unlikely(ret != 0))
  605. goto out_no_active_lock;
  606. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  607. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  608. if (unlikely(ret != 0)) {
  609. DRM_ERROR("Unable to clean VRAM on "
  610. "master drop.\n");
  611. }
  612. dev_priv->active_master = NULL;
  613. }
  614. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  615. if (!from_open) {
  616. ttm_vt_unlock(&vmaster->lock);
  617. BUG_ON(vmw_fp->locked_master != file_priv->master);
  618. drm_master_put(&vmw_fp->locked_master);
  619. }
  620. dev_priv->active_master = vmaster;
  621. return 0;
  622. out_no_active_lock:
  623. if (!dev_priv->enable_fb) {
  624. mutex_lock(&dev_priv->hw_mutex);
  625. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  626. mutex_unlock(&dev_priv->hw_mutex);
  627. vmw_kms_restore_vga(dev_priv);
  628. vmw_3d_resource_dec(dev_priv, true);
  629. }
  630. return ret;
  631. }
  632. static void vmw_master_drop(struct drm_device *dev,
  633. struct drm_file *file_priv,
  634. bool from_release)
  635. {
  636. struct vmw_private *dev_priv = vmw_priv(dev);
  637. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  638. struct vmw_master *vmaster = vmw_master(file_priv->master);
  639. int ret;
  640. /**
  641. * Make sure the master doesn't disappear while we have
  642. * it locked.
  643. */
  644. vmw_fp->locked_master = drm_master_get(file_priv->master);
  645. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  646. vmw_kms_idle_workqueues(vmaster);
  647. if (unlikely((ret != 0))) {
  648. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  649. drm_master_put(&vmw_fp->locked_master);
  650. }
  651. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  652. if (!dev_priv->enable_fb) {
  653. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  654. if (unlikely(ret != 0))
  655. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  656. mutex_lock(&dev_priv->hw_mutex);
  657. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  658. mutex_unlock(&dev_priv->hw_mutex);
  659. vmw_kms_restore_vga(dev_priv);
  660. vmw_3d_resource_dec(dev_priv, true);
  661. }
  662. dev_priv->active_master = &dev_priv->fbdev_master;
  663. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  664. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  665. if (dev_priv->enable_fb)
  666. vmw_fb_on(dev_priv);
  667. }
  668. static void vmw_remove(struct pci_dev *pdev)
  669. {
  670. struct drm_device *dev = pci_get_drvdata(pdev);
  671. drm_put_dev(dev);
  672. }
  673. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  674. void *ptr)
  675. {
  676. struct vmw_private *dev_priv =
  677. container_of(nb, struct vmw_private, pm_nb);
  678. struct vmw_master *vmaster = dev_priv->active_master;
  679. switch (val) {
  680. case PM_HIBERNATION_PREPARE:
  681. case PM_SUSPEND_PREPARE:
  682. ttm_suspend_lock(&vmaster->lock);
  683. /**
  684. * This empties VRAM and unbinds all GMR bindings.
  685. * Buffer contents is moved to swappable memory.
  686. */
  687. ttm_bo_swapout_all(&dev_priv->bdev);
  688. break;
  689. case PM_POST_HIBERNATION:
  690. case PM_POST_SUSPEND:
  691. case PM_POST_RESTORE:
  692. ttm_suspend_unlock(&vmaster->lock);
  693. break;
  694. case PM_RESTORE_PREPARE:
  695. break;
  696. default:
  697. break;
  698. }
  699. return 0;
  700. }
  701. /**
  702. * These might not be needed with the virtual SVGA device.
  703. */
  704. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  705. {
  706. struct drm_device *dev = pci_get_drvdata(pdev);
  707. struct vmw_private *dev_priv = vmw_priv(dev);
  708. if (dev_priv->num_3d_resources != 0) {
  709. DRM_INFO("Can't suspend or hibernate "
  710. "while 3D resources are active.\n");
  711. return -EBUSY;
  712. }
  713. pci_save_state(pdev);
  714. pci_disable_device(pdev);
  715. pci_set_power_state(pdev, PCI_D3hot);
  716. return 0;
  717. }
  718. static int vmw_pci_resume(struct pci_dev *pdev)
  719. {
  720. pci_set_power_state(pdev, PCI_D0);
  721. pci_restore_state(pdev);
  722. return pci_enable_device(pdev);
  723. }
  724. static int vmw_pm_suspend(struct device *kdev)
  725. {
  726. struct pci_dev *pdev = to_pci_dev(kdev);
  727. struct pm_message dummy;
  728. dummy.event = 0;
  729. return vmw_pci_suspend(pdev, dummy);
  730. }
  731. static int vmw_pm_resume(struct device *kdev)
  732. {
  733. struct pci_dev *pdev = to_pci_dev(kdev);
  734. return vmw_pci_resume(pdev);
  735. }
  736. static int vmw_pm_prepare(struct device *kdev)
  737. {
  738. struct pci_dev *pdev = to_pci_dev(kdev);
  739. struct drm_device *dev = pci_get_drvdata(pdev);
  740. struct vmw_private *dev_priv = vmw_priv(dev);
  741. /**
  742. * Release 3d reference held by fbdev and potentially
  743. * stop fifo.
  744. */
  745. dev_priv->suspended = true;
  746. if (dev_priv->enable_fb)
  747. vmw_3d_resource_dec(dev_priv, true);
  748. if (dev_priv->num_3d_resources != 0) {
  749. DRM_INFO("Can't suspend or hibernate "
  750. "while 3D resources are active.\n");
  751. if (dev_priv->enable_fb)
  752. vmw_3d_resource_inc(dev_priv, true);
  753. dev_priv->suspended = false;
  754. return -EBUSY;
  755. }
  756. return 0;
  757. }
  758. static void vmw_pm_complete(struct device *kdev)
  759. {
  760. struct pci_dev *pdev = to_pci_dev(kdev);
  761. struct drm_device *dev = pci_get_drvdata(pdev);
  762. struct vmw_private *dev_priv = vmw_priv(dev);
  763. /**
  764. * Reclaim 3d reference held by fbdev and potentially
  765. * start fifo.
  766. */
  767. if (dev_priv->enable_fb)
  768. vmw_3d_resource_inc(dev_priv, false);
  769. dev_priv->suspended = false;
  770. }
  771. static const struct dev_pm_ops vmw_pm_ops = {
  772. .prepare = vmw_pm_prepare,
  773. .complete = vmw_pm_complete,
  774. .suspend = vmw_pm_suspend,
  775. .resume = vmw_pm_resume,
  776. };
  777. static struct drm_driver driver = {
  778. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  779. DRIVER_MODESET,
  780. .load = vmw_driver_load,
  781. .unload = vmw_driver_unload,
  782. .firstopen = vmw_firstopen,
  783. .lastclose = vmw_lastclose,
  784. .irq_preinstall = vmw_irq_preinstall,
  785. .irq_postinstall = vmw_irq_postinstall,
  786. .irq_uninstall = vmw_irq_uninstall,
  787. .irq_handler = vmw_irq_handler,
  788. .get_vblank_counter = vmw_get_vblank_counter,
  789. .reclaim_buffers_locked = NULL,
  790. .ioctls = vmw_ioctls,
  791. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  792. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  793. .master_create = vmw_master_create,
  794. .master_destroy = vmw_master_destroy,
  795. .master_set = vmw_master_set,
  796. .master_drop = vmw_master_drop,
  797. .open = vmw_driver_open,
  798. .postclose = vmw_postclose,
  799. .fops = {
  800. .owner = THIS_MODULE,
  801. .open = drm_open,
  802. .release = drm_release,
  803. .unlocked_ioctl = vmw_unlocked_ioctl,
  804. .mmap = vmw_mmap,
  805. .poll = drm_poll,
  806. .fasync = drm_fasync,
  807. #if defined(CONFIG_COMPAT)
  808. .compat_ioctl = drm_compat_ioctl,
  809. #endif
  810. .llseek = noop_llseek,
  811. },
  812. .name = VMWGFX_DRIVER_NAME,
  813. .desc = VMWGFX_DRIVER_DESC,
  814. .date = VMWGFX_DRIVER_DATE,
  815. .major = VMWGFX_DRIVER_MAJOR,
  816. .minor = VMWGFX_DRIVER_MINOR,
  817. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  818. };
  819. static struct pci_driver vmw_pci_driver = {
  820. .name = VMWGFX_DRIVER_NAME,
  821. .id_table = vmw_pci_id_list,
  822. .probe = vmw_probe,
  823. .remove = vmw_remove,
  824. .driver = {
  825. .pm = &vmw_pm_ops
  826. }
  827. };
  828. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  829. {
  830. return drm_get_pci_dev(pdev, ent, &driver);
  831. }
  832. static int __init vmwgfx_init(void)
  833. {
  834. int ret;
  835. ret = drm_pci_init(&driver, &vmw_pci_driver);
  836. if (ret)
  837. DRM_ERROR("Failed initializing DRM.\n");
  838. return ret;
  839. }
  840. static void __exit vmwgfx_exit(void)
  841. {
  842. drm_pci_exit(&driver, &vmw_pci_driver);
  843. }
  844. module_init(vmwgfx_init);
  845. module_exit(vmwgfx_exit);
  846. MODULE_AUTHOR("VMware Inc. and others");
  847. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  848. MODULE_LICENSE("GPL and additional rights");
  849. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  850. __stringify(VMWGFX_DRIVER_MINOR) "."
  851. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  852. "0");