intel_crt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. /* DPMS state is stored in the connector, which we need in the
  46. * encoder's enable/disable callbacks */
  47. struct intel_connector *connector;
  48. bool force_hotplug_required;
  49. u32 adpa_reg;
  50. };
  51. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  52. {
  53. return container_of(encoder, struct intel_crt, base);
  54. }
  55. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  56. {
  57. return intel_encoder_to_crt(intel_attached_encoder(connector));
  58. }
  59. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  60. enum pipe *pipe)
  61. {
  62. struct drm_device *dev = encoder->base.dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  65. u32 tmp;
  66. tmp = I915_READ(crt->adpa_reg);
  67. if (!(tmp & ADPA_DAC_ENABLE))
  68. return false;
  69. if (HAS_PCH_CPT(dev))
  70. *pipe = PORT_TO_PIPE_CPT(tmp);
  71. else
  72. *pipe = PORT_TO_PIPE(tmp);
  73. return true;
  74. }
  75. static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
  76. {
  77. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  78. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  79. u32 tmp, flags = 0;
  80. tmp = I915_READ(crt->adpa_reg);
  81. if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
  82. flags |= DRM_MODE_FLAG_PHSYNC;
  83. else
  84. flags |= DRM_MODE_FLAG_NHSYNC;
  85. if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
  86. flags |= DRM_MODE_FLAG_PVSYNC;
  87. else
  88. flags |= DRM_MODE_FLAG_NVSYNC;
  89. return flags;
  90. }
  91. static void intel_crt_get_config(struct intel_encoder *encoder,
  92. struct intel_crtc_config *pipe_config)
  93. {
  94. struct drm_device *dev = encoder->base.dev;
  95. pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
  96. }
  97. static void hsw_crt_get_config(struct intel_encoder *encoder,
  98. struct intel_crtc_config *pipe_config)
  99. {
  100. intel_ddi_get_config(encoder, pipe_config);
  101. pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
  102. DRM_MODE_FLAG_NHSYNC |
  103. DRM_MODE_FLAG_PVSYNC |
  104. DRM_MODE_FLAG_NVSYNC);
  105. pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
  106. }
  107. /* Note: The caller is required to filter out dpms modes not supported by the
  108. * platform. */
  109. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  110. {
  111. struct drm_device *dev = encoder->base.dev;
  112. struct drm_i915_private *dev_priv = dev->dev_private;
  113. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  114. u32 temp;
  115. temp = I915_READ(crt->adpa_reg);
  116. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  117. temp &= ~ADPA_DAC_ENABLE;
  118. switch (mode) {
  119. case DRM_MODE_DPMS_ON:
  120. temp |= ADPA_DAC_ENABLE;
  121. break;
  122. case DRM_MODE_DPMS_STANDBY:
  123. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  124. break;
  125. case DRM_MODE_DPMS_SUSPEND:
  126. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  127. break;
  128. case DRM_MODE_DPMS_OFF:
  129. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  130. break;
  131. }
  132. I915_WRITE(crt->adpa_reg, temp);
  133. }
  134. static void intel_disable_crt(struct intel_encoder *encoder)
  135. {
  136. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
  137. }
  138. static void intel_enable_crt(struct intel_encoder *encoder)
  139. {
  140. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  141. intel_crt_set_dpms(encoder, crt->connector->base.dpms);
  142. }
  143. /* Special dpms function to support cloning between dvo/sdvo/crt. */
  144. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  145. {
  146. struct drm_device *dev = connector->dev;
  147. struct intel_encoder *encoder = intel_attached_encoder(connector);
  148. struct drm_crtc *crtc;
  149. int old_dpms;
  150. /* PCH platforms and VLV only support on/off. */
  151. if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
  152. mode = DRM_MODE_DPMS_OFF;
  153. if (mode == connector->dpms)
  154. return;
  155. old_dpms = connector->dpms;
  156. connector->dpms = mode;
  157. /* Only need to change hw state when actually enabled */
  158. crtc = encoder->base.crtc;
  159. if (!crtc) {
  160. encoder->connectors_active = false;
  161. return;
  162. }
  163. /* We need the pipe to run for anything but OFF. */
  164. if (mode == DRM_MODE_DPMS_OFF)
  165. encoder->connectors_active = false;
  166. else
  167. encoder->connectors_active = true;
  168. /* We call connector dpms manually below in case pipe dpms doesn't
  169. * change due to cloning. */
  170. if (mode < old_dpms) {
  171. /* From off to on, enable the pipe first. */
  172. intel_crtc_update_dpms(crtc);
  173. intel_crt_set_dpms(encoder, mode);
  174. } else {
  175. intel_crt_set_dpms(encoder, mode);
  176. intel_crtc_update_dpms(crtc);
  177. }
  178. intel_modeset_check_state(connector->dev);
  179. }
  180. static int intel_crt_mode_valid(struct drm_connector *connector,
  181. struct drm_display_mode *mode)
  182. {
  183. struct drm_device *dev = connector->dev;
  184. int max_clock = 0;
  185. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  186. return MODE_NO_DBLESCAN;
  187. if (mode->clock < 25000)
  188. return MODE_CLOCK_LOW;
  189. if (IS_GEN2(dev))
  190. max_clock = 350000;
  191. else
  192. max_clock = 400000;
  193. if (mode->clock > max_clock)
  194. return MODE_CLOCK_HIGH;
  195. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  196. if (HAS_PCH_LPT(dev) &&
  197. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  198. return MODE_CLOCK_HIGH;
  199. return MODE_OK;
  200. }
  201. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  202. struct intel_crtc_config *pipe_config)
  203. {
  204. struct drm_device *dev = encoder->base.dev;
  205. if (HAS_PCH_SPLIT(dev))
  206. pipe_config->has_pch_encoder = true;
  207. /* LPT FDI RX only supports 8bpc. */
  208. if (HAS_PCH_LPT(dev))
  209. pipe_config->pipe_bpp = 24;
  210. return true;
  211. }
  212. static void intel_crt_mode_set(struct intel_encoder *encoder)
  213. {
  214. struct drm_device *dev = encoder->base.dev;
  215. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  216. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  219. u32 adpa;
  220. if (HAS_PCH_SPLIT(dev))
  221. adpa = ADPA_HOTPLUG_BITS;
  222. else
  223. adpa = 0;
  224. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  225. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  226. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  227. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  228. /* For CPT allow 3 pipe config, for others just use A or B */
  229. if (HAS_PCH_LPT(dev))
  230. ; /* Those bits don't exist here */
  231. else if (HAS_PCH_CPT(dev))
  232. adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
  233. else if (crtc->pipe == 0)
  234. adpa |= ADPA_PIPE_A_SELECT;
  235. else
  236. adpa |= ADPA_PIPE_B_SELECT;
  237. if (!HAS_PCH_SPLIT(dev))
  238. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  239. I915_WRITE(crt->adpa_reg, adpa);
  240. }
  241. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  242. {
  243. struct drm_device *dev = connector->dev;
  244. struct intel_crt *crt = intel_attached_crt(connector);
  245. struct drm_i915_private *dev_priv = dev->dev_private;
  246. u32 adpa;
  247. bool ret;
  248. /* The first time through, trigger an explicit detection cycle */
  249. if (crt->force_hotplug_required) {
  250. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  251. u32 save_adpa;
  252. crt->force_hotplug_required = 0;
  253. save_adpa = adpa = I915_READ(crt->adpa_reg);
  254. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  255. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  256. if (turn_off_dac)
  257. adpa &= ~ADPA_DAC_ENABLE;
  258. I915_WRITE(crt->adpa_reg, adpa);
  259. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  260. 1000))
  261. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  262. if (turn_off_dac) {
  263. I915_WRITE(crt->adpa_reg, save_adpa);
  264. POSTING_READ(crt->adpa_reg);
  265. }
  266. }
  267. /* Check the status to see if both blue and green are on now */
  268. adpa = I915_READ(crt->adpa_reg);
  269. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  270. ret = true;
  271. else
  272. ret = false;
  273. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  274. return ret;
  275. }
  276. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  277. {
  278. struct drm_device *dev = connector->dev;
  279. struct intel_crt *crt = intel_attached_crt(connector);
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. u32 adpa;
  282. bool ret;
  283. u32 save_adpa;
  284. save_adpa = adpa = I915_READ(crt->adpa_reg);
  285. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  286. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  287. I915_WRITE(crt->adpa_reg, adpa);
  288. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  289. 1000)) {
  290. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  291. I915_WRITE(crt->adpa_reg, save_adpa);
  292. }
  293. /* Check the status to see if both blue and green are on now */
  294. adpa = I915_READ(crt->adpa_reg);
  295. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  296. ret = true;
  297. else
  298. ret = false;
  299. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  300. /* FIXME: debug force function and remove */
  301. ret = true;
  302. return ret;
  303. }
  304. /**
  305. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  306. *
  307. * Not for i915G/i915GM
  308. *
  309. * \return true if CRT is connected.
  310. * \return false if CRT is disconnected.
  311. */
  312. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  313. {
  314. struct drm_device *dev = connector->dev;
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. u32 hotplug_en, orig, stat;
  317. bool ret = false;
  318. int i, tries = 0;
  319. if (HAS_PCH_SPLIT(dev))
  320. return intel_ironlake_crt_detect_hotplug(connector);
  321. if (IS_VALLEYVIEW(dev))
  322. return valleyview_crt_detect_hotplug(connector);
  323. /*
  324. * On 4 series desktop, CRT detect sequence need to be done twice
  325. * to get a reliable result.
  326. */
  327. if (IS_G4X(dev) && !IS_GM45(dev))
  328. tries = 2;
  329. else
  330. tries = 1;
  331. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  332. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  333. for (i = 0; i < tries ; i++) {
  334. /* turn on the FORCE_DETECT */
  335. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  336. /* wait for FORCE_DETECT to go off */
  337. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  338. CRT_HOTPLUG_FORCE_DETECT) == 0,
  339. 1000))
  340. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  341. }
  342. stat = I915_READ(PORT_HOTPLUG_STAT);
  343. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  344. ret = true;
  345. /* clear the interrupt we just generated, if any */
  346. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  347. /* and put the bits back */
  348. I915_WRITE(PORT_HOTPLUG_EN, orig);
  349. return ret;
  350. }
  351. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  352. struct i2c_adapter *i2c)
  353. {
  354. struct edid *edid;
  355. edid = drm_get_edid(connector, i2c);
  356. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  357. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  358. intel_gmbus_force_bit(i2c, true);
  359. edid = drm_get_edid(connector, i2c);
  360. intel_gmbus_force_bit(i2c, false);
  361. }
  362. return edid;
  363. }
  364. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  365. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  366. struct i2c_adapter *adapter)
  367. {
  368. struct edid *edid;
  369. int ret;
  370. edid = intel_crt_get_edid(connector, adapter);
  371. if (!edid)
  372. return 0;
  373. ret = intel_connector_update_modes(connector, edid);
  374. kfree(edid);
  375. return ret;
  376. }
  377. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  378. {
  379. struct intel_crt *crt = intel_attached_crt(connector);
  380. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  381. struct edid *edid;
  382. struct i2c_adapter *i2c;
  383. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  384. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  385. edid = intel_crt_get_edid(connector, i2c);
  386. if (edid) {
  387. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  388. /*
  389. * This may be a DVI-I connector with a shared DDC
  390. * link between analog and digital outputs, so we
  391. * have to check the EDID input spec of the attached device.
  392. */
  393. if (!is_digital) {
  394. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  395. return true;
  396. }
  397. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  398. } else {
  399. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  400. }
  401. kfree(edid);
  402. return false;
  403. }
  404. static enum drm_connector_status
  405. intel_crt_load_detect(struct intel_crt *crt)
  406. {
  407. struct drm_device *dev = crt->base.base.dev;
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  410. uint32_t save_bclrpat;
  411. uint32_t save_vtotal;
  412. uint32_t vtotal, vactive;
  413. uint32_t vsample;
  414. uint32_t vblank, vblank_start, vblank_end;
  415. uint32_t dsl;
  416. uint32_t bclrpat_reg;
  417. uint32_t vtotal_reg;
  418. uint32_t vblank_reg;
  419. uint32_t vsync_reg;
  420. uint32_t pipeconf_reg;
  421. uint32_t pipe_dsl_reg;
  422. uint8_t st00;
  423. enum drm_connector_status status;
  424. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  425. bclrpat_reg = BCLRPAT(pipe);
  426. vtotal_reg = VTOTAL(pipe);
  427. vblank_reg = VBLANK(pipe);
  428. vsync_reg = VSYNC(pipe);
  429. pipeconf_reg = PIPECONF(pipe);
  430. pipe_dsl_reg = PIPEDSL(pipe);
  431. save_bclrpat = I915_READ(bclrpat_reg);
  432. save_vtotal = I915_READ(vtotal_reg);
  433. vblank = I915_READ(vblank_reg);
  434. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  435. vactive = (save_vtotal & 0x7ff) + 1;
  436. vblank_start = (vblank & 0xfff) + 1;
  437. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  438. /* Set the border color to purple. */
  439. I915_WRITE(bclrpat_reg, 0x500050);
  440. if (!IS_GEN2(dev)) {
  441. uint32_t pipeconf = I915_READ(pipeconf_reg);
  442. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  443. POSTING_READ(pipeconf_reg);
  444. /* Wait for next Vblank to substitue
  445. * border color for Color info */
  446. intel_wait_for_vblank(dev, pipe);
  447. st00 = I915_READ8(VGA_MSR_WRITE);
  448. status = ((st00 & (1 << 4)) != 0) ?
  449. connector_status_connected :
  450. connector_status_disconnected;
  451. I915_WRITE(pipeconf_reg, pipeconf);
  452. } else {
  453. bool restore_vblank = false;
  454. int count, detect;
  455. /*
  456. * If there isn't any border, add some.
  457. * Yes, this will flicker
  458. */
  459. if (vblank_start <= vactive && vblank_end >= vtotal) {
  460. uint32_t vsync = I915_READ(vsync_reg);
  461. uint32_t vsync_start = (vsync & 0xffff) + 1;
  462. vblank_start = vsync_start;
  463. I915_WRITE(vblank_reg,
  464. (vblank_start - 1) |
  465. ((vblank_end - 1) << 16));
  466. restore_vblank = true;
  467. }
  468. /* sample in the vertical border, selecting the larger one */
  469. if (vblank_start - vactive >= vtotal - vblank_end)
  470. vsample = (vblank_start + vactive) >> 1;
  471. else
  472. vsample = (vtotal + vblank_end) >> 1;
  473. /*
  474. * Wait for the border to be displayed
  475. */
  476. while (I915_READ(pipe_dsl_reg) >= vactive)
  477. ;
  478. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  479. ;
  480. /*
  481. * Watch ST00 for an entire scanline
  482. */
  483. detect = 0;
  484. count = 0;
  485. do {
  486. count++;
  487. /* Read the ST00 VGA status register */
  488. st00 = I915_READ8(VGA_MSR_WRITE);
  489. if (st00 & (1 << 4))
  490. detect++;
  491. } while ((I915_READ(pipe_dsl_reg) == dsl));
  492. /* restore vblank if necessary */
  493. if (restore_vblank)
  494. I915_WRITE(vblank_reg, vblank);
  495. /*
  496. * If more than 3/4 of the scanline detected a monitor,
  497. * then it is assumed to be present. This works even on i830,
  498. * where there isn't any way to force the border color across
  499. * the screen
  500. */
  501. status = detect * 4 > count * 3 ?
  502. connector_status_connected :
  503. connector_status_disconnected;
  504. }
  505. /* Restore previous settings */
  506. I915_WRITE(bclrpat_reg, save_bclrpat);
  507. return status;
  508. }
  509. static enum drm_connector_status
  510. intel_crt_detect(struct drm_connector *connector, bool force)
  511. {
  512. struct drm_device *dev = connector->dev;
  513. struct intel_crt *crt = intel_attached_crt(connector);
  514. enum drm_connector_status status;
  515. struct intel_load_detect_pipe tmp;
  516. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
  517. connector->base.id, drm_get_connector_name(connector),
  518. force);
  519. if (I915_HAS_HOTPLUG(dev)) {
  520. /* We can not rely on the HPD pin always being correctly wired
  521. * up, for example many KVM do not pass it through, and so
  522. * only trust an assertion that the monitor is connected.
  523. */
  524. if (intel_crt_detect_hotplug(connector)) {
  525. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  526. return connector_status_connected;
  527. } else
  528. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  529. }
  530. if (intel_crt_detect_ddc(connector))
  531. return connector_status_connected;
  532. /* Load detection is broken on HPD capable machines. Whoever wants a
  533. * broken monitor (without edid) to work behind a broken kvm (that fails
  534. * to have the right resistors for HP detection) needs to fix this up.
  535. * For now just bail out. */
  536. if (I915_HAS_HOTPLUG(dev))
  537. return connector_status_disconnected;
  538. if (!force)
  539. return connector->status;
  540. /* for pre-945g platforms use load detect */
  541. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  542. if (intel_crt_detect_ddc(connector))
  543. status = connector_status_connected;
  544. else
  545. status = intel_crt_load_detect(crt);
  546. intel_release_load_detect_pipe(connector, &tmp);
  547. } else
  548. status = connector_status_unknown;
  549. return status;
  550. }
  551. static void intel_crt_destroy(struct drm_connector *connector)
  552. {
  553. drm_sysfs_connector_remove(connector);
  554. drm_connector_cleanup(connector);
  555. kfree(connector);
  556. }
  557. static int intel_crt_get_modes(struct drm_connector *connector)
  558. {
  559. struct drm_device *dev = connector->dev;
  560. struct drm_i915_private *dev_priv = dev->dev_private;
  561. int ret;
  562. struct i2c_adapter *i2c;
  563. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  564. ret = intel_crt_ddc_get_modes(connector, i2c);
  565. if (ret || !IS_G4X(dev))
  566. return ret;
  567. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  568. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  569. return intel_crt_ddc_get_modes(connector, i2c);
  570. }
  571. static int intel_crt_set_property(struct drm_connector *connector,
  572. struct drm_property *property,
  573. uint64_t value)
  574. {
  575. return 0;
  576. }
  577. static void intel_crt_reset(struct drm_connector *connector)
  578. {
  579. struct drm_device *dev = connector->dev;
  580. struct drm_i915_private *dev_priv = dev->dev_private;
  581. struct intel_crt *crt = intel_attached_crt(connector);
  582. if (INTEL_INFO(dev)->gen >= 5) {
  583. u32 adpa;
  584. adpa = I915_READ(crt->adpa_reg);
  585. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  586. adpa |= ADPA_HOTPLUG_BITS;
  587. I915_WRITE(crt->adpa_reg, adpa);
  588. POSTING_READ(crt->adpa_reg);
  589. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  590. crt->force_hotplug_required = 1;
  591. }
  592. }
  593. /*
  594. * Routines for controlling stuff on the analog port
  595. */
  596. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  597. .reset = intel_crt_reset,
  598. .dpms = intel_crt_dpms,
  599. .detect = intel_crt_detect,
  600. .fill_modes = drm_helper_probe_single_connector_modes,
  601. .destroy = intel_crt_destroy,
  602. .set_property = intel_crt_set_property,
  603. };
  604. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  605. .mode_valid = intel_crt_mode_valid,
  606. .get_modes = intel_crt_get_modes,
  607. .best_encoder = intel_best_encoder,
  608. };
  609. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  610. .destroy = intel_encoder_destroy,
  611. };
  612. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  613. {
  614. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  615. return 1;
  616. }
  617. static const struct dmi_system_id intel_no_crt[] = {
  618. {
  619. .callback = intel_no_crt_dmi_callback,
  620. .ident = "ACER ZGB",
  621. .matches = {
  622. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  623. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  624. },
  625. },
  626. { }
  627. };
  628. void intel_crt_init(struct drm_device *dev)
  629. {
  630. struct drm_connector *connector;
  631. struct intel_crt *crt;
  632. struct intel_connector *intel_connector;
  633. struct drm_i915_private *dev_priv = dev->dev_private;
  634. /* Skip machines without VGA that falsely report hotplug events */
  635. if (dmi_check_system(intel_no_crt))
  636. return;
  637. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  638. if (!crt)
  639. return;
  640. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  641. if (!intel_connector) {
  642. kfree(crt);
  643. return;
  644. }
  645. connector = &intel_connector->base;
  646. crt->connector = intel_connector;
  647. drm_connector_init(dev, &intel_connector->base,
  648. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  649. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  650. DRM_MODE_ENCODER_DAC);
  651. intel_connector_attach_encoder(intel_connector, &crt->base);
  652. crt->base.type = INTEL_OUTPUT_ANALOG;
  653. crt->base.cloneable = true;
  654. if (IS_I830(dev))
  655. crt->base.crtc_mask = (1 << 0);
  656. else
  657. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  658. if (IS_GEN2(dev))
  659. connector->interlace_allowed = 0;
  660. else
  661. connector->interlace_allowed = 1;
  662. connector->doublescan_allowed = 0;
  663. if (HAS_PCH_SPLIT(dev))
  664. crt->adpa_reg = PCH_ADPA;
  665. else if (IS_VALLEYVIEW(dev))
  666. crt->adpa_reg = VLV_ADPA;
  667. else
  668. crt->adpa_reg = ADPA;
  669. crt->base.compute_config = intel_crt_compute_config;
  670. crt->base.mode_set = intel_crt_mode_set;
  671. crt->base.disable = intel_disable_crt;
  672. crt->base.enable = intel_enable_crt;
  673. if (IS_HASWELL(dev))
  674. crt->base.get_config = hsw_crt_get_config;
  675. else
  676. crt->base.get_config = intel_crt_get_config;
  677. if (I915_HAS_HOTPLUG(dev))
  678. crt->base.hpd_pin = HPD_CRT;
  679. if (HAS_DDI(dev))
  680. crt->base.get_hw_state = intel_ddi_get_hw_state;
  681. else
  682. crt->base.get_hw_state = intel_crt_get_hw_state;
  683. intel_connector->get_hw_state = intel_connector_get_hw_state;
  684. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  685. drm_sysfs_connector_add(connector);
  686. if (!I915_HAS_HOTPLUG(dev))
  687. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  688. /*
  689. * Configure the automatic hotplug detection stuff
  690. */
  691. crt->force_hotplug_required = 0;
  692. /*
  693. * TODO: find a proper way to discover whether we need to set the the
  694. * polarity and link reversal bits or not, instead of relying on the
  695. * BIOS.
  696. */
  697. if (HAS_PCH_LPT(dev)) {
  698. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  699. FDI_RX_LINK_REVERSAL_OVERRIDE;
  700. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  701. }
  702. }