mpparse_64.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. #include <asm/bios_ebda.h>
  31. #include <mach_apic.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  35. /*
  36. * Various Linux-internal data structures created from the
  37. * MP-table.
  38. */
  39. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  40. int mp_bus_id_to_pci_bus[MAX_MP_BUSSES] = {[0 ... MAX_MP_BUSSES - 1] = -1 };
  41. static int mp_current_pci_id = 0;
  42. /* I/O APIC entries */
  43. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  44. /* # of MP IRQ source entries */
  45. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  46. /* MP IRQ source entries */
  47. int mp_irq_entries;
  48. int nr_ioapics;
  49. unsigned long mp_lapic_addr = 0;
  50. /* Processor that is doing the boot up */
  51. unsigned int boot_cpu_physical_apicid = -1U;
  52. EXPORT_SYMBOL(boot_cpu_physical_apicid);
  53. /* Internal processor count */
  54. unsigned int num_processors;
  55. unsigned disabled_cpus __cpuinitdata;
  56. /* Bitmask of physically existing CPUs */
  57. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  58. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  59. = {[0 ... NR_CPUS - 1] = BAD_APICID };
  60. void *x86_bios_cpu_apicid_early_ptr;
  61. DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
  62. EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  63. /*
  64. * Intel MP BIOS table parsing routines:
  65. */
  66. /*
  67. * Checksum an MP configuration block.
  68. */
  69. static int __init mpf_checksum(unsigned char *mp, int len)
  70. {
  71. int sum = 0;
  72. while (len--)
  73. sum += *mp++;
  74. return sum & 0xFF;
  75. }
  76. static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
  77. {
  78. int cpu;
  79. cpumask_t tmp_map;
  80. char *bootup_cpu = "";
  81. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  82. disabled_cpus++;
  83. return;
  84. }
  85. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  86. bootup_cpu = " (Bootup-CPU)";
  87. boot_cpu_physical_apicid = m->mpc_apicid;
  88. }
  89. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  90. if (num_processors >= NR_CPUS) {
  91. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  92. " Processor ignored.\n", NR_CPUS);
  93. return;
  94. }
  95. if (num_processors >= maxcpus) {
  96. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  97. " Processor ignored.\n", maxcpus);
  98. return;
  99. }
  100. num_processors++;
  101. cpus_complement(tmp_map, cpu_present_map);
  102. cpu = first_cpu(tmp_map);
  103. physid_set(m->mpc_apicid, phys_cpu_present_map);
  104. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  105. /*
  106. * x86_bios_cpu_apicid is required to have processors listed
  107. * in same order as logical cpu numbers. Hence the first
  108. * entry is BSP, and so on.
  109. */
  110. cpu = 0;
  111. }
  112. /* are we being called early in kernel startup? */
  113. if (x86_cpu_to_apicid_early_ptr) {
  114. u16 *cpu_to_apicid = x86_cpu_to_apicid_early_ptr;
  115. u16 *bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
  116. cpu_to_apicid[cpu] = m->mpc_apicid;
  117. bios_cpu_apicid[cpu] = m->mpc_apicid;
  118. } else {
  119. per_cpu(x86_cpu_to_apicid, cpu) = m->mpc_apicid;
  120. per_cpu(x86_bios_cpu_apicid, cpu) = m->mpc_apicid;
  121. }
  122. cpu_set(cpu, cpu_possible_map);
  123. cpu_set(cpu, cpu_present_map);
  124. }
  125. static void __init MP_bus_info(struct mpc_config_bus *m)
  126. {
  127. char str[7];
  128. memcpy(str, m->mpc_bustype, 6);
  129. str[6] = 0;
  130. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  131. if (strncmp(str, "ISA", 3) == 0) {
  132. set_bit(m->mpc_busid, mp_bus_not_pci);
  133. } else if (strncmp(str, "PCI", 3) == 0) {
  134. clear_bit(m->mpc_busid, mp_bus_not_pci);
  135. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  136. mp_current_pci_id++;
  137. } else {
  138. printk(KERN_ERR "Unknown bustype %s\n", str);
  139. }
  140. }
  141. static int bad_ioapic(unsigned long address)
  142. {
  143. if (nr_ioapics >= MAX_IO_APICS) {
  144. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  145. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  146. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  147. }
  148. if (!address) {
  149. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  150. " found in table, skipping!\n");
  151. return 1;
  152. }
  153. return 0;
  154. }
  155. static void __init MP_ioapic_info(struct mpc_config_ioapic *m)
  156. {
  157. if (!(m->mpc_flags & MPC_APIC_USABLE))
  158. return;
  159. printk(KERN_INFO "I/O APIC #%d at 0x%X.\n", m->mpc_apicid,
  160. m->mpc_apicaddr);
  161. if (bad_ioapic(m->mpc_apicaddr))
  162. return;
  163. mp_ioapics[nr_ioapics] = *m;
  164. nr_ioapics++;
  165. }
  166. static void __init MP_intsrc_info(struct mpc_config_intsrc *m)
  167. {
  168. mp_irqs[mp_irq_entries] = *m;
  169. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  170. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  171. m->mpc_irqtype, m->mpc_irqflag & 3,
  172. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  173. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  174. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  175. panic("Max # of irq sources exceeded!!\n");
  176. }
  177. static void __init MP_lintsrc_info(struct mpc_config_lintsrc *m)
  178. {
  179. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  180. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  181. m->mpc_irqtype, m->mpc_irqflag & 3,
  182. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbusid,
  183. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  184. }
  185. /*
  186. * Read/parse the MPC
  187. */
  188. static int __init smp_read_mpc(struct mp_config_table *mpc, unsigned early)
  189. {
  190. char str[16];
  191. int count = sizeof(*mpc);
  192. unsigned char *mpt = ((unsigned char *)mpc) + count;
  193. if (memcmp(mpc->mpc_signature, MPC_SIGNATURE, 4)) {
  194. printk(KERN_ERR "MPTABLE: bad signature [%c%c%c%c]!\n",
  195. mpc->mpc_signature[0],
  196. mpc->mpc_signature[1],
  197. mpc->mpc_signature[2], mpc->mpc_signature[3]);
  198. return 0;
  199. }
  200. if (mpf_checksum((unsigned char *)mpc, mpc->mpc_length)) {
  201. printk(KERN_ERR "MPTABLE: checksum error!\n");
  202. return 0;
  203. }
  204. if (mpc->mpc_spec != 0x01 && mpc->mpc_spec != 0x04) {
  205. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  206. mpc->mpc_spec);
  207. return 0;
  208. }
  209. if (!mpc->mpc_lapic) {
  210. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  211. return 0;
  212. }
  213. memcpy(str, mpc->mpc_oem, 8);
  214. str[8] = 0;
  215. printk(KERN_INFO "MPTABLE: OEM ID: %s ", str);
  216. memcpy(str, mpc->mpc_productid, 12);
  217. str[12] = 0;
  218. printk(KERN_INFO "MPTABLE: Product ID: %s ", str);
  219. printk(KERN_INFO "MPTABLE: APIC at: 0x%X\n", mpc->mpc_lapic);
  220. /* save the local APIC address, it might be non-default */
  221. if (!acpi_lapic)
  222. mp_lapic_addr = mpc->mpc_lapic;
  223. if (early)
  224. return 1;
  225. /*
  226. * Now process the configuration blocks.
  227. */
  228. while (count < mpc->mpc_length) {
  229. switch (*mpt) {
  230. case MP_PROCESSOR:
  231. {
  232. struct mpc_config_processor *m =
  233. (struct mpc_config_processor *)mpt;
  234. if (!acpi_lapic)
  235. MP_processor_info(m);
  236. mpt += sizeof(*m);
  237. count += sizeof(*m);
  238. break;
  239. }
  240. case MP_BUS:
  241. {
  242. struct mpc_config_bus *m =
  243. (struct mpc_config_bus *)mpt;
  244. MP_bus_info(m);
  245. mpt += sizeof(*m);
  246. count += sizeof(*m);
  247. break;
  248. }
  249. case MP_IOAPIC:
  250. {
  251. struct mpc_config_ioapic *m =
  252. (struct mpc_config_ioapic *)mpt;
  253. MP_ioapic_info(m);
  254. mpt += sizeof(*m);
  255. count += sizeof(*m);
  256. break;
  257. }
  258. case MP_INTSRC:
  259. {
  260. struct mpc_config_intsrc *m =
  261. (struct mpc_config_intsrc *)mpt;
  262. MP_intsrc_info(m);
  263. mpt += sizeof(*m);
  264. count += sizeof(*m);
  265. break;
  266. }
  267. case MP_LINTSRC:
  268. {
  269. struct mpc_config_lintsrc *m =
  270. (struct mpc_config_lintsrc *)mpt;
  271. MP_lintsrc_info(m);
  272. mpt += sizeof(*m);
  273. count += sizeof(*m);
  274. break;
  275. }
  276. }
  277. }
  278. setup_apic_routing();
  279. if (!num_processors)
  280. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  281. return num_processors;
  282. }
  283. static int __init ELCR_trigger(unsigned int irq)
  284. {
  285. unsigned int port;
  286. port = 0x4d0 + (irq >> 3);
  287. return (inb(port) >> (irq & 7)) & 1;
  288. }
  289. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  290. {
  291. struct mpc_config_intsrc intsrc;
  292. int i;
  293. int ELCR_fallback = 0;
  294. intsrc.mpc_type = MP_INTSRC;
  295. intsrc.mpc_irqflag = 0; /* conforming */
  296. intsrc.mpc_srcbus = 0;
  297. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  298. intsrc.mpc_irqtype = mp_INT;
  299. /*
  300. * If true, we have an ISA/PCI system with no IRQ entries
  301. * in the MP table. To prevent the PCI interrupts from being set up
  302. * incorrectly, we try to use the ELCR. The sanity check to see if
  303. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  304. * never be level sensitive, so we simply see if the ELCR agrees.
  305. * If it does, we assume it's valid.
  306. */
  307. if (mpc_default_type == 5) {
  308. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... "
  309. "falling back to ELCR\n");
  310. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
  311. ELCR_trigger(13))
  312. printk(KERN_ERR "ELCR contains invalid data... "
  313. "not using ELCR\n");
  314. else {
  315. printk(KERN_INFO
  316. "Using ELCR to identify PCI interrupts\n");
  317. ELCR_fallback = 1;
  318. }
  319. }
  320. for (i = 0; i < 16; i++) {
  321. switch (mpc_default_type) {
  322. case 2:
  323. if (i == 0 || i == 13)
  324. continue; /* IRQ0 & IRQ13 not connected */
  325. /* fall through */
  326. default:
  327. if (i == 2)
  328. continue; /* IRQ2 is never connected */
  329. }
  330. if (ELCR_fallback) {
  331. /*
  332. * If the ELCR indicates a level-sensitive interrupt, we
  333. * copy that information over to the MP table in the
  334. * irqflag field (level sensitive, active high polarity).
  335. */
  336. if (ELCR_trigger(i))
  337. intsrc.mpc_irqflag = 13;
  338. else
  339. intsrc.mpc_irqflag = 0;
  340. }
  341. intsrc.mpc_srcbusirq = i;
  342. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  343. MP_intsrc_info(&intsrc);
  344. }
  345. intsrc.mpc_irqtype = mp_ExtINT;
  346. intsrc.mpc_srcbusirq = 0;
  347. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  348. MP_intsrc_info(&intsrc);
  349. }
  350. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  351. {
  352. struct mpc_config_processor processor;
  353. struct mpc_config_bus bus;
  354. struct mpc_config_ioapic ioapic;
  355. struct mpc_config_lintsrc lintsrc;
  356. int linttypes[2] = { mp_ExtINT, mp_NMI };
  357. int i;
  358. /*
  359. * local APIC has default address
  360. */
  361. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  362. /*
  363. * 2 CPUs, numbered 0 & 1.
  364. */
  365. processor.mpc_type = MP_PROCESSOR;
  366. processor.mpc_apicver = 0;
  367. processor.mpc_cpuflag = CPU_ENABLED;
  368. processor.mpc_cpufeature = 0;
  369. processor.mpc_featureflag = 0;
  370. processor.mpc_reserved[0] = 0;
  371. processor.mpc_reserved[1] = 0;
  372. for (i = 0; i < 2; i++) {
  373. processor.mpc_apicid = i;
  374. MP_processor_info(&processor);
  375. }
  376. bus.mpc_type = MP_BUS;
  377. bus.mpc_busid = 0;
  378. switch (mpc_default_type) {
  379. default:
  380. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  381. mpc_default_type);
  382. /* fall through */
  383. case 1:
  384. case 5:
  385. memcpy(bus.mpc_bustype, "ISA ", 6);
  386. break;
  387. }
  388. MP_bus_info(&bus);
  389. if (mpc_default_type > 4) {
  390. bus.mpc_busid = 1;
  391. memcpy(bus.mpc_bustype, "PCI ", 6);
  392. MP_bus_info(&bus);
  393. }
  394. ioapic.mpc_type = MP_IOAPIC;
  395. ioapic.mpc_apicid = 2;
  396. ioapic.mpc_apicver = 0;
  397. ioapic.mpc_flags = MPC_APIC_USABLE;
  398. ioapic.mpc_apicaddr = 0xFEC00000;
  399. MP_ioapic_info(&ioapic);
  400. /*
  401. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  402. */
  403. construct_default_ioirq_mptable(mpc_default_type);
  404. lintsrc.mpc_type = MP_LINTSRC;
  405. lintsrc.mpc_irqflag = 0; /* conforming */
  406. lintsrc.mpc_srcbusid = 0;
  407. lintsrc.mpc_srcbusirq = 0;
  408. lintsrc.mpc_destapic = MP_APIC_ALL;
  409. for (i = 0; i < 2; i++) {
  410. lintsrc.mpc_irqtype = linttypes[i];
  411. lintsrc.mpc_destapiclint = i;
  412. MP_lintsrc_info(&lintsrc);
  413. }
  414. }
  415. static struct intel_mp_floating *mpf_found;
  416. /*
  417. * Scan the memory blocks for an SMP configuration block.
  418. */
  419. static void __init __get_smp_config(unsigned early)
  420. {
  421. struct intel_mp_floating *mpf = mpf_found;
  422. if (acpi_lapic && early)
  423. return;
  424. /*
  425. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  426. * processors, where MPS only supports physical.
  427. */
  428. if (acpi_lapic && acpi_ioapic) {
  429. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration "
  430. "information\n");
  431. return;
  432. } else if (acpi_lapic)
  433. printk(KERN_INFO "Using ACPI for processor (LAPIC) "
  434. "configuration information\n");
  435. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n",
  436. mpf->mpf_specification);
  437. /*
  438. * Now see if we need to read further.
  439. */
  440. if (mpf->mpf_feature1 != 0) {
  441. if (early) {
  442. /*
  443. * local APIC has default address
  444. */
  445. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  446. return;
  447. }
  448. printk(KERN_INFO "Default MP configuration #%d\n",
  449. mpf->mpf_feature1);
  450. construct_default_ISA_mptable(mpf->mpf_feature1);
  451. } else if (mpf->mpf_physptr) {
  452. /*
  453. * Read the physical hardware table. Anything here will
  454. * override the defaults.
  455. */
  456. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr), early)) {
  457. smp_found_config = 0;
  458. printk(KERN_ERR
  459. "BIOS bug, MP table errors detected!...\n");
  460. printk(KERN_ERR "... disabling SMP support. "
  461. "(tell your hw vendor)\n");
  462. return;
  463. }
  464. if (early)
  465. return;
  466. /*
  467. * If there are no explicit MP IRQ entries, then we are
  468. * broken. We set up most of the low 16 IO-APIC pins to
  469. * ISA defaults and hope it will work.
  470. */
  471. if (!mp_irq_entries) {
  472. struct mpc_config_bus bus;
  473. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, "
  474. "using default mptable. "
  475. "(tell your hw vendor)\n");
  476. bus.mpc_type = MP_BUS;
  477. bus.mpc_busid = 0;
  478. memcpy(bus.mpc_bustype, "ISA ", 6);
  479. MP_bus_info(&bus);
  480. construct_default_ioirq_mptable(0);
  481. }
  482. } else
  483. BUG();
  484. if (!early)
  485. printk(KERN_INFO "Processors: %d\n", num_processors);
  486. /*
  487. * Only use the first configuration found.
  488. */
  489. }
  490. void __init early_get_smp_config(void)
  491. {
  492. __get_smp_config(1);
  493. }
  494. void __init get_smp_config(void)
  495. {
  496. __get_smp_config(0);
  497. }
  498. static int __init smp_scan_config(unsigned long base, unsigned long length,
  499. unsigned reserve)
  500. {
  501. extern void __bad_mpf_size(void);
  502. unsigned int *bp = phys_to_virt(base);
  503. struct intel_mp_floating *mpf;
  504. Dprintk("Scan SMP from %p for %ld bytes.\n", bp, length);
  505. if (sizeof(*mpf) != 16)
  506. __bad_mpf_size();
  507. while (length > 0) {
  508. mpf = (struct intel_mp_floating *)bp;
  509. if ((*bp == SMP_MAGIC_IDENT) &&
  510. (mpf->mpf_length == 1) &&
  511. !mpf_checksum((unsigned char *)bp, 16) &&
  512. ((mpf->mpf_specification == 1)
  513. || (mpf->mpf_specification == 4))) {
  514. smp_found_config = 1;
  515. mpf_found = mpf;
  516. if (!reserve)
  517. return 1;
  518. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  519. if (mpf->mpf_physptr)
  520. reserve_bootmem_generic(mpf->mpf_physptr,
  521. PAGE_SIZE);
  522. return 1;
  523. }
  524. bp += 4;
  525. length -= 16;
  526. }
  527. return 0;
  528. }
  529. static void __init __find_smp_config(unsigned reserve)
  530. {
  531. unsigned int address;
  532. /*
  533. * FIXME: Linux assumes you have 640K of base ram..
  534. * this continues the error...
  535. *
  536. * 1) Scan the bottom 1K for a signature
  537. * 2) Scan the top 1K of base RAM
  538. * 3) Scan the 64K of bios
  539. */
  540. if (smp_scan_config(0x0, 0x400, reserve) ||
  541. smp_scan_config(639 * 0x400, 0x400, reserve) ||
  542. smp_scan_config(0xF0000, 0x10000, reserve))
  543. return;
  544. /*
  545. * If it is an SMP machine we should know now.
  546. *
  547. * there is a real-mode segmented pointer pointing to the
  548. * 4K EBDA area at 0x40E, calculate and scan it here.
  549. *
  550. * NOTE! There are Linux loaders that will corrupt the EBDA
  551. * area, and as such this kind of SMP config may be less
  552. * trustworthy, simply because the SMP table may have been
  553. * stomped on during early boot. These loaders are buggy and
  554. * should be fixed.
  555. *
  556. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  557. */
  558. address = get_bios_ebda();
  559. if (address)
  560. smp_scan_config(address, 0x400, reserve);
  561. }
  562. void __init early_find_smp_config(void)
  563. {
  564. __find_smp_config(0);
  565. }
  566. void __init find_smp_config(void)
  567. {
  568. __find_smp_config(1);
  569. }
  570. /* --------------------------------------------------------------------------
  571. ACPI-based MP Configuration
  572. -------------------------------------------------------------------------- */
  573. #ifdef CONFIG_ACPI
  574. void __init mp_register_lapic_address(u64 address)
  575. {
  576. mp_lapic_addr = (unsigned long)address;
  577. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  578. if (boot_cpu_physical_apicid == -1U)
  579. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  580. }
  581. void __cpuinit mp_register_lapic(u8 id, u8 enabled)
  582. {
  583. struct mpc_config_processor processor;
  584. int boot_cpu = 0;
  585. if (id == boot_cpu_physical_apicid)
  586. boot_cpu = 1;
  587. processor.mpc_type = MP_PROCESSOR;
  588. processor.mpc_apicid = id;
  589. processor.mpc_apicver = 0;
  590. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  591. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  592. processor.mpc_cpufeature = 0;
  593. processor.mpc_featureflag = 0;
  594. processor.mpc_reserved[0] = 0;
  595. processor.mpc_reserved[1] = 0;
  596. MP_processor_info(&processor);
  597. }
  598. #define MP_ISA_BUS 0
  599. #define MP_MAX_IOAPIC_PIN 127
  600. static struct mp_ioapic_routing {
  601. int apic_id;
  602. int gsi_base;
  603. int gsi_end;
  604. u32 pin_programmed[4];
  605. } mp_ioapic_routing[MAX_IO_APICS];
  606. static int mp_find_ioapic(int gsi)
  607. {
  608. int i = 0;
  609. /* Find the IOAPIC that manages this GSI. */
  610. for (i = 0; i < nr_ioapics; i++) {
  611. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  612. && (gsi <= mp_ioapic_routing[i].gsi_end))
  613. return i;
  614. }
  615. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  616. return -1;
  617. }
  618. static u8 uniq_ioapic_id(u8 id)
  619. {
  620. int i;
  621. DECLARE_BITMAP(used, 256);
  622. bitmap_zero(used, 256);
  623. for (i = 0; i < nr_ioapics; i++) {
  624. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  625. __set_bit(ia->mpc_apicid, used);
  626. }
  627. if (!test_bit(id, used))
  628. return id;
  629. return find_first_zero_bit(used, 256);
  630. }
  631. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  632. {
  633. int idx = 0;
  634. if (bad_ioapic(address))
  635. return;
  636. idx = nr_ioapics;
  637. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  638. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  639. mp_ioapics[idx].mpc_apicaddr = address;
  640. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  641. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  642. mp_ioapics[idx].mpc_apicver = 0;
  643. /*
  644. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  645. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  646. */
  647. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  648. mp_ioapic_routing[idx].gsi_base = gsi_base;
  649. mp_ioapic_routing[idx].gsi_end = gsi_base +
  650. io_apic_get_redir_entries(idx);
  651. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  652. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  653. mp_ioapics[idx].mpc_apicaddr,
  654. mp_ioapic_routing[idx].gsi_base,
  655. mp_ioapic_routing[idx].gsi_end);
  656. nr_ioapics++;
  657. }
  658. void __init mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  659. {
  660. struct mpc_config_intsrc intsrc;
  661. int ioapic = -1;
  662. int pin = -1;
  663. /*
  664. * Convert 'gsi' to 'ioapic.pin'.
  665. */
  666. ioapic = mp_find_ioapic(gsi);
  667. if (ioapic < 0)
  668. return;
  669. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  670. /*
  671. * TBD: This check is for faulty timer entries, where the override
  672. * erroneously sets the trigger to level, resulting in a HUGE
  673. * increase of timer interrupts!
  674. */
  675. if ((bus_irq == 0) && (trigger == 3))
  676. trigger = 1;
  677. intsrc.mpc_type = MP_INTSRC;
  678. intsrc.mpc_irqtype = mp_INT;
  679. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  680. intsrc.mpc_srcbus = MP_ISA_BUS;
  681. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  682. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  683. intsrc.mpc_dstirq = pin; /* INTIN# */
  684. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  685. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  686. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  687. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  688. mp_irqs[mp_irq_entries] = intsrc;
  689. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  690. panic("Max # of irq sources exceeded!\n");
  691. }
  692. void __init mp_config_acpi_legacy_irqs(void)
  693. {
  694. struct mpc_config_intsrc intsrc;
  695. int i = 0;
  696. int ioapic = -1;
  697. /*
  698. * Fabricate the legacy ISA bus (bus #31).
  699. */
  700. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  701. /*
  702. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  703. */
  704. ioapic = mp_find_ioapic(0);
  705. if (ioapic < 0)
  706. return;
  707. intsrc.mpc_type = MP_INTSRC;
  708. intsrc.mpc_irqflag = 0; /* Conforming */
  709. intsrc.mpc_srcbus = MP_ISA_BUS;
  710. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  711. /*
  712. * Use the default configuration for the IRQs 0-15. Unless
  713. * overridden by (MADT) interrupt source override entries.
  714. */
  715. for (i = 0; i < 16; i++) {
  716. int idx;
  717. for (idx = 0; idx < mp_irq_entries; idx++) {
  718. struct mpc_config_intsrc *irq = mp_irqs + idx;
  719. /* Do we already have a mapping for this ISA IRQ? */
  720. if (irq->mpc_srcbus == MP_ISA_BUS
  721. && irq->mpc_srcbusirq == i)
  722. break;
  723. /* Do we already have a mapping for this IOAPIC pin */
  724. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  725. (irq->mpc_dstirq == i))
  726. break;
  727. }
  728. if (idx != mp_irq_entries) {
  729. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  730. continue; /* IRQ already used */
  731. }
  732. intsrc.mpc_irqtype = mp_INT;
  733. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  734. intsrc.mpc_dstirq = i;
  735. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  736. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  737. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  738. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  739. intsrc.mpc_dstirq);
  740. mp_irqs[mp_irq_entries] = intsrc;
  741. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  742. panic("Max # of irq sources exceeded!\n");
  743. }
  744. }
  745. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  746. {
  747. int ioapic = -1;
  748. int ioapic_pin = 0;
  749. int idx, bit = 0;
  750. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  751. return gsi;
  752. /* Don't set up the ACPI SCI because it's already set up */
  753. if (acpi_gbl_FADT.sci_interrupt == gsi)
  754. return gsi;
  755. ioapic = mp_find_ioapic(gsi);
  756. if (ioapic < 0) {
  757. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  758. return gsi;
  759. }
  760. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  761. /*
  762. * Avoid pin reprogramming. PRTs typically include entries
  763. * with redundant pin->gsi mappings (but unique PCI devices);
  764. * we only program the IOAPIC on the first.
  765. */
  766. bit = ioapic_pin % 32;
  767. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  768. if (idx > 3) {
  769. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  770. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  771. ioapic_pin);
  772. return gsi;
  773. }
  774. if ((1 << bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  775. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  776. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  777. return gsi;
  778. }
  779. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1 << bit);
  780. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  781. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  782. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  783. return gsi;
  784. }
  785. #endif /* CONFIG_ACPI */