qla_isr.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/slab.h>
  11. #include <scsi/scsi_tcq.h>
  12. #include <scsi/scsi_bsg_fc.h>
  13. #include <scsi/scsi_eh.h>
  14. static void qla2x00_mbx_completion(scsi_qla_host_t *, uint16_t);
  15. static void qla2x00_status_entry(scsi_qla_host_t *, struct rsp_que *, void *);
  16. static void qla2x00_status_cont_entry(struct rsp_que *, sts_cont_entry_t *);
  17. static void qla2x00_error_entry(scsi_qla_host_t *, struct rsp_que *,
  18. sts_entry_t *);
  19. /**
  20. * qla2100_intr_handler() - Process interrupts for the ISP2100 and ISP2200.
  21. * @irq:
  22. * @dev_id: SCSI driver HA context
  23. *
  24. * Called by system whenever the host adapter generates an interrupt.
  25. *
  26. * Returns handled flag.
  27. */
  28. irqreturn_t
  29. qla2100_intr_handler(int irq, void *dev_id)
  30. {
  31. scsi_qla_host_t *vha;
  32. struct qla_hw_data *ha;
  33. struct device_reg_2xxx __iomem *reg;
  34. int status;
  35. unsigned long iter;
  36. uint16_t hccr;
  37. uint16_t mb[4];
  38. struct rsp_que *rsp;
  39. unsigned long flags;
  40. rsp = (struct rsp_que *) dev_id;
  41. if (!rsp) {
  42. ql_log(ql_log_info, NULL, 0x505d,
  43. "%s: NULL response queue pointer.\n", __func__);
  44. return (IRQ_NONE);
  45. }
  46. ha = rsp->hw;
  47. reg = &ha->iobase->isp;
  48. status = 0;
  49. spin_lock_irqsave(&ha->hardware_lock, flags);
  50. vha = pci_get_drvdata(ha->pdev);
  51. for (iter = 50; iter--; ) {
  52. hccr = RD_REG_WORD(&reg->hccr);
  53. if (hccr & HCCR_RISC_PAUSE) {
  54. if (pci_channel_offline(ha->pdev))
  55. break;
  56. /*
  57. * Issue a "HARD" reset in order for the RISC interrupt
  58. * bit to be cleared. Schedule a big hammer to get
  59. * out of the RISC PAUSED state.
  60. */
  61. WRT_REG_WORD(&reg->hccr, HCCR_RESET_RISC);
  62. RD_REG_WORD(&reg->hccr);
  63. ha->isp_ops->fw_dump(vha, 1);
  64. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  65. break;
  66. } else if ((RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) == 0)
  67. break;
  68. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  69. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  70. RD_REG_WORD(&reg->hccr);
  71. /* Get mailbox data. */
  72. mb[0] = RD_MAILBOX_REG(ha, reg, 0);
  73. if (mb[0] > 0x3fff && mb[0] < 0x8000) {
  74. qla2x00_mbx_completion(vha, mb[0]);
  75. status |= MBX_INTERRUPT;
  76. } else if (mb[0] > 0x7fff && mb[0] < 0xc000) {
  77. mb[1] = RD_MAILBOX_REG(ha, reg, 1);
  78. mb[2] = RD_MAILBOX_REG(ha, reg, 2);
  79. mb[3] = RD_MAILBOX_REG(ha, reg, 3);
  80. qla2x00_async_event(vha, rsp, mb);
  81. } else {
  82. /*EMPTY*/
  83. ql_dbg(ql_dbg_async, vha, 0x5025,
  84. "Unrecognized interrupt type (%d).\n",
  85. mb[0]);
  86. }
  87. /* Release mailbox registers. */
  88. WRT_REG_WORD(&reg->semaphore, 0);
  89. RD_REG_WORD(&reg->semaphore);
  90. } else {
  91. qla2x00_process_response_queue(rsp);
  92. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  93. RD_REG_WORD(&reg->hccr);
  94. }
  95. }
  96. qla2x00_handle_mbx_completion(ha, status);
  97. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  98. return (IRQ_HANDLED);
  99. }
  100. /**
  101. * qla2300_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  102. * @irq:
  103. * @dev_id: SCSI driver HA context
  104. *
  105. * Called by system whenever the host adapter generates an interrupt.
  106. *
  107. * Returns handled flag.
  108. */
  109. irqreturn_t
  110. qla2300_intr_handler(int irq, void *dev_id)
  111. {
  112. scsi_qla_host_t *vha;
  113. struct device_reg_2xxx __iomem *reg;
  114. int status;
  115. unsigned long iter;
  116. uint32_t stat;
  117. uint16_t hccr;
  118. uint16_t mb[4];
  119. struct rsp_que *rsp;
  120. struct qla_hw_data *ha;
  121. unsigned long flags;
  122. rsp = (struct rsp_que *) dev_id;
  123. if (!rsp) {
  124. ql_log(ql_log_info, NULL, 0x5058,
  125. "%s: NULL response queue pointer.\n", __func__);
  126. return (IRQ_NONE);
  127. }
  128. ha = rsp->hw;
  129. reg = &ha->iobase->isp;
  130. status = 0;
  131. spin_lock_irqsave(&ha->hardware_lock, flags);
  132. vha = pci_get_drvdata(ha->pdev);
  133. for (iter = 50; iter--; ) {
  134. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  135. if (stat & HSR_RISC_PAUSED) {
  136. if (unlikely(pci_channel_offline(ha->pdev)))
  137. break;
  138. hccr = RD_REG_WORD(&reg->hccr);
  139. if (hccr & (BIT_15 | BIT_13 | BIT_11 | BIT_8))
  140. ql_log(ql_log_warn, vha, 0x5026,
  141. "Parity error -- HCCR=%x, Dumping "
  142. "firmware.\n", hccr);
  143. else
  144. ql_log(ql_log_warn, vha, 0x5027,
  145. "RISC paused -- HCCR=%x, Dumping "
  146. "firmware.\n", hccr);
  147. /*
  148. * Issue a "HARD" reset in order for the RISC
  149. * interrupt bit to be cleared. Schedule a big
  150. * hammer to get out of the RISC PAUSED state.
  151. */
  152. WRT_REG_WORD(&reg->hccr, HCCR_RESET_RISC);
  153. RD_REG_WORD(&reg->hccr);
  154. ha->isp_ops->fw_dump(vha, 1);
  155. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  156. break;
  157. } else if ((stat & HSR_RISC_INT) == 0)
  158. break;
  159. switch (stat & 0xff) {
  160. case 0x1:
  161. case 0x2:
  162. case 0x10:
  163. case 0x11:
  164. qla2x00_mbx_completion(vha, MSW(stat));
  165. status |= MBX_INTERRUPT;
  166. /* Release mailbox registers. */
  167. WRT_REG_WORD(&reg->semaphore, 0);
  168. break;
  169. case 0x12:
  170. mb[0] = MSW(stat);
  171. mb[1] = RD_MAILBOX_REG(ha, reg, 1);
  172. mb[2] = RD_MAILBOX_REG(ha, reg, 2);
  173. mb[3] = RD_MAILBOX_REG(ha, reg, 3);
  174. qla2x00_async_event(vha, rsp, mb);
  175. break;
  176. case 0x13:
  177. qla2x00_process_response_queue(rsp);
  178. break;
  179. case 0x15:
  180. mb[0] = MBA_CMPLT_1_16BIT;
  181. mb[1] = MSW(stat);
  182. qla2x00_async_event(vha, rsp, mb);
  183. break;
  184. case 0x16:
  185. mb[0] = MBA_SCSI_COMPLETION;
  186. mb[1] = MSW(stat);
  187. mb[2] = RD_MAILBOX_REG(ha, reg, 2);
  188. qla2x00_async_event(vha, rsp, mb);
  189. break;
  190. default:
  191. ql_dbg(ql_dbg_async, vha, 0x5028,
  192. "Unrecognized interrupt type (%d).\n", stat & 0xff);
  193. break;
  194. }
  195. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  196. RD_REG_WORD_RELAXED(&reg->hccr);
  197. }
  198. qla2x00_handle_mbx_completion(ha, status);
  199. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  200. return (IRQ_HANDLED);
  201. }
  202. /**
  203. * qla2x00_mbx_completion() - Process mailbox command completions.
  204. * @ha: SCSI driver HA context
  205. * @mb0: Mailbox0 register
  206. */
  207. static void
  208. qla2x00_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  209. {
  210. uint16_t cnt;
  211. uint32_t mboxes;
  212. uint16_t __iomem *wptr;
  213. struct qla_hw_data *ha = vha->hw;
  214. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  215. /* Read all mbox registers? */
  216. mboxes = (1 << ha->mbx_count) - 1;
  217. if (!ha->mcp)
  218. ql_dbg(ql_dbg_async, vha, 0x5001, "MBX pointer ERROR.\n");
  219. else
  220. mboxes = ha->mcp->in_mb;
  221. /* Load return mailbox registers. */
  222. ha->flags.mbox_int = 1;
  223. ha->mailbox_out[0] = mb0;
  224. mboxes >>= 1;
  225. wptr = (uint16_t __iomem *)MAILBOX_REG(ha, reg, 1);
  226. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  227. if (IS_QLA2200(ha) && cnt == 8)
  228. wptr = (uint16_t __iomem *)MAILBOX_REG(ha, reg, 8);
  229. if ((cnt == 4 || cnt == 5) && (mboxes & BIT_0))
  230. ha->mailbox_out[cnt] = qla2x00_debounce_register(wptr);
  231. else if (mboxes & BIT_0)
  232. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  233. wptr++;
  234. mboxes >>= 1;
  235. }
  236. }
  237. static void
  238. qla81xx_idc_event(scsi_qla_host_t *vha, uint16_t aen, uint16_t descr)
  239. {
  240. static char *event[] =
  241. { "Complete", "Request Notification", "Time Extension" };
  242. int rval;
  243. struct device_reg_24xx __iomem *reg24 = &vha->hw->iobase->isp24;
  244. uint16_t __iomem *wptr;
  245. uint16_t cnt, timeout, mb[QLA_IDC_ACK_REGS];
  246. /* Seed data -- mailbox1 -> mailbox7. */
  247. wptr = (uint16_t __iomem *)&reg24->mailbox1;
  248. for (cnt = 0; cnt < QLA_IDC_ACK_REGS; cnt++, wptr++)
  249. mb[cnt] = RD_REG_WORD(wptr);
  250. ql_dbg(ql_dbg_async, vha, 0x5021,
  251. "Inter-Driver Communication %s -- "
  252. "%04x %04x %04x %04x %04x %04x %04x.\n",
  253. event[aen & 0xff], mb[0], mb[1], mb[2], mb[3],
  254. mb[4], mb[5], mb[6]);
  255. if ((aen == MBA_IDC_COMPLETE && mb[1] >> 15)) {
  256. vha->hw->flags.idc_compl_status = 1;
  257. if (vha->hw->notify_dcbx_comp)
  258. complete(&vha->hw->dcbx_comp);
  259. }
  260. /* Acknowledgement needed? [Notify && non-zero timeout]. */
  261. timeout = (descr >> 8) & 0xf;
  262. if (aen != MBA_IDC_NOTIFY || !timeout)
  263. return;
  264. ql_dbg(ql_dbg_async, vha, 0x5022,
  265. "%lu Inter-Driver Communication %s -- ACK timeout=%d.\n",
  266. vha->host_no, event[aen & 0xff], timeout);
  267. rval = qla2x00_post_idc_ack_work(vha, mb);
  268. if (rval != QLA_SUCCESS)
  269. ql_log(ql_log_warn, vha, 0x5023,
  270. "IDC failed to post ACK.\n");
  271. }
  272. #define LS_UNKNOWN 2
  273. const char *
  274. qla2x00_get_link_speed_str(struct qla_hw_data *ha, uint16_t speed)
  275. {
  276. static const char * const link_speeds[] = {
  277. "1", "2", "?", "4", "8", "16", "10"
  278. };
  279. if (IS_QLA2100(ha) || IS_QLA2200(ha))
  280. return link_speeds[0];
  281. else if (speed == 0x13)
  282. return link_speeds[6];
  283. else if (speed < 6)
  284. return link_speeds[speed];
  285. else
  286. return link_speeds[LS_UNKNOWN];
  287. }
  288. static void
  289. qla83xx_handle_8200_aen(scsi_qla_host_t *vha, uint16_t *mb)
  290. {
  291. struct qla_hw_data *ha = vha->hw;
  292. /*
  293. * 8200 AEN Interpretation:
  294. * mb[0] = AEN code
  295. * mb[1] = AEN Reason code
  296. * mb[2] = LSW of Peg-Halt Status-1 Register
  297. * mb[6] = MSW of Peg-Halt Status-1 Register
  298. * mb[3] = LSW of Peg-Halt Status-2 register
  299. * mb[7] = MSW of Peg-Halt Status-2 register
  300. * mb[4] = IDC Device-State Register value
  301. * mb[5] = IDC Driver-Presence Register value
  302. */
  303. ql_dbg(ql_dbg_async, vha, 0x506b, "AEN Code: mb[0] = 0x%x AEN reason: "
  304. "mb[1] = 0x%x PH-status1: mb[2] = 0x%x PH-status1: mb[6] = 0x%x.\n",
  305. mb[0], mb[1], mb[2], mb[6]);
  306. ql_dbg(ql_dbg_async, vha, 0x506c, "PH-status2: mb[3] = 0x%x "
  307. "PH-status2: mb[7] = 0x%x Device-State: mb[4] = 0x%x "
  308. "Drv-Presence: mb[5] = 0x%x.\n", mb[3], mb[7], mb[4], mb[5]);
  309. if (mb[1] & (IDC_PEG_HALT_STATUS_CHANGE | IDC_NIC_FW_REPORTED_FAILURE |
  310. IDC_HEARTBEAT_FAILURE)) {
  311. ha->flags.nic_core_hung = 1;
  312. ql_log(ql_log_warn, vha, 0x5060,
  313. "83XX: F/W Error Reported: Check if reset required.\n");
  314. if (mb[1] & IDC_PEG_HALT_STATUS_CHANGE) {
  315. uint32_t protocol_engine_id, fw_err_code, err_level;
  316. /*
  317. * IDC_PEG_HALT_STATUS_CHANGE interpretation:
  318. * - PEG-Halt Status-1 Register:
  319. * (LSW = mb[2], MSW = mb[6])
  320. * Bits 0-7 = protocol-engine ID
  321. * Bits 8-28 = f/w error code
  322. * Bits 29-31 = Error-level
  323. * Error-level 0x1 = Non-Fatal error
  324. * Error-level 0x2 = Recoverable Fatal error
  325. * Error-level 0x4 = UnRecoverable Fatal error
  326. * - PEG-Halt Status-2 Register:
  327. * (LSW = mb[3], MSW = mb[7])
  328. */
  329. protocol_engine_id = (mb[2] & 0xff);
  330. fw_err_code = (((mb[2] & 0xff00) >> 8) |
  331. ((mb[6] & 0x1fff) << 8));
  332. err_level = ((mb[6] & 0xe000) >> 13);
  333. ql_log(ql_log_warn, vha, 0x5061, "PegHalt Status-1 "
  334. "Register: protocol_engine_id=0x%x "
  335. "fw_err_code=0x%x err_level=0x%x.\n",
  336. protocol_engine_id, fw_err_code, err_level);
  337. ql_log(ql_log_warn, vha, 0x5062, "PegHalt Status-2 "
  338. "Register: 0x%x%x.\n", mb[7], mb[3]);
  339. if (err_level == ERR_LEVEL_NON_FATAL) {
  340. ql_log(ql_log_warn, vha, 0x5063,
  341. "Not a fatal error, f/w has recovered "
  342. "iteself.\n");
  343. } else if (err_level == ERR_LEVEL_RECOVERABLE_FATAL) {
  344. ql_log(ql_log_fatal, vha, 0x5064,
  345. "Recoverable Fatal error: Chip reset "
  346. "required.\n");
  347. qla83xx_schedule_work(vha,
  348. QLA83XX_NIC_CORE_RESET);
  349. } else if (err_level == ERR_LEVEL_UNRECOVERABLE_FATAL) {
  350. ql_log(ql_log_fatal, vha, 0x5065,
  351. "Unrecoverable Fatal error: Set FAILED "
  352. "state, reboot required.\n");
  353. qla83xx_schedule_work(vha,
  354. QLA83XX_NIC_CORE_UNRECOVERABLE);
  355. }
  356. }
  357. if (mb[1] & IDC_NIC_FW_REPORTED_FAILURE) {
  358. uint16_t peg_fw_state, nw_interface_link_up;
  359. uint16_t nw_interface_signal_detect, sfp_status;
  360. uint16_t htbt_counter, htbt_monitor_enable;
  361. uint16_t sfp_additonal_info, sfp_multirate;
  362. uint16_t sfp_tx_fault, link_speed, dcbx_status;
  363. /*
  364. * IDC_NIC_FW_REPORTED_FAILURE interpretation:
  365. * - PEG-to-FC Status Register:
  366. * (LSW = mb[2], MSW = mb[6])
  367. * Bits 0-7 = Peg-Firmware state
  368. * Bit 8 = N/W Interface Link-up
  369. * Bit 9 = N/W Interface signal detected
  370. * Bits 10-11 = SFP Status
  371. * SFP Status 0x0 = SFP+ transceiver not expected
  372. * SFP Status 0x1 = SFP+ transceiver not present
  373. * SFP Status 0x2 = SFP+ transceiver invalid
  374. * SFP Status 0x3 = SFP+ transceiver present and
  375. * valid
  376. * Bits 12-14 = Heartbeat Counter
  377. * Bit 15 = Heartbeat Monitor Enable
  378. * Bits 16-17 = SFP Additional Info
  379. * SFP info 0x0 = Unregocnized transceiver for
  380. * Ethernet
  381. * SFP info 0x1 = SFP+ brand validation failed
  382. * SFP info 0x2 = SFP+ speed validation failed
  383. * SFP info 0x3 = SFP+ access error
  384. * Bit 18 = SFP Multirate
  385. * Bit 19 = SFP Tx Fault
  386. * Bits 20-22 = Link Speed
  387. * Bits 23-27 = Reserved
  388. * Bits 28-30 = DCBX Status
  389. * DCBX Status 0x0 = DCBX Disabled
  390. * DCBX Status 0x1 = DCBX Enabled
  391. * DCBX Status 0x2 = DCBX Exchange error
  392. * Bit 31 = Reserved
  393. */
  394. peg_fw_state = (mb[2] & 0x00ff);
  395. nw_interface_link_up = ((mb[2] & 0x0100) >> 8);
  396. nw_interface_signal_detect = ((mb[2] & 0x0200) >> 9);
  397. sfp_status = ((mb[2] & 0x0c00) >> 10);
  398. htbt_counter = ((mb[2] & 0x7000) >> 12);
  399. htbt_monitor_enable = ((mb[2] & 0x8000) >> 15);
  400. sfp_additonal_info = (mb[6] & 0x0003);
  401. sfp_multirate = ((mb[6] & 0x0004) >> 2);
  402. sfp_tx_fault = ((mb[6] & 0x0008) >> 3);
  403. link_speed = ((mb[6] & 0x0070) >> 4);
  404. dcbx_status = ((mb[6] & 0x7000) >> 12);
  405. ql_log(ql_log_warn, vha, 0x5066,
  406. "Peg-to-Fc Status Register:\n"
  407. "peg_fw_state=0x%x, nw_interface_link_up=0x%x, "
  408. "nw_interface_signal_detect=0x%x"
  409. "\nsfp_statis=0x%x.\n ", peg_fw_state,
  410. nw_interface_link_up, nw_interface_signal_detect,
  411. sfp_status);
  412. ql_log(ql_log_warn, vha, 0x5067,
  413. "htbt_counter=0x%x, htbt_monitor_enable=0x%x, "
  414. "sfp_additonal_info=0x%x, sfp_multirate=0x%x.\n ",
  415. htbt_counter, htbt_monitor_enable,
  416. sfp_additonal_info, sfp_multirate);
  417. ql_log(ql_log_warn, vha, 0x5068,
  418. "sfp_tx_fault=0x%x, link_state=0x%x, "
  419. "dcbx_status=0x%x.\n", sfp_tx_fault, link_speed,
  420. dcbx_status);
  421. qla83xx_schedule_work(vha, QLA83XX_NIC_CORE_RESET);
  422. }
  423. if (mb[1] & IDC_HEARTBEAT_FAILURE) {
  424. ql_log(ql_log_warn, vha, 0x5069,
  425. "Heartbeat Failure encountered, chip reset "
  426. "required.\n");
  427. qla83xx_schedule_work(vha, QLA83XX_NIC_CORE_RESET);
  428. }
  429. }
  430. if (mb[1] & IDC_DEVICE_STATE_CHANGE) {
  431. ql_log(ql_log_info, vha, 0x506a,
  432. "IDC Device-State changed = 0x%x.\n", mb[4]);
  433. if (ha->flags.nic_core_reset_owner)
  434. return;
  435. qla83xx_schedule_work(vha, MBA_IDC_AEN);
  436. }
  437. }
  438. int
  439. qla2x00_is_a_vp_did(scsi_qla_host_t *vha, uint32_t rscn_entry)
  440. {
  441. struct qla_hw_data *ha = vha->hw;
  442. scsi_qla_host_t *vp;
  443. uint32_t vp_did;
  444. unsigned long flags;
  445. int ret = 0;
  446. if (!ha->num_vhosts)
  447. return ret;
  448. spin_lock_irqsave(&ha->vport_slock, flags);
  449. list_for_each_entry(vp, &ha->vp_list, list) {
  450. vp_did = vp->d_id.b24;
  451. if (vp_did == rscn_entry) {
  452. ret = 1;
  453. break;
  454. }
  455. }
  456. spin_unlock_irqrestore(&ha->vport_slock, flags);
  457. return ret;
  458. }
  459. /**
  460. * qla2x00_async_event() - Process aynchronous events.
  461. * @ha: SCSI driver HA context
  462. * @mb: Mailbox registers (0 - 3)
  463. */
  464. void
  465. qla2x00_async_event(scsi_qla_host_t *vha, struct rsp_que *rsp, uint16_t *mb)
  466. {
  467. uint16_t handle_cnt;
  468. uint16_t cnt, mbx;
  469. uint32_t handles[5];
  470. struct qla_hw_data *ha = vha->hw;
  471. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  472. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  473. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  474. uint32_t rscn_entry, host_pid;
  475. unsigned long flags;
  476. /* Setup to process RIO completion. */
  477. handle_cnt = 0;
  478. if (IS_CNA_CAPABLE(ha))
  479. goto skip_rio;
  480. switch (mb[0]) {
  481. case MBA_SCSI_COMPLETION:
  482. handles[0] = le32_to_cpu((uint32_t)((mb[2] << 16) | mb[1]));
  483. handle_cnt = 1;
  484. break;
  485. case MBA_CMPLT_1_16BIT:
  486. handles[0] = mb[1];
  487. handle_cnt = 1;
  488. mb[0] = MBA_SCSI_COMPLETION;
  489. break;
  490. case MBA_CMPLT_2_16BIT:
  491. handles[0] = mb[1];
  492. handles[1] = mb[2];
  493. handle_cnt = 2;
  494. mb[0] = MBA_SCSI_COMPLETION;
  495. break;
  496. case MBA_CMPLT_3_16BIT:
  497. handles[0] = mb[1];
  498. handles[1] = mb[2];
  499. handles[2] = mb[3];
  500. handle_cnt = 3;
  501. mb[0] = MBA_SCSI_COMPLETION;
  502. break;
  503. case MBA_CMPLT_4_16BIT:
  504. handles[0] = mb[1];
  505. handles[1] = mb[2];
  506. handles[2] = mb[3];
  507. handles[3] = (uint32_t)RD_MAILBOX_REG(ha, reg, 6);
  508. handle_cnt = 4;
  509. mb[0] = MBA_SCSI_COMPLETION;
  510. break;
  511. case MBA_CMPLT_5_16BIT:
  512. handles[0] = mb[1];
  513. handles[1] = mb[2];
  514. handles[2] = mb[3];
  515. handles[3] = (uint32_t)RD_MAILBOX_REG(ha, reg, 6);
  516. handles[4] = (uint32_t)RD_MAILBOX_REG(ha, reg, 7);
  517. handle_cnt = 5;
  518. mb[0] = MBA_SCSI_COMPLETION;
  519. break;
  520. case MBA_CMPLT_2_32BIT:
  521. handles[0] = le32_to_cpu((uint32_t)((mb[2] << 16) | mb[1]));
  522. handles[1] = le32_to_cpu(
  523. ((uint32_t)(RD_MAILBOX_REG(ha, reg, 7) << 16)) |
  524. RD_MAILBOX_REG(ha, reg, 6));
  525. handle_cnt = 2;
  526. mb[0] = MBA_SCSI_COMPLETION;
  527. break;
  528. default:
  529. break;
  530. }
  531. skip_rio:
  532. switch (mb[0]) {
  533. case MBA_SCSI_COMPLETION: /* Fast Post */
  534. if (!vha->flags.online)
  535. break;
  536. for (cnt = 0; cnt < handle_cnt; cnt++)
  537. qla2x00_process_completed_request(vha, rsp->req,
  538. handles[cnt]);
  539. break;
  540. case MBA_RESET: /* Reset */
  541. ql_dbg(ql_dbg_async, vha, 0x5002,
  542. "Asynchronous RESET.\n");
  543. set_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  544. break;
  545. case MBA_SYSTEM_ERR: /* System Error */
  546. mbx = (IS_QLA81XX(ha) || IS_QLA83XX(ha)) ?
  547. RD_REG_WORD(&reg24->mailbox7) : 0;
  548. ql_log(ql_log_warn, vha, 0x5003,
  549. "ISP System Error - mbx1=%xh mbx2=%xh mbx3=%xh "
  550. "mbx7=%xh.\n", mb[1], mb[2], mb[3], mbx);
  551. ha->isp_ops->fw_dump(vha, 1);
  552. if (IS_FWI2_CAPABLE(ha)) {
  553. if (mb[1] == 0 && mb[2] == 0) {
  554. ql_log(ql_log_fatal, vha, 0x5004,
  555. "Unrecoverable Hardware Error: adapter "
  556. "marked OFFLINE!\n");
  557. vha->flags.online = 0;
  558. vha->device_flags |= DFLG_DEV_FAILED;
  559. } else {
  560. /* Check to see if MPI timeout occurred */
  561. if ((mbx & MBX_3) && (ha->flags.port0))
  562. set_bit(MPI_RESET_NEEDED,
  563. &vha->dpc_flags);
  564. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  565. }
  566. } else if (mb[1] == 0) {
  567. ql_log(ql_log_fatal, vha, 0x5005,
  568. "Unrecoverable Hardware Error: adapter marked "
  569. "OFFLINE!\n");
  570. vha->flags.online = 0;
  571. vha->device_flags |= DFLG_DEV_FAILED;
  572. } else
  573. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  574. break;
  575. case MBA_REQ_TRANSFER_ERR: /* Request Transfer Error */
  576. ql_log(ql_log_warn, vha, 0x5006,
  577. "ISP Request Transfer Error (%x).\n", mb[1]);
  578. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  579. break;
  580. case MBA_RSP_TRANSFER_ERR: /* Response Transfer Error */
  581. ql_log(ql_log_warn, vha, 0x5007,
  582. "ISP Response Transfer Error.\n");
  583. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  584. break;
  585. case MBA_WAKEUP_THRES: /* Request Queue Wake-up */
  586. ql_dbg(ql_dbg_async, vha, 0x5008,
  587. "Asynchronous WAKEUP_THRES.\n");
  588. break;
  589. case MBA_LIP_OCCURRED: /* Loop Initialization Procedure */
  590. ql_dbg(ql_dbg_async, vha, 0x5009,
  591. "LIP occurred (%x).\n", mb[1]);
  592. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  593. atomic_set(&vha->loop_state, LOOP_DOWN);
  594. atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
  595. qla2x00_mark_all_devices_lost(vha, 1);
  596. }
  597. if (vha->vp_idx) {
  598. atomic_set(&vha->vp_state, VP_FAILED);
  599. fc_vport_set_state(vha->fc_vport, FC_VPORT_FAILED);
  600. }
  601. set_bit(REGISTER_FC4_NEEDED, &vha->dpc_flags);
  602. set_bit(REGISTER_FDMI_NEEDED, &vha->dpc_flags);
  603. vha->flags.management_server_logged_in = 0;
  604. qla2x00_post_aen_work(vha, FCH_EVT_LIP, mb[1]);
  605. break;
  606. case MBA_LOOP_UP: /* Loop Up Event */
  607. if (IS_QLA2100(ha) || IS_QLA2200(ha))
  608. ha->link_data_rate = PORT_SPEED_1GB;
  609. else
  610. ha->link_data_rate = mb[1];
  611. ql_dbg(ql_dbg_async, vha, 0x500a,
  612. "LOOP UP detected (%s Gbps).\n",
  613. qla2x00_get_link_speed_str(ha, ha->link_data_rate));
  614. vha->flags.management_server_logged_in = 0;
  615. qla2x00_post_aen_work(vha, FCH_EVT_LINKUP, ha->link_data_rate);
  616. break;
  617. case MBA_LOOP_DOWN: /* Loop Down Event */
  618. mbx = (IS_QLA81XX(ha) || IS_QLA8031(ha))
  619. ? RD_REG_WORD(&reg24->mailbox4) : 0;
  620. mbx = (IS_P3P_TYPE(ha)) ? RD_REG_WORD(&reg82->mailbox_out[4])
  621. : mbx;
  622. ql_dbg(ql_dbg_async, vha, 0x500b,
  623. "LOOP DOWN detected (%x %x %x %x).\n",
  624. mb[1], mb[2], mb[3], mbx);
  625. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  626. atomic_set(&vha->loop_state, LOOP_DOWN);
  627. atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
  628. vha->device_flags |= DFLG_NO_CABLE;
  629. qla2x00_mark_all_devices_lost(vha, 1);
  630. }
  631. if (vha->vp_idx) {
  632. atomic_set(&vha->vp_state, VP_FAILED);
  633. fc_vport_set_state(vha->fc_vport, FC_VPORT_FAILED);
  634. }
  635. vha->flags.management_server_logged_in = 0;
  636. ha->link_data_rate = PORT_SPEED_UNKNOWN;
  637. qla2x00_post_aen_work(vha, FCH_EVT_LINKDOWN, 0);
  638. break;
  639. case MBA_LIP_RESET: /* LIP reset occurred */
  640. ql_dbg(ql_dbg_async, vha, 0x500c,
  641. "LIP reset occurred (%x).\n", mb[1]);
  642. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  643. atomic_set(&vha->loop_state, LOOP_DOWN);
  644. atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
  645. qla2x00_mark_all_devices_lost(vha, 1);
  646. }
  647. if (vha->vp_idx) {
  648. atomic_set(&vha->vp_state, VP_FAILED);
  649. fc_vport_set_state(vha->fc_vport, FC_VPORT_FAILED);
  650. }
  651. set_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  652. ha->operating_mode = LOOP;
  653. vha->flags.management_server_logged_in = 0;
  654. qla2x00_post_aen_work(vha, FCH_EVT_LIPRESET, mb[1]);
  655. break;
  656. /* case MBA_DCBX_COMPLETE: */
  657. case MBA_POINT_TO_POINT: /* Point-to-Point */
  658. if (IS_QLA2100(ha))
  659. break;
  660. if (IS_CNA_CAPABLE(ha)) {
  661. ql_dbg(ql_dbg_async, vha, 0x500d,
  662. "DCBX Completed -- %04x %04x %04x.\n",
  663. mb[1], mb[2], mb[3]);
  664. if (ha->notify_dcbx_comp)
  665. complete(&ha->dcbx_comp);
  666. } else
  667. ql_dbg(ql_dbg_async, vha, 0x500e,
  668. "Asynchronous P2P MODE received.\n");
  669. /*
  670. * Until there's a transition from loop down to loop up, treat
  671. * this as loop down only.
  672. */
  673. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  674. atomic_set(&vha->loop_state, LOOP_DOWN);
  675. if (!atomic_read(&vha->loop_down_timer))
  676. atomic_set(&vha->loop_down_timer,
  677. LOOP_DOWN_TIME);
  678. qla2x00_mark_all_devices_lost(vha, 1);
  679. }
  680. if (vha->vp_idx) {
  681. atomic_set(&vha->vp_state, VP_FAILED);
  682. fc_vport_set_state(vha->fc_vport, FC_VPORT_FAILED);
  683. }
  684. if (!(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)))
  685. set_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  686. set_bit(REGISTER_FC4_NEEDED, &vha->dpc_flags);
  687. set_bit(REGISTER_FDMI_NEEDED, &vha->dpc_flags);
  688. ha->flags.gpsc_supported = 1;
  689. vha->flags.management_server_logged_in = 0;
  690. break;
  691. case MBA_CHG_IN_CONNECTION: /* Change in connection mode */
  692. if (IS_QLA2100(ha))
  693. break;
  694. ql_dbg(ql_dbg_async, vha, 0x500f,
  695. "Configuration change detected: value=%x.\n", mb[1]);
  696. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  697. atomic_set(&vha->loop_state, LOOP_DOWN);
  698. if (!atomic_read(&vha->loop_down_timer))
  699. atomic_set(&vha->loop_down_timer,
  700. LOOP_DOWN_TIME);
  701. qla2x00_mark_all_devices_lost(vha, 1);
  702. }
  703. if (vha->vp_idx) {
  704. atomic_set(&vha->vp_state, VP_FAILED);
  705. fc_vport_set_state(vha->fc_vport, FC_VPORT_FAILED);
  706. }
  707. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  708. set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
  709. break;
  710. case MBA_PORT_UPDATE: /* Port database update */
  711. /*
  712. * Handle only global and vn-port update events
  713. *
  714. * Relevant inputs:
  715. * mb[1] = N_Port handle of changed port
  716. * OR 0xffff for global event
  717. * mb[2] = New login state
  718. * 7 = Port logged out
  719. * mb[3] = LSB is vp_idx, 0xff = all vps
  720. *
  721. * Skip processing if:
  722. * Event is global, vp_idx is NOT all vps,
  723. * vp_idx does not match
  724. * Event is not global, vp_idx does not match
  725. */
  726. if (IS_QLA2XXX_MIDTYPE(ha) &&
  727. ((mb[1] == 0xffff && (mb[3] & 0xff) != 0xff) ||
  728. (mb[1] != 0xffff)) && vha->vp_idx != (mb[3] & 0xff))
  729. break;
  730. /* Global event -- port logout or port unavailable. */
  731. if (mb[1] == 0xffff && mb[2] == 0x7) {
  732. ql_dbg(ql_dbg_async, vha, 0x5010,
  733. "Port unavailable %04x %04x %04x.\n",
  734. mb[1], mb[2], mb[3]);
  735. ql_log(ql_log_warn, vha, 0x505e,
  736. "Link is offline.\n");
  737. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  738. atomic_set(&vha->loop_state, LOOP_DOWN);
  739. atomic_set(&vha->loop_down_timer,
  740. LOOP_DOWN_TIME);
  741. vha->device_flags |= DFLG_NO_CABLE;
  742. qla2x00_mark_all_devices_lost(vha, 1);
  743. }
  744. if (vha->vp_idx) {
  745. atomic_set(&vha->vp_state, VP_FAILED);
  746. fc_vport_set_state(vha->fc_vport,
  747. FC_VPORT_FAILED);
  748. qla2x00_mark_all_devices_lost(vha, 1);
  749. }
  750. vha->flags.management_server_logged_in = 0;
  751. ha->link_data_rate = PORT_SPEED_UNKNOWN;
  752. break;
  753. }
  754. /*
  755. * If PORT UPDATE is global (received LIP_OCCURRED/LIP_RESET
  756. * event etc. earlier indicating loop is down) then process
  757. * it. Otherwise ignore it and Wait for RSCN to come in.
  758. */
  759. atomic_set(&vha->loop_down_timer, 0);
  760. if (mb[1] != 0xffff || (mb[2] != 0x6 && mb[2] != 0x4)) {
  761. ql_dbg(ql_dbg_async, vha, 0x5011,
  762. "Asynchronous PORT UPDATE ignored %04x/%04x/%04x.\n",
  763. mb[1], mb[2], mb[3]);
  764. qlt_async_event(mb[0], vha, mb);
  765. break;
  766. }
  767. ql_dbg(ql_dbg_async, vha, 0x5012,
  768. "Port database changed %04x %04x %04x.\n",
  769. mb[1], mb[2], mb[3]);
  770. ql_log(ql_log_warn, vha, 0x505f,
  771. "Link is operational (%s Gbps).\n",
  772. qla2x00_get_link_speed_str(ha, ha->link_data_rate));
  773. /*
  774. * Mark all devices as missing so we will login again.
  775. */
  776. atomic_set(&vha->loop_state, LOOP_UP);
  777. qla2x00_mark_all_devices_lost(vha, 1);
  778. if (vha->vp_idx == 0 && !qla_ini_mode_enabled(vha))
  779. set_bit(SCR_PENDING, &vha->dpc_flags);
  780. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  781. set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
  782. qlt_async_event(mb[0], vha, mb);
  783. break;
  784. case MBA_RSCN_UPDATE: /* State Change Registration */
  785. /* Check if the Vport has issued a SCR */
  786. if (vha->vp_idx && test_bit(VP_SCR_NEEDED, &vha->vp_flags))
  787. break;
  788. /* Only handle SCNs for our Vport index. */
  789. if (ha->flags.npiv_supported && vha->vp_idx != (mb[3] & 0xff))
  790. break;
  791. ql_dbg(ql_dbg_async, vha, 0x5013,
  792. "RSCN database changed -- %04x %04x %04x.\n",
  793. mb[1], mb[2], mb[3]);
  794. rscn_entry = ((mb[1] & 0xff) << 16) | mb[2];
  795. host_pid = (vha->d_id.b.domain << 16) | (vha->d_id.b.area << 8)
  796. | vha->d_id.b.al_pa;
  797. if (rscn_entry == host_pid) {
  798. ql_dbg(ql_dbg_async, vha, 0x5014,
  799. "Ignoring RSCN update to local host "
  800. "port ID (%06x).\n", host_pid);
  801. break;
  802. }
  803. /* Ignore reserved bits from RSCN-payload. */
  804. rscn_entry = ((mb[1] & 0x3ff) << 16) | mb[2];
  805. /* Skip RSCNs for virtual ports on the same physical port */
  806. if (qla2x00_is_a_vp_did(vha, rscn_entry))
  807. break;
  808. atomic_set(&vha->loop_down_timer, 0);
  809. vha->flags.management_server_logged_in = 0;
  810. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  811. set_bit(RSCN_UPDATE, &vha->dpc_flags);
  812. qla2x00_post_aen_work(vha, FCH_EVT_RSCN, rscn_entry);
  813. break;
  814. /* case MBA_RIO_RESPONSE: */
  815. case MBA_ZIO_RESPONSE:
  816. ql_dbg(ql_dbg_async, vha, 0x5015,
  817. "[R|Z]IO update completion.\n");
  818. if (IS_FWI2_CAPABLE(ha))
  819. qla24xx_process_response_queue(vha, rsp);
  820. else
  821. qla2x00_process_response_queue(rsp);
  822. break;
  823. case MBA_DISCARD_RND_FRAME:
  824. ql_dbg(ql_dbg_async, vha, 0x5016,
  825. "Discard RND Frame -- %04x %04x %04x.\n",
  826. mb[1], mb[2], mb[3]);
  827. break;
  828. case MBA_TRACE_NOTIFICATION:
  829. ql_dbg(ql_dbg_async, vha, 0x5017,
  830. "Trace Notification -- %04x %04x.\n", mb[1], mb[2]);
  831. break;
  832. case MBA_ISP84XX_ALERT:
  833. ql_dbg(ql_dbg_async, vha, 0x5018,
  834. "ISP84XX Alert Notification -- %04x %04x %04x.\n",
  835. mb[1], mb[2], mb[3]);
  836. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  837. switch (mb[1]) {
  838. case A84_PANIC_RECOVERY:
  839. ql_log(ql_log_info, vha, 0x5019,
  840. "Alert 84XX: panic recovery %04x %04x.\n",
  841. mb[2], mb[3]);
  842. break;
  843. case A84_OP_LOGIN_COMPLETE:
  844. ha->cs84xx->op_fw_version = mb[3] << 16 | mb[2];
  845. ql_log(ql_log_info, vha, 0x501a,
  846. "Alert 84XX: firmware version %x.\n",
  847. ha->cs84xx->op_fw_version);
  848. break;
  849. case A84_DIAG_LOGIN_COMPLETE:
  850. ha->cs84xx->diag_fw_version = mb[3] << 16 | mb[2];
  851. ql_log(ql_log_info, vha, 0x501b,
  852. "Alert 84XX: diagnostic firmware version %x.\n",
  853. ha->cs84xx->diag_fw_version);
  854. break;
  855. case A84_GOLD_LOGIN_COMPLETE:
  856. ha->cs84xx->diag_fw_version = mb[3] << 16 | mb[2];
  857. ha->cs84xx->fw_update = 1;
  858. ql_log(ql_log_info, vha, 0x501c,
  859. "Alert 84XX: gold firmware version %x.\n",
  860. ha->cs84xx->gold_fw_version);
  861. break;
  862. default:
  863. ql_log(ql_log_warn, vha, 0x501d,
  864. "Alert 84xx: Invalid Alert %04x %04x %04x.\n",
  865. mb[1], mb[2], mb[3]);
  866. }
  867. spin_unlock_irqrestore(&ha->cs84xx->access_lock, flags);
  868. break;
  869. case MBA_DCBX_START:
  870. ql_dbg(ql_dbg_async, vha, 0x501e,
  871. "DCBX Started -- %04x %04x %04x.\n",
  872. mb[1], mb[2], mb[3]);
  873. break;
  874. case MBA_DCBX_PARAM_UPDATE:
  875. ql_dbg(ql_dbg_async, vha, 0x501f,
  876. "DCBX Parameters Updated -- %04x %04x %04x.\n",
  877. mb[1], mb[2], mb[3]);
  878. break;
  879. case MBA_FCF_CONF_ERR:
  880. ql_dbg(ql_dbg_async, vha, 0x5020,
  881. "FCF Configuration Error -- %04x %04x %04x.\n",
  882. mb[1], mb[2], mb[3]);
  883. break;
  884. case MBA_IDC_NOTIFY:
  885. if (IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  886. mb[4] = RD_REG_WORD(&reg24->mailbox4);
  887. if (((mb[2] & 0x7fff) == MBC_PORT_RESET ||
  888. (mb[2] & 0x7fff) == MBC_SET_PORT_CONFIG) &&
  889. (mb[4] & INTERNAL_LOOPBACK_MASK) != 0) {
  890. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  891. /*
  892. * Extend loop down timer since port is active.
  893. */
  894. if (atomic_read(&vha->loop_state) == LOOP_DOWN)
  895. atomic_set(&vha->loop_down_timer,
  896. LOOP_DOWN_TIME);
  897. qla2xxx_wake_dpc(vha);
  898. }
  899. }
  900. case MBA_IDC_COMPLETE:
  901. if (ha->notify_lb_portup_comp)
  902. complete(&ha->lb_portup_comp);
  903. /* Fallthru */
  904. case MBA_IDC_TIME_EXT:
  905. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) ||
  906. IS_QLA8044(ha))
  907. qla81xx_idc_event(vha, mb[0], mb[1]);
  908. break;
  909. case MBA_IDC_AEN:
  910. mb[4] = RD_REG_WORD(&reg24->mailbox4);
  911. mb[5] = RD_REG_WORD(&reg24->mailbox5);
  912. mb[6] = RD_REG_WORD(&reg24->mailbox6);
  913. mb[7] = RD_REG_WORD(&reg24->mailbox7);
  914. qla83xx_handle_8200_aen(vha, mb);
  915. break;
  916. default:
  917. ql_dbg(ql_dbg_async, vha, 0x5057,
  918. "Unknown AEN:%04x %04x %04x %04x\n",
  919. mb[0], mb[1], mb[2], mb[3]);
  920. }
  921. qlt_async_event(mb[0], vha, mb);
  922. if (!vha->vp_idx && ha->num_vhosts)
  923. qla2x00_alert_all_vps(rsp, mb);
  924. }
  925. /**
  926. * qla2x00_process_completed_request() - Process a Fast Post response.
  927. * @ha: SCSI driver HA context
  928. * @index: SRB index
  929. */
  930. void
  931. qla2x00_process_completed_request(struct scsi_qla_host *vha,
  932. struct req_que *req, uint32_t index)
  933. {
  934. srb_t *sp;
  935. struct qla_hw_data *ha = vha->hw;
  936. /* Validate handle. */
  937. if (index >= req->num_outstanding_cmds) {
  938. ql_log(ql_log_warn, vha, 0x3014,
  939. "Invalid SCSI command index (%x).\n", index);
  940. if (IS_P3P_TYPE(ha))
  941. set_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags);
  942. else
  943. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  944. return;
  945. }
  946. sp = req->outstanding_cmds[index];
  947. if (sp) {
  948. /* Free outstanding command slot. */
  949. req->outstanding_cmds[index] = NULL;
  950. /* Save ISP completion status */
  951. sp->done(ha, sp, DID_OK << 16);
  952. } else {
  953. ql_log(ql_log_warn, vha, 0x3016, "Invalid SCSI SRB.\n");
  954. if (IS_P3P_TYPE(ha))
  955. set_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags);
  956. else
  957. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  958. }
  959. }
  960. srb_t *
  961. qla2x00_get_sp_from_handle(scsi_qla_host_t *vha, const char *func,
  962. struct req_que *req, void *iocb)
  963. {
  964. struct qla_hw_data *ha = vha->hw;
  965. sts_entry_t *pkt = iocb;
  966. srb_t *sp = NULL;
  967. uint16_t index;
  968. index = LSW(pkt->handle);
  969. if (index >= req->num_outstanding_cmds) {
  970. ql_log(ql_log_warn, vha, 0x5031,
  971. "Invalid command index (%x).\n", index);
  972. if (IS_P3P_TYPE(ha))
  973. set_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags);
  974. else
  975. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  976. goto done;
  977. }
  978. sp = req->outstanding_cmds[index];
  979. if (!sp) {
  980. ql_log(ql_log_warn, vha, 0x5032,
  981. "Invalid completion handle (%x) -- timed-out.\n", index);
  982. return sp;
  983. }
  984. if (sp->handle != index) {
  985. ql_log(ql_log_warn, vha, 0x5033,
  986. "SRB handle (%x) mismatch %x.\n", sp->handle, index);
  987. return NULL;
  988. }
  989. req->outstanding_cmds[index] = NULL;
  990. done:
  991. return sp;
  992. }
  993. static void
  994. qla2x00_mbx_iocb_entry(scsi_qla_host_t *vha, struct req_que *req,
  995. struct mbx_entry *mbx)
  996. {
  997. const char func[] = "MBX-IOCB";
  998. const char *type;
  999. fc_port_t *fcport;
  1000. srb_t *sp;
  1001. struct srb_iocb *lio;
  1002. uint16_t *data;
  1003. uint16_t status;
  1004. sp = qla2x00_get_sp_from_handle(vha, func, req, mbx);
  1005. if (!sp)
  1006. return;
  1007. lio = &sp->u.iocb_cmd;
  1008. type = sp->name;
  1009. fcport = sp->fcport;
  1010. data = lio->u.logio.data;
  1011. data[0] = MBS_COMMAND_ERROR;
  1012. data[1] = lio->u.logio.flags & SRB_LOGIN_RETRIED ?
  1013. QLA_LOGIO_LOGIN_RETRIED : 0;
  1014. if (mbx->entry_status) {
  1015. ql_dbg(ql_dbg_async, vha, 0x5043,
  1016. "Async-%s error entry - hdl=%x portid=%02x%02x%02x "
  1017. "entry-status=%x status=%x state-flag=%x "
  1018. "status-flags=%x.\n", type, sp->handle,
  1019. fcport->d_id.b.domain, fcport->d_id.b.area,
  1020. fcport->d_id.b.al_pa, mbx->entry_status,
  1021. le16_to_cpu(mbx->status), le16_to_cpu(mbx->state_flags),
  1022. le16_to_cpu(mbx->status_flags));
  1023. ql_dump_buffer(ql_dbg_async + ql_dbg_buffer, vha, 0x5029,
  1024. (uint8_t *)mbx, sizeof(*mbx));
  1025. goto logio_done;
  1026. }
  1027. status = le16_to_cpu(mbx->status);
  1028. if (status == 0x30 && sp->type == SRB_LOGIN_CMD &&
  1029. le16_to_cpu(mbx->mb0) == MBS_COMMAND_COMPLETE)
  1030. status = 0;
  1031. if (!status && le16_to_cpu(mbx->mb0) == MBS_COMMAND_COMPLETE) {
  1032. ql_dbg(ql_dbg_async, vha, 0x5045,
  1033. "Async-%s complete - hdl=%x portid=%02x%02x%02x mbx1=%x.\n",
  1034. type, sp->handle, fcport->d_id.b.domain,
  1035. fcport->d_id.b.area, fcport->d_id.b.al_pa,
  1036. le16_to_cpu(mbx->mb1));
  1037. data[0] = MBS_COMMAND_COMPLETE;
  1038. if (sp->type == SRB_LOGIN_CMD) {
  1039. fcport->port_type = FCT_TARGET;
  1040. if (le16_to_cpu(mbx->mb1) & BIT_0)
  1041. fcport->port_type = FCT_INITIATOR;
  1042. else if (le16_to_cpu(mbx->mb1) & BIT_1)
  1043. fcport->flags |= FCF_FCP2_DEVICE;
  1044. }
  1045. goto logio_done;
  1046. }
  1047. data[0] = le16_to_cpu(mbx->mb0);
  1048. switch (data[0]) {
  1049. case MBS_PORT_ID_USED:
  1050. data[1] = le16_to_cpu(mbx->mb1);
  1051. break;
  1052. case MBS_LOOP_ID_USED:
  1053. break;
  1054. default:
  1055. data[0] = MBS_COMMAND_ERROR;
  1056. break;
  1057. }
  1058. ql_log(ql_log_warn, vha, 0x5046,
  1059. "Async-%s failed - hdl=%x portid=%02x%02x%02x status=%x "
  1060. "mb0=%x mb1=%x mb2=%x mb6=%x mb7=%x.\n", type, sp->handle,
  1061. fcport->d_id.b.domain, fcport->d_id.b.area, fcport->d_id.b.al_pa,
  1062. status, le16_to_cpu(mbx->mb0), le16_to_cpu(mbx->mb1),
  1063. le16_to_cpu(mbx->mb2), le16_to_cpu(mbx->mb6),
  1064. le16_to_cpu(mbx->mb7));
  1065. logio_done:
  1066. sp->done(vha, sp, 0);
  1067. }
  1068. static void
  1069. qla2x00_ct_entry(scsi_qla_host_t *vha, struct req_que *req,
  1070. sts_entry_t *pkt, int iocb_type)
  1071. {
  1072. const char func[] = "CT_IOCB";
  1073. const char *type;
  1074. srb_t *sp;
  1075. struct fc_bsg_job *bsg_job;
  1076. uint16_t comp_status;
  1077. int res;
  1078. sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
  1079. if (!sp)
  1080. return;
  1081. bsg_job = sp->u.bsg_job;
  1082. type = "ct pass-through";
  1083. comp_status = le16_to_cpu(pkt->comp_status);
  1084. /* return FC_CTELS_STATUS_OK and leave the decoding of the ELS/CT
  1085. * fc payload to the caller
  1086. */
  1087. bsg_job->reply->reply_data.ctels_reply.status = FC_CTELS_STATUS_OK;
  1088. bsg_job->reply_len = sizeof(struct fc_bsg_reply);
  1089. if (comp_status != CS_COMPLETE) {
  1090. if (comp_status == CS_DATA_UNDERRUN) {
  1091. res = DID_OK << 16;
  1092. bsg_job->reply->reply_payload_rcv_len =
  1093. le16_to_cpu(((sts_entry_t *)pkt)->rsp_info_len);
  1094. ql_log(ql_log_warn, vha, 0x5048,
  1095. "CT pass-through-%s error "
  1096. "comp_status-status=0x%x total_byte = 0x%x.\n",
  1097. type, comp_status,
  1098. bsg_job->reply->reply_payload_rcv_len);
  1099. } else {
  1100. ql_log(ql_log_warn, vha, 0x5049,
  1101. "CT pass-through-%s error "
  1102. "comp_status-status=0x%x.\n", type, comp_status);
  1103. res = DID_ERROR << 16;
  1104. bsg_job->reply->reply_payload_rcv_len = 0;
  1105. }
  1106. ql_dump_buffer(ql_dbg_async + ql_dbg_buffer, vha, 0x5035,
  1107. (uint8_t *)pkt, sizeof(*pkt));
  1108. } else {
  1109. res = DID_OK << 16;
  1110. bsg_job->reply->reply_payload_rcv_len =
  1111. bsg_job->reply_payload.payload_len;
  1112. bsg_job->reply_len = 0;
  1113. }
  1114. sp->done(vha, sp, res);
  1115. }
  1116. static void
  1117. qla24xx_els_ct_entry(scsi_qla_host_t *vha, struct req_que *req,
  1118. struct sts_entry_24xx *pkt, int iocb_type)
  1119. {
  1120. const char func[] = "ELS_CT_IOCB";
  1121. const char *type;
  1122. srb_t *sp;
  1123. struct fc_bsg_job *bsg_job;
  1124. uint16_t comp_status;
  1125. uint32_t fw_status[3];
  1126. uint8_t* fw_sts_ptr;
  1127. int res;
  1128. sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
  1129. if (!sp)
  1130. return;
  1131. bsg_job = sp->u.bsg_job;
  1132. type = NULL;
  1133. switch (sp->type) {
  1134. case SRB_ELS_CMD_RPT:
  1135. case SRB_ELS_CMD_HST:
  1136. type = "els";
  1137. break;
  1138. case SRB_CT_CMD:
  1139. type = "ct pass-through";
  1140. break;
  1141. default:
  1142. ql_dbg(ql_dbg_user, vha, 0x503e,
  1143. "Unrecognized SRB: (%p) type=%d.\n", sp, sp->type);
  1144. return;
  1145. }
  1146. comp_status = fw_status[0] = le16_to_cpu(pkt->comp_status);
  1147. fw_status[1] = le16_to_cpu(((struct els_sts_entry_24xx*)pkt)->error_subcode_1);
  1148. fw_status[2] = le16_to_cpu(((struct els_sts_entry_24xx*)pkt)->error_subcode_2);
  1149. /* return FC_CTELS_STATUS_OK and leave the decoding of the ELS/CT
  1150. * fc payload to the caller
  1151. */
  1152. bsg_job->reply->reply_data.ctels_reply.status = FC_CTELS_STATUS_OK;
  1153. bsg_job->reply_len = sizeof(struct fc_bsg_reply) + sizeof(fw_status);
  1154. if (comp_status != CS_COMPLETE) {
  1155. if (comp_status == CS_DATA_UNDERRUN) {
  1156. res = DID_OK << 16;
  1157. bsg_job->reply->reply_payload_rcv_len =
  1158. le16_to_cpu(((struct els_sts_entry_24xx *)pkt)->total_byte_count);
  1159. ql_dbg(ql_dbg_user, vha, 0x503f,
  1160. "ELS-CT pass-through-%s error hdl=%x comp_status-status=0x%x "
  1161. "error subcode 1=0x%x error subcode 2=0x%x total_byte = 0x%x.\n",
  1162. type, sp->handle, comp_status, fw_status[1], fw_status[2],
  1163. le16_to_cpu(((struct els_sts_entry_24xx *)
  1164. pkt)->total_byte_count));
  1165. fw_sts_ptr = ((uint8_t*)bsg_job->req->sense) + sizeof(struct fc_bsg_reply);
  1166. memcpy( fw_sts_ptr, fw_status, sizeof(fw_status));
  1167. }
  1168. else {
  1169. ql_dbg(ql_dbg_user, vha, 0x5040,
  1170. "ELS-CT pass-through-%s error hdl=%x comp_status-status=0x%x "
  1171. "error subcode 1=0x%x error subcode 2=0x%x.\n",
  1172. type, sp->handle, comp_status,
  1173. le16_to_cpu(((struct els_sts_entry_24xx *)
  1174. pkt)->error_subcode_1),
  1175. le16_to_cpu(((struct els_sts_entry_24xx *)
  1176. pkt)->error_subcode_2));
  1177. res = DID_ERROR << 16;
  1178. bsg_job->reply->reply_payload_rcv_len = 0;
  1179. fw_sts_ptr = ((uint8_t*)bsg_job->req->sense) + sizeof(struct fc_bsg_reply);
  1180. memcpy( fw_sts_ptr, fw_status, sizeof(fw_status));
  1181. }
  1182. ql_dump_buffer(ql_dbg_user + ql_dbg_buffer, vha, 0x5056,
  1183. (uint8_t *)pkt, sizeof(*pkt));
  1184. }
  1185. else {
  1186. res = DID_OK << 16;
  1187. bsg_job->reply->reply_payload_rcv_len = bsg_job->reply_payload.payload_len;
  1188. bsg_job->reply_len = 0;
  1189. }
  1190. sp->done(vha, sp, res);
  1191. }
  1192. static void
  1193. qla24xx_logio_entry(scsi_qla_host_t *vha, struct req_que *req,
  1194. struct logio_entry_24xx *logio)
  1195. {
  1196. const char func[] = "LOGIO-IOCB";
  1197. const char *type;
  1198. fc_port_t *fcport;
  1199. srb_t *sp;
  1200. struct srb_iocb *lio;
  1201. uint16_t *data;
  1202. uint32_t iop[2];
  1203. sp = qla2x00_get_sp_from_handle(vha, func, req, logio);
  1204. if (!sp)
  1205. return;
  1206. lio = &sp->u.iocb_cmd;
  1207. type = sp->name;
  1208. fcport = sp->fcport;
  1209. data = lio->u.logio.data;
  1210. data[0] = MBS_COMMAND_ERROR;
  1211. data[1] = lio->u.logio.flags & SRB_LOGIN_RETRIED ?
  1212. QLA_LOGIO_LOGIN_RETRIED : 0;
  1213. if (logio->entry_status) {
  1214. ql_log(ql_log_warn, fcport->vha, 0x5034,
  1215. "Async-%s error entry - hdl=%x"
  1216. "portid=%02x%02x%02x entry-status=%x.\n",
  1217. type, sp->handle, fcport->d_id.b.domain,
  1218. fcport->d_id.b.area, fcport->d_id.b.al_pa,
  1219. logio->entry_status);
  1220. ql_dump_buffer(ql_dbg_async + ql_dbg_buffer, vha, 0x504d,
  1221. (uint8_t *)logio, sizeof(*logio));
  1222. goto logio_done;
  1223. }
  1224. if (le16_to_cpu(logio->comp_status) == CS_COMPLETE) {
  1225. ql_dbg(ql_dbg_async, fcport->vha, 0x5036,
  1226. "Async-%s complete - hdl=%x portid=%02x%02x%02x "
  1227. "iop0=%x.\n", type, sp->handle, fcport->d_id.b.domain,
  1228. fcport->d_id.b.area, fcport->d_id.b.al_pa,
  1229. le32_to_cpu(logio->io_parameter[0]));
  1230. data[0] = MBS_COMMAND_COMPLETE;
  1231. if (sp->type != SRB_LOGIN_CMD)
  1232. goto logio_done;
  1233. iop[0] = le32_to_cpu(logio->io_parameter[0]);
  1234. if (iop[0] & BIT_4) {
  1235. fcport->port_type = FCT_TARGET;
  1236. if (iop[0] & BIT_8)
  1237. fcport->flags |= FCF_FCP2_DEVICE;
  1238. } else if (iop[0] & BIT_5)
  1239. fcport->port_type = FCT_INITIATOR;
  1240. if (iop[0] & BIT_7)
  1241. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1242. if (logio->io_parameter[7] || logio->io_parameter[8])
  1243. fcport->supported_classes |= FC_COS_CLASS2;
  1244. if (logio->io_parameter[9] || logio->io_parameter[10])
  1245. fcport->supported_classes |= FC_COS_CLASS3;
  1246. goto logio_done;
  1247. }
  1248. iop[0] = le32_to_cpu(logio->io_parameter[0]);
  1249. iop[1] = le32_to_cpu(logio->io_parameter[1]);
  1250. switch (iop[0]) {
  1251. case LSC_SCODE_PORTID_USED:
  1252. data[0] = MBS_PORT_ID_USED;
  1253. data[1] = LSW(iop[1]);
  1254. break;
  1255. case LSC_SCODE_NPORT_USED:
  1256. data[0] = MBS_LOOP_ID_USED;
  1257. break;
  1258. default:
  1259. data[0] = MBS_COMMAND_ERROR;
  1260. break;
  1261. }
  1262. ql_dbg(ql_dbg_async, fcport->vha, 0x5037,
  1263. "Async-%s failed - hdl=%x portid=%02x%02x%02x comp=%x "
  1264. "iop0=%x iop1=%x.\n", type, sp->handle, fcport->d_id.b.domain,
  1265. fcport->d_id.b.area, fcport->d_id.b.al_pa,
  1266. le16_to_cpu(logio->comp_status),
  1267. le32_to_cpu(logio->io_parameter[0]),
  1268. le32_to_cpu(logio->io_parameter[1]));
  1269. logio_done:
  1270. sp->done(vha, sp, 0);
  1271. }
  1272. static void
  1273. qla24xx_tm_iocb_entry(scsi_qla_host_t *vha, struct req_que *req,
  1274. struct tsk_mgmt_entry *tsk)
  1275. {
  1276. const char func[] = "TMF-IOCB";
  1277. const char *type;
  1278. fc_port_t *fcport;
  1279. srb_t *sp;
  1280. struct srb_iocb *iocb;
  1281. struct sts_entry_24xx *sts = (struct sts_entry_24xx *)tsk;
  1282. int error = 1;
  1283. sp = qla2x00_get_sp_from_handle(vha, func, req, tsk);
  1284. if (!sp)
  1285. return;
  1286. iocb = &sp->u.iocb_cmd;
  1287. type = sp->name;
  1288. fcport = sp->fcport;
  1289. if (sts->entry_status) {
  1290. ql_log(ql_log_warn, fcport->vha, 0x5038,
  1291. "Async-%s error - hdl=%x entry-status(%x).\n",
  1292. type, sp->handle, sts->entry_status);
  1293. } else if (sts->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1294. ql_log(ql_log_warn, fcport->vha, 0x5039,
  1295. "Async-%s error - hdl=%x completion status(%x).\n",
  1296. type, sp->handle, sts->comp_status);
  1297. } else if (!(le16_to_cpu(sts->scsi_status) &
  1298. SS_RESPONSE_INFO_LEN_VALID)) {
  1299. ql_log(ql_log_warn, fcport->vha, 0x503a,
  1300. "Async-%s error - hdl=%x no response info(%x).\n",
  1301. type, sp->handle, sts->scsi_status);
  1302. } else if (le32_to_cpu(sts->rsp_data_len) < 4) {
  1303. ql_log(ql_log_warn, fcport->vha, 0x503b,
  1304. "Async-%s error - hdl=%x not enough response(%d).\n",
  1305. type, sp->handle, sts->rsp_data_len);
  1306. } else if (sts->data[3]) {
  1307. ql_log(ql_log_warn, fcport->vha, 0x503c,
  1308. "Async-%s error - hdl=%x response(%x).\n",
  1309. type, sp->handle, sts->data[3]);
  1310. } else {
  1311. error = 0;
  1312. }
  1313. if (error) {
  1314. iocb->u.tmf.data = error;
  1315. ql_dump_buffer(ql_dbg_async + ql_dbg_buffer, vha, 0x5055,
  1316. (uint8_t *)sts, sizeof(*sts));
  1317. }
  1318. sp->done(vha, sp, 0);
  1319. }
  1320. /**
  1321. * qla2x00_process_response_queue() - Process response queue entries.
  1322. * @ha: SCSI driver HA context
  1323. */
  1324. void
  1325. qla2x00_process_response_queue(struct rsp_que *rsp)
  1326. {
  1327. struct scsi_qla_host *vha;
  1328. struct qla_hw_data *ha = rsp->hw;
  1329. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1330. sts_entry_t *pkt;
  1331. uint16_t handle_cnt;
  1332. uint16_t cnt;
  1333. vha = pci_get_drvdata(ha->pdev);
  1334. if (!vha->flags.online)
  1335. return;
  1336. while (rsp->ring_ptr->signature != RESPONSE_PROCESSED) {
  1337. pkt = (sts_entry_t *)rsp->ring_ptr;
  1338. rsp->ring_index++;
  1339. if (rsp->ring_index == rsp->length) {
  1340. rsp->ring_index = 0;
  1341. rsp->ring_ptr = rsp->ring;
  1342. } else {
  1343. rsp->ring_ptr++;
  1344. }
  1345. if (pkt->entry_status != 0) {
  1346. qla2x00_error_entry(vha, rsp, pkt);
  1347. ((response_t *)pkt)->signature = RESPONSE_PROCESSED;
  1348. wmb();
  1349. continue;
  1350. }
  1351. switch (pkt->entry_type) {
  1352. case STATUS_TYPE:
  1353. qla2x00_status_entry(vha, rsp, pkt);
  1354. break;
  1355. case STATUS_TYPE_21:
  1356. handle_cnt = ((sts21_entry_t *)pkt)->handle_count;
  1357. for (cnt = 0; cnt < handle_cnt; cnt++) {
  1358. qla2x00_process_completed_request(vha, rsp->req,
  1359. ((sts21_entry_t *)pkt)->handle[cnt]);
  1360. }
  1361. break;
  1362. case STATUS_TYPE_22:
  1363. handle_cnt = ((sts22_entry_t *)pkt)->handle_count;
  1364. for (cnt = 0; cnt < handle_cnt; cnt++) {
  1365. qla2x00_process_completed_request(vha, rsp->req,
  1366. ((sts22_entry_t *)pkt)->handle[cnt]);
  1367. }
  1368. break;
  1369. case STATUS_CONT_TYPE:
  1370. qla2x00_status_cont_entry(rsp, (sts_cont_entry_t *)pkt);
  1371. break;
  1372. case MBX_IOCB_TYPE:
  1373. qla2x00_mbx_iocb_entry(vha, rsp->req,
  1374. (struct mbx_entry *)pkt);
  1375. break;
  1376. case CT_IOCB_TYPE:
  1377. qla2x00_ct_entry(vha, rsp->req, pkt, CT_IOCB_TYPE);
  1378. break;
  1379. default:
  1380. /* Type Not Supported. */
  1381. ql_log(ql_log_warn, vha, 0x504a,
  1382. "Received unknown response pkt type %x "
  1383. "entry status=%x.\n",
  1384. pkt->entry_type, pkt->entry_status);
  1385. break;
  1386. }
  1387. ((response_t *)pkt)->signature = RESPONSE_PROCESSED;
  1388. wmb();
  1389. }
  1390. /* Adjust ring index */
  1391. WRT_REG_WORD(ISP_RSP_Q_OUT(ha, reg), rsp->ring_index);
  1392. }
  1393. static inline void
  1394. qla2x00_handle_sense(srb_t *sp, uint8_t *sense_data, uint32_t par_sense_len,
  1395. uint32_t sense_len, struct rsp_que *rsp, int res)
  1396. {
  1397. struct scsi_qla_host *vha = sp->fcport->vha;
  1398. struct scsi_cmnd *cp = GET_CMD_SP(sp);
  1399. uint32_t track_sense_len;
  1400. if (sense_len >= SCSI_SENSE_BUFFERSIZE)
  1401. sense_len = SCSI_SENSE_BUFFERSIZE;
  1402. SET_CMD_SENSE_LEN(sp, sense_len);
  1403. SET_CMD_SENSE_PTR(sp, cp->sense_buffer);
  1404. track_sense_len = sense_len;
  1405. if (sense_len > par_sense_len)
  1406. sense_len = par_sense_len;
  1407. memcpy(cp->sense_buffer, sense_data, sense_len);
  1408. SET_CMD_SENSE_PTR(sp, cp->sense_buffer + sense_len);
  1409. track_sense_len -= sense_len;
  1410. SET_CMD_SENSE_LEN(sp, track_sense_len);
  1411. if (track_sense_len != 0) {
  1412. rsp->status_srb = sp;
  1413. cp->result = res;
  1414. }
  1415. if (sense_len) {
  1416. ql_dbg(ql_dbg_io + ql_dbg_buffer, vha, 0x301c,
  1417. "Check condition Sense data, nexus%ld:%d:%d cmd=%p.\n",
  1418. sp->fcport->vha->host_no, cp->device->id, cp->device->lun,
  1419. cp);
  1420. ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x302b,
  1421. cp->sense_buffer, sense_len);
  1422. }
  1423. }
  1424. struct scsi_dif_tuple {
  1425. __be16 guard; /* Checksum */
  1426. __be16 app_tag; /* APPL identifier */
  1427. __be32 ref_tag; /* Target LBA or indirect LBA */
  1428. };
  1429. /*
  1430. * Checks the guard or meta-data for the type of error
  1431. * detected by the HBA. In case of errors, we set the
  1432. * ASC/ASCQ fields in the sense buffer with ILLEGAL_REQUEST
  1433. * to indicate to the kernel that the HBA detected error.
  1434. */
  1435. static inline int
  1436. qla2x00_handle_dif_error(srb_t *sp, struct sts_entry_24xx *sts24)
  1437. {
  1438. struct scsi_qla_host *vha = sp->fcport->vha;
  1439. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  1440. uint8_t *ap = &sts24->data[12];
  1441. uint8_t *ep = &sts24->data[20];
  1442. uint32_t e_ref_tag, a_ref_tag;
  1443. uint16_t e_app_tag, a_app_tag;
  1444. uint16_t e_guard, a_guard;
  1445. /*
  1446. * swab32 of the "data" field in the beginning of qla2x00_status_entry()
  1447. * would make guard field appear at offset 2
  1448. */
  1449. a_guard = le16_to_cpu(*(uint16_t *)(ap + 2));
  1450. a_app_tag = le16_to_cpu(*(uint16_t *)(ap + 0));
  1451. a_ref_tag = le32_to_cpu(*(uint32_t *)(ap + 4));
  1452. e_guard = le16_to_cpu(*(uint16_t *)(ep + 2));
  1453. e_app_tag = le16_to_cpu(*(uint16_t *)(ep + 0));
  1454. e_ref_tag = le32_to_cpu(*(uint32_t *)(ep + 4));
  1455. ql_dbg(ql_dbg_io, vha, 0x3023,
  1456. "iocb(s) %p Returned STATUS.\n", sts24);
  1457. ql_dbg(ql_dbg_io, vha, 0x3024,
  1458. "DIF ERROR in cmd 0x%x lba 0x%llx act ref"
  1459. " tag=0x%x, exp ref_tag=0x%x, act app tag=0x%x, exp app"
  1460. " tag=0x%x, act guard=0x%x, exp guard=0x%x.\n",
  1461. cmd->cmnd[0], (u64)scsi_get_lba(cmd), a_ref_tag, e_ref_tag,
  1462. a_app_tag, e_app_tag, a_guard, e_guard);
  1463. /*
  1464. * Ignore sector if:
  1465. * For type 3: ref & app tag is all 'f's
  1466. * For type 0,1,2: app tag is all 'f's
  1467. */
  1468. if ((a_app_tag == 0xffff) &&
  1469. ((scsi_get_prot_type(cmd) != SCSI_PROT_DIF_TYPE3) ||
  1470. (a_ref_tag == 0xffffffff))) {
  1471. uint32_t blocks_done, resid;
  1472. sector_t lba_s = scsi_get_lba(cmd);
  1473. /* 2TB boundary case covered automatically with this */
  1474. blocks_done = e_ref_tag - (uint32_t)lba_s + 1;
  1475. resid = scsi_bufflen(cmd) - (blocks_done *
  1476. cmd->device->sector_size);
  1477. scsi_set_resid(cmd, resid);
  1478. cmd->result = DID_OK << 16;
  1479. /* Update protection tag */
  1480. if (scsi_prot_sg_count(cmd)) {
  1481. uint32_t i, j = 0, k = 0, num_ent;
  1482. struct scatterlist *sg;
  1483. struct sd_dif_tuple *spt;
  1484. /* Patch the corresponding protection tags */
  1485. scsi_for_each_prot_sg(cmd, sg,
  1486. scsi_prot_sg_count(cmd), i) {
  1487. num_ent = sg_dma_len(sg) / 8;
  1488. if (k + num_ent < blocks_done) {
  1489. k += num_ent;
  1490. continue;
  1491. }
  1492. j = blocks_done - k - 1;
  1493. k = blocks_done;
  1494. break;
  1495. }
  1496. if (k != blocks_done) {
  1497. ql_log(ql_log_warn, vha, 0x302f,
  1498. "unexpected tag values tag:lba=%x:%llx)\n",
  1499. e_ref_tag, (unsigned long long)lba_s);
  1500. return 1;
  1501. }
  1502. spt = page_address(sg_page(sg)) + sg->offset;
  1503. spt += j;
  1504. spt->app_tag = 0xffff;
  1505. if (scsi_get_prot_type(cmd) == SCSI_PROT_DIF_TYPE3)
  1506. spt->ref_tag = 0xffffffff;
  1507. }
  1508. return 0;
  1509. }
  1510. /* check guard */
  1511. if (e_guard != a_guard) {
  1512. scsi_build_sense_buffer(1, cmd->sense_buffer, ILLEGAL_REQUEST,
  1513. 0x10, 0x1);
  1514. set_driver_byte(cmd, DRIVER_SENSE);
  1515. set_host_byte(cmd, DID_ABORT);
  1516. cmd->result |= SAM_STAT_CHECK_CONDITION << 1;
  1517. return 1;
  1518. }
  1519. /* check ref tag */
  1520. if (e_ref_tag != a_ref_tag) {
  1521. scsi_build_sense_buffer(1, cmd->sense_buffer, ILLEGAL_REQUEST,
  1522. 0x10, 0x3);
  1523. set_driver_byte(cmd, DRIVER_SENSE);
  1524. set_host_byte(cmd, DID_ABORT);
  1525. cmd->result |= SAM_STAT_CHECK_CONDITION << 1;
  1526. return 1;
  1527. }
  1528. /* check appl tag */
  1529. if (e_app_tag != a_app_tag) {
  1530. scsi_build_sense_buffer(1, cmd->sense_buffer, ILLEGAL_REQUEST,
  1531. 0x10, 0x2);
  1532. set_driver_byte(cmd, DRIVER_SENSE);
  1533. set_host_byte(cmd, DID_ABORT);
  1534. cmd->result |= SAM_STAT_CHECK_CONDITION << 1;
  1535. return 1;
  1536. }
  1537. return 1;
  1538. }
  1539. static void
  1540. qla25xx_process_bidir_status_iocb(scsi_qla_host_t *vha, void *pkt,
  1541. struct req_que *req, uint32_t index)
  1542. {
  1543. struct qla_hw_data *ha = vha->hw;
  1544. srb_t *sp;
  1545. uint16_t comp_status;
  1546. uint16_t scsi_status;
  1547. uint16_t thread_id;
  1548. uint32_t rval = EXT_STATUS_OK;
  1549. struct fc_bsg_job *bsg_job = NULL;
  1550. sts_entry_t *sts;
  1551. struct sts_entry_24xx *sts24;
  1552. sts = (sts_entry_t *) pkt;
  1553. sts24 = (struct sts_entry_24xx *) pkt;
  1554. /* Validate handle. */
  1555. if (index >= req->num_outstanding_cmds) {
  1556. ql_log(ql_log_warn, vha, 0x70af,
  1557. "Invalid SCSI completion handle 0x%x.\n", index);
  1558. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1559. return;
  1560. }
  1561. sp = req->outstanding_cmds[index];
  1562. if (sp) {
  1563. /* Free outstanding command slot. */
  1564. req->outstanding_cmds[index] = NULL;
  1565. bsg_job = sp->u.bsg_job;
  1566. } else {
  1567. ql_log(ql_log_warn, vha, 0x70b0,
  1568. "Req:%d: Invalid ISP SCSI completion handle(0x%x)\n",
  1569. req->id, index);
  1570. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1571. return;
  1572. }
  1573. if (IS_FWI2_CAPABLE(ha)) {
  1574. comp_status = le16_to_cpu(sts24->comp_status);
  1575. scsi_status = le16_to_cpu(sts24->scsi_status) & SS_MASK;
  1576. } else {
  1577. comp_status = le16_to_cpu(sts->comp_status);
  1578. scsi_status = le16_to_cpu(sts->scsi_status) & SS_MASK;
  1579. }
  1580. thread_id = bsg_job->request->rqst_data.h_vendor.vendor_cmd[1];
  1581. switch (comp_status) {
  1582. case CS_COMPLETE:
  1583. if (scsi_status == 0) {
  1584. bsg_job->reply->reply_payload_rcv_len =
  1585. bsg_job->reply_payload.payload_len;
  1586. vha->qla_stats.input_bytes +=
  1587. bsg_job->reply->reply_payload_rcv_len;
  1588. vha->qla_stats.input_requests++;
  1589. rval = EXT_STATUS_OK;
  1590. }
  1591. goto done;
  1592. case CS_DATA_OVERRUN:
  1593. ql_dbg(ql_dbg_user, vha, 0x70b1,
  1594. "Command completed with date overrun thread_id=%d\n",
  1595. thread_id);
  1596. rval = EXT_STATUS_DATA_OVERRUN;
  1597. break;
  1598. case CS_DATA_UNDERRUN:
  1599. ql_dbg(ql_dbg_user, vha, 0x70b2,
  1600. "Command completed with date underrun thread_id=%d\n",
  1601. thread_id);
  1602. rval = EXT_STATUS_DATA_UNDERRUN;
  1603. break;
  1604. case CS_BIDIR_RD_OVERRUN:
  1605. ql_dbg(ql_dbg_user, vha, 0x70b3,
  1606. "Command completed with read data overrun thread_id=%d\n",
  1607. thread_id);
  1608. rval = EXT_STATUS_DATA_OVERRUN;
  1609. break;
  1610. case CS_BIDIR_RD_WR_OVERRUN:
  1611. ql_dbg(ql_dbg_user, vha, 0x70b4,
  1612. "Command completed with read and write data overrun "
  1613. "thread_id=%d\n", thread_id);
  1614. rval = EXT_STATUS_DATA_OVERRUN;
  1615. break;
  1616. case CS_BIDIR_RD_OVERRUN_WR_UNDERRUN:
  1617. ql_dbg(ql_dbg_user, vha, 0x70b5,
  1618. "Command completed with read data over and write data "
  1619. "underrun thread_id=%d\n", thread_id);
  1620. rval = EXT_STATUS_DATA_OVERRUN;
  1621. break;
  1622. case CS_BIDIR_RD_UNDERRUN:
  1623. ql_dbg(ql_dbg_user, vha, 0x70b6,
  1624. "Command completed with read data data underrun "
  1625. "thread_id=%d\n", thread_id);
  1626. rval = EXT_STATUS_DATA_UNDERRUN;
  1627. break;
  1628. case CS_BIDIR_RD_UNDERRUN_WR_OVERRUN:
  1629. ql_dbg(ql_dbg_user, vha, 0x70b7,
  1630. "Command completed with read data under and write data "
  1631. "overrun thread_id=%d\n", thread_id);
  1632. rval = EXT_STATUS_DATA_UNDERRUN;
  1633. break;
  1634. case CS_BIDIR_RD_WR_UNDERRUN:
  1635. ql_dbg(ql_dbg_user, vha, 0x70b8,
  1636. "Command completed with read and write data underrun "
  1637. "thread_id=%d\n", thread_id);
  1638. rval = EXT_STATUS_DATA_UNDERRUN;
  1639. break;
  1640. case CS_BIDIR_DMA:
  1641. ql_dbg(ql_dbg_user, vha, 0x70b9,
  1642. "Command completed with data DMA error thread_id=%d\n",
  1643. thread_id);
  1644. rval = EXT_STATUS_DMA_ERR;
  1645. break;
  1646. case CS_TIMEOUT:
  1647. ql_dbg(ql_dbg_user, vha, 0x70ba,
  1648. "Command completed with timeout thread_id=%d\n",
  1649. thread_id);
  1650. rval = EXT_STATUS_TIMEOUT;
  1651. break;
  1652. default:
  1653. ql_dbg(ql_dbg_user, vha, 0x70bb,
  1654. "Command completed with completion status=0x%x "
  1655. "thread_id=%d\n", comp_status, thread_id);
  1656. rval = EXT_STATUS_ERR;
  1657. break;
  1658. }
  1659. bsg_job->reply->reply_payload_rcv_len = 0;
  1660. done:
  1661. /* Return the vendor specific reply to API */
  1662. bsg_job->reply->reply_data.vendor_reply.vendor_rsp[0] = rval;
  1663. bsg_job->reply_len = sizeof(struct fc_bsg_reply);
  1664. /* Always return DID_OK, bsg will send the vendor specific response
  1665. * in this case only */
  1666. sp->done(vha, sp, (DID_OK << 6));
  1667. }
  1668. /**
  1669. * qla2x00_status_entry() - Process a Status IOCB entry.
  1670. * @ha: SCSI driver HA context
  1671. * @pkt: Entry pointer
  1672. */
  1673. static void
  1674. qla2x00_status_entry(scsi_qla_host_t *vha, struct rsp_que *rsp, void *pkt)
  1675. {
  1676. srb_t *sp;
  1677. fc_port_t *fcport;
  1678. struct scsi_cmnd *cp;
  1679. sts_entry_t *sts;
  1680. struct sts_entry_24xx *sts24;
  1681. uint16_t comp_status;
  1682. uint16_t scsi_status;
  1683. uint16_t ox_id;
  1684. uint8_t lscsi_status;
  1685. int32_t resid;
  1686. uint32_t sense_len, par_sense_len, rsp_info_len, resid_len,
  1687. fw_resid_len;
  1688. uint8_t *rsp_info, *sense_data;
  1689. struct qla_hw_data *ha = vha->hw;
  1690. uint32_t handle;
  1691. uint16_t que;
  1692. struct req_que *req;
  1693. int logit = 1;
  1694. int res = 0;
  1695. uint16_t state_flags = 0;
  1696. sts = (sts_entry_t *) pkt;
  1697. sts24 = (struct sts_entry_24xx *) pkt;
  1698. if (IS_FWI2_CAPABLE(ha)) {
  1699. comp_status = le16_to_cpu(sts24->comp_status);
  1700. scsi_status = le16_to_cpu(sts24->scsi_status) & SS_MASK;
  1701. state_flags = le16_to_cpu(sts24->state_flags);
  1702. } else {
  1703. comp_status = le16_to_cpu(sts->comp_status);
  1704. scsi_status = le16_to_cpu(sts->scsi_status) & SS_MASK;
  1705. }
  1706. handle = (uint32_t) LSW(sts->handle);
  1707. que = MSW(sts->handle);
  1708. req = ha->req_q_map[que];
  1709. /* Validate handle. */
  1710. if (handle < req->num_outstanding_cmds)
  1711. sp = req->outstanding_cmds[handle];
  1712. else
  1713. sp = NULL;
  1714. if (sp == NULL) {
  1715. ql_dbg(ql_dbg_io, vha, 0x3017,
  1716. "Invalid status handle (0x%x).\n", sts->handle);
  1717. if (IS_P3P_TYPE(ha))
  1718. set_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags);
  1719. else
  1720. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1721. qla2xxx_wake_dpc(vha);
  1722. return;
  1723. }
  1724. if (unlikely((state_flags & BIT_1) && (sp->type == SRB_BIDI_CMD))) {
  1725. qla25xx_process_bidir_status_iocb(vha, pkt, req, handle);
  1726. return;
  1727. }
  1728. /* Fast path completion. */
  1729. if (comp_status == CS_COMPLETE && scsi_status == 0) {
  1730. qla2x00_do_host_ramp_up(vha);
  1731. qla2x00_process_completed_request(vha, req, handle);
  1732. return;
  1733. }
  1734. req->outstanding_cmds[handle] = NULL;
  1735. cp = GET_CMD_SP(sp);
  1736. if (cp == NULL) {
  1737. ql_dbg(ql_dbg_io, vha, 0x3018,
  1738. "Command already returned (0x%x/%p).\n",
  1739. sts->handle, sp);
  1740. return;
  1741. }
  1742. lscsi_status = scsi_status & STATUS_MASK;
  1743. fcport = sp->fcport;
  1744. ox_id = 0;
  1745. sense_len = par_sense_len = rsp_info_len = resid_len =
  1746. fw_resid_len = 0;
  1747. if (IS_FWI2_CAPABLE(ha)) {
  1748. if (scsi_status & SS_SENSE_LEN_VALID)
  1749. sense_len = le32_to_cpu(sts24->sense_len);
  1750. if (scsi_status & SS_RESPONSE_INFO_LEN_VALID)
  1751. rsp_info_len = le32_to_cpu(sts24->rsp_data_len);
  1752. if (scsi_status & (SS_RESIDUAL_UNDER | SS_RESIDUAL_OVER))
  1753. resid_len = le32_to_cpu(sts24->rsp_residual_count);
  1754. if (comp_status == CS_DATA_UNDERRUN)
  1755. fw_resid_len = le32_to_cpu(sts24->residual_len);
  1756. rsp_info = sts24->data;
  1757. sense_data = sts24->data;
  1758. host_to_fcp_swap(sts24->data, sizeof(sts24->data));
  1759. ox_id = le16_to_cpu(sts24->ox_id);
  1760. par_sense_len = sizeof(sts24->data);
  1761. } else {
  1762. if (scsi_status & SS_SENSE_LEN_VALID)
  1763. sense_len = le16_to_cpu(sts->req_sense_length);
  1764. if (scsi_status & SS_RESPONSE_INFO_LEN_VALID)
  1765. rsp_info_len = le16_to_cpu(sts->rsp_info_len);
  1766. resid_len = le32_to_cpu(sts->residual_length);
  1767. rsp_info = sts->rsp_info;
  1768. sense_data = sts->req_sense_data;
  1769. par_sense_len = sizeof(sts->req_sense_data);
  1770. }
  1771. /* Check for any FCP transport errors. */
  1772. if (scsi_status & SS_RESPONSE_INFO_LEN_VALID) {
  1773. /* Sense data lies beyond any FCP RESPONSE data. */
  1774. if (IS_FWI2_CAPABLE(ha)) {
  1775. sense_data += rsp_info_len;
  1776. par_sense_len -= rsp_info_len;
  1777. }
  1778. if (rsp_info_len > 3 && rsp_info[3]) {
  1779. ql_dbg(ql_dbg_io, fcport->vha, 0x3019,
  1780. "FCP I/O protocol failure (0x%x/0x%x).\n",
  1781. rsp_info_len, rsp_info[3]);
  1782. res = DID_BUS_BUSY << 16;
  1783. goto out;
  1784. }
  1785. }
  1786. /* Check for overrun. */
  1787. if (IS_FWI2_CAPABLE(ha) && comp_status == CS_COMPLETE &&
  1788. scsi_status & SS_RESIDUAL_OVER)
  1789. comp_status = CS_DATA_OVERRUN;
  1790. /*
  1791. * Based on Host and scsi status generate status code for Linux
  1792. */
  1793. switch (comp_status) {
  1794. case CS_COMPLETE:
  1795. case CS_QUEUE_FULL:
  1796. if (scsi_status == 0) {
  1797. res = DID_OK << 16;
  1798. break;
  1799. }
  1800. if (scsi_status & (SS_RESIDUAL_UNDER | SS_RESIDUAL_OVER)) {
  1801. resid = resid_len;
  1802. scsi_set_resid(cp, resid);
  1803. if (!lscsi_status &&
  1804. ((unsigned)(scsi_bufflen(cp) - resid) <
  1805. cp->underflow)) {
  1806. ql_dbg(ql_dbg_io, fcport->vha, 0x301a,
  1807. "Mid-layer underflow "
  1808. "detected (0x%x of 0x%x bytes).\n",
  1809. resid, scsi_bufflen(cp));
  1810. res = DID_ERROR << 16;
  1811. break;
  1812. }
  1813. }
  1814. res = DID_OK << 16 | lscsi_status;
  1815. if (lscsi_status == SAM_STAT_TASK_SET_FULL) {
  1816. ql_dbg(ql_dbg_io, fcport->vha, 0x301b,
  1817. "QUEUE FULL detected.\n");
  1818. break;
  1819. }
  1820. logit = 0;
  1821. if (lscsi_status != SS_CHECK_CONDITION)
  1822. break;
  1823. memset(cp->sense_buffer, 0, SCSI_SENSE_BUFFERSIZE);
  1824. if (!(scsi_status & SS_SENSE_LEN_VALID))
  1825. break;
  1826. qla2x00_handle_sense(sp, sense_data, par_sense_len, sense_len,
  1827. rsp, res);
  1828. break;
  1829. case CS_DATA_UNDERRUN:
  1830. /* Use F/W calculated residual length. */
  1831. resid = IS_FWI2_CAPABLE(ha) ? fw_resid_len : resid_len;
  1832. scsi_set_resid(cp, resid);
  1833. if (scsi_status & SS_RESIDUAL_UNDER) {
  1834. if (IS_FWI2_CAPABLE(ha) && fw_resid_len != resid_len) {
  1835. ql_dbg(ql_dbg_io, fcport->vha, 0x301d,
  1836. "Dropped frame(s) detected "
  1837. "(0x%x of 0x%x bytes).\n",
  1838. resid, scsi_bufflen(cp));
  1839. res = DID_ERROR << 16 | lscsi_status;
  1840. goto check_scsi_status;
  1841. }
  1842. if (!lscsi_status &&
  1843. ((unsigned)(scsi_bufflen(cp) - resid) <
  1844. cp->underflow)) {
  1845. ql_dbg(ql_dbg_io, fcport->vha, 0x301e,
  1846. "Mid-layer underflow "
  1847. "detected (0x%x of 0x%x bytes).\n",
  1848. resid, scsi_bufflen(cp));
  1849. res = DID_ERROR << 16;
  1850. break;
  1851. }
  1852. } else if (lscsi_status != SAM_STAT_TASK_SET_FULL &&
  1853. lscsi_status != SAM_STAT_BUSY) {
  1854. /*
  1855. * scsi status of task set and busy are considered to be
  1856. * task not completed.
  1857. */
  1858. ql_dbg(ql_dbg_io, fcport->vha, 0x301f,
  1859. "Dropped frame(s) detected (0x%x "
  1860. "of 0x%x bytes).\n", resid,
  1861. scsi_bufflen(cp));
  1862. res = DID_ERROR << 16 | lscsi_status;
  1863. goto check_scsi_status;
  1864. } else {
  1865. ql_dbg(ql_dbg_io, fcport->vha, 0x3030,
  1866. "scsi_status: 0x%x, lscsi_status: 0x%x\n",
  1867. scsi_status, lscsi_status);
  1868. }
  1869. res = DID_OK << 16 | lscsi_status;
  1870. logit = 0;
  1871. check_scsi_status:
  1872. /*
  1873. * Check to see if SCSI Status is non zero. If so report SCSI
  1874. * Status.
  1875. */
  1876. if (lscsi_status != 0) {
  1877. if (lscsi_status == SAM_STAT_TASK_SET_FULL) {
  1878. ql_dbg(ql_dbg_io, fcport->vha, 0x3020,
  1879. "QUEUE FULL detected.\n");
  1880. logit = 1;
  1881. break;
  1882. }
  1883. if (lscsi_status != SS_CHECK_CONDITION)
  1884. break;
  1885. memset(cp->sense_buffer, 0, SCSI_SENSE_BUFFERSIZE);
  1886. if (!(scsi_status & SS_SENSE_LEN_VALID))
  1887. break;
  1888. qla2x00_handle_sense(sp, sense_data, par_sense_len,
  1889. sense_len, rsp, res);
  1890. }
  1891. break;
  1892. case CS_PORT_LOGGED_OUT:
  1893. case CS_PORT_CONFIG_CHG:
  1894. case CS_PORT_BUSY:
  1895. case CS_INCOMPLETE:
  1896. case CS_PORT_UNAVAILABLE:
  1897. case CS_TIMEOUT:
  1898. case CS_RESET:
  1899. /*
  1900. * We are going to have the fc class block the rport
  1901. * while we try to recover so instruct the mid layer
  1902. * to requeue until the class decides how to handle this.
  1903. */
  1904. res = DID_TRANSPORT_DISRUPTED << 16;
  1905. if (comp_status == CS_TIMEOUT) {
  1906. if (IS_FWI2_CAPABLE(ha))
  1907. break;
  1908. else if ((le16_to_cpu(sts->status_flags) &
  1909. SF_LOGOUT_SENT) == 0)
  1910. break;
  1911. }
  1912. ql_dbg(ql_dbg_io, fcport->vha, 0x3021,
  1913. "Port to be marked lost on fcport=%02x%02x%02x, current "
  1914. "port state= %s.\n", fcport->d_id.b.domain,
  1915. fcport->d_id.b.area, fcport->d_id.b.al_pa,
  1916. port_state_str[atomic_read(&fcport->state)]);
  1917. if (atomic_read(&fcport->state) == FCS_ONLINE)
  1918. qla2x00_mark_device_lost(fcport->vha, fcport, 1, 1);
  1919. break;
  1920. case CS_ABORTED:
  1921. res = DID_RESET << 16;
  1922. break;
  1923. case CS_DIF_ERROR:
  1924. logit = qla2x00_handle_dif_error(sp, sts24);
  1925. res = cp->result;
  1926. break;
  1927. case CS_TRANSPORT:
  1928. res = DID_ERROR << 16;
  1929. if (!IS_PI_SPLIT_DET_CAPABLE(ha))
  1930. break;
  1931. if (state_flags & BIT_4)
  1932. scmd_printk(KERN_WARNING, cp,
  1933. "Unsupported device '%s' found.\n",
  1934. cp->device->vendor);
  1935. break;
  1936. default:
  1937. res = DID_ERROR << 16;
  1938. break;
  1939. }
  1940. out:
  1941. if (logit)
  1942. ql_dbg(ql_dbg_io, fcport->vha, 0x3022,
  1943. "FCP command status: 0x%x-0x%x (0x%x) nexus=%ld:%d:%d "
  1944. "portid=%02x%02x%02x oxid=0x%x cdb=%10phN len=0x%x "
  1945. "rsp_info=0x%x resid=0x%x fw_resid=0x%x.\n",
  1946. comp_status, scsi_status, res, vha->host_no,
  1947. cp->device->id, cp->device->lun, fcport->d_id.b.domain,
  1948. fcport->d_id.b.area, fcport->d_id.b.al_pa, ox_id,
  1949. cp->cmnd, scsi_bufflen(cp), rsp_info_len,
  1950. resid_len, fw_resid_len);
  1951. if (!res)
  1952. qla2x00_do_host_ramp_up(vha);
  1953. if (rsp->status_srb == NULL)
  1954. sp->done(ha, sp, res);
  1955. }
  1956. /**
  1957. * qla2x00_status_cont_entry() - Process a Status Continuations entry.
  1958. * @ha: SCSI driver HA context
  1959. * @pkt: Entry pointer
  1960. *
  1961. * Extended sense data.
  1962. */
  1963. static void
  1964. qla2x00_status_cont_entry(struct rsp_que *rsp, sts_cont_entry_t *pkt)
  1965. {
  1966. uint8_t sense_sz = 0;
  1967. struct qla_hw_data *ha = rsp->hw;
  1968. struct scsi_qla_host *vha = pci_get_drvdata(ha->pdev);
  1969. srb_t *sp = rsp->status_srb;
  1970. struct scsi_cmnd *cp;
  1971. uint32_t sense_len;
  1972. uint8_t *sense_ptr;
  1973. if (!sp || !GET_CMD_SENSE_LEN(sp))
  1974. return;
  1975. sense_len = GET_CMD_SENSE_LEN(sp);
  1976. sense_ptr = GET_CMD_SENSE_PTR(sp);
  1977. cp = GET_CMD_SP(sp);
  1978. if (cp == NULL) {
  1979. ql_log(ql_log_warn, vha, 0x3025,
  1980. "cmd is NULL: already returned to OS (sp=%p).\n", sp);
  1981. rsp->status_srb = NULL;
  1982. return;
  1983. }
  1984. if (sense_len > sizeof(pkt->data))
  1985. sense_sz = sizeof(pkt->data);
  1986. else
  1987. sense_sz = sense_len;
  1988. /* Move sense data. */
  1989. if (IS_FWI2_CAPABLE(ha))
  1990. host_to_fcp_swap(pkt->data, sizeof(pkt->data));
  1991. memcpy(sense_ptr, pkt->data, sense_sz);
  1992. ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x302c,
  1993. sense_ptr, sense_sz);
  1994. sense_len -= sense_sz;
  1995. sense_ptr += sense_sz;
  1996. SET_CMD_SENSE_PTR(sp, sense_ptr);
  1997. SET_CMD_SENSE_LEN(sp, sense_len);
  1998. /* Place command on done queue. */
  1999. if (sense_len == 0) {
  2000. rsp->status_srb = NULL;
  2001. sp->done(ha, sp, cp->result);
  2002. }
  2003. }
  2004. /**
  2005. * qla2x00_error_entry() - Process an error entry.
  2006. * @ha: SCSI driver HA context
  2007. * @pkt: Entry pointer
  2008. */
  2009. static void
  2010. qla2x00_error_entry(scsi_qla_host_t *vha, struct rsp_que *rsp, sts_entry_t *pkt)
  2011. {
  2012. srb_t *sp;
  2013. struct qla_hw_data *ha = vha->hw;
  2014. const char func[] = "ERROR-IOCB";
  2015. uint16_t que = MSW(pkt->handle);
  2016. struct req_que *req = NULL;
  2017. int res = DID_ERROR << 16;
  2018. ql_dbg(ql_dbg_async, vha, 0x502a,
  2019. "type of error status in response: 0x%x\n", pkt->entry_status);
  2020. if (que >= ha->max_req_queues || !ha->req_q_map[que])
  2021. goto fatal;
  2022. req = ha->req_q_map[que];
  2023. if (pkt->entry_status & RF_BUSY)
  2024. res = DID_BUS_BUSY << 16;
  2025. sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
  2026. if (sp) {
  2027. sp->done(ha, sp, res);
  2028. return;
  2029. }
  2030. fatal:
  2031. ql_log(ql_log_warn, vha, 0x5030,
  2032. "Error entry - invalid handle/queue.\n");
  2033. if (IS_P3P_TYPE(ha))
  2034. set_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags);
  2035. else
  2036. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2037. qla2xxx_wake_dpc(vha);
  2038. }
  2039. /**
  2040. * qla24xx_mbx_completion() - Process mailbox command completions.
  2041. * @ha: SCSI driver HA context
  2042. * @mb0: Mailbox0 register
  2043. */
  2044. static void
  2045. qla24xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  2046. {
  2047. uint16_t cnt;
  2048. uint32_t mboxes;
  2049. uint16_t __iomem *wptr;
  2050. struct qla_hw_data *ha = vha->hw;
  2051. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  2052. /* Read all mbox registers? */
  2053. mboxes = (1 << ha->mbx_count) - 1;
  2054. if (!ha->mcp)
  2055. ql_dbg(ql_dbg_async, vha, 0x504e, "MBX pointer ERROR.\n");
  2056. else
  2057. mboxes = ha->mcp->in_mb;
  2058. /* Load return mailbox registers. */
  2059. ha->flags.mbox_int = 1;
  2060. ha->mailbox_out[0] = mb0;
  2061. mboxes >>= 1;
  2062. wptr = (uint16_t __iomem *)&reg->mailbox1;
  2063. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  2064. if (mboxes & BIT_0)
  2065. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  2066. mboxes >>= 1;
  2067. wptr++;
  2068. }
  2069. }
  2070. /**
  2071. * qla24xx_process_response_queue() - Process response queue entries.
  2072. * @ha: SCSI driver HA context
  2073. */
  2074. void qla24xx_process_response_queue(struct scsi_qla_host *vha,
  2075. struct rsp_que *rsp)
  2076. {
  2077. struct sts_entry_24xx *pkt;
  2078. struct qla_hw_data *ha = vha->hw;
  2079. if (!vha->flags.online)
  2080. return;
  2081. while (rsp->ring_ptr->signature != RESPONSE_PROCESSED) {
  2082. pkt = (struct sts_entry_24xx *)rsp->ring_ptr;
  2083. rsp->ring_index++;
  2084. if (rsp->ring_index == rsp->length) {
  2085. rsp->ring_index = 0;
  2086. rsp->ring_ptr = rsp->ring;
  2087. } else {
  2088. rsp->ring_ptr++;
  2089. }
  2090. if (pkt->entry_status != 0) {
  2091. qla2x00_error_entry(vha, rsp, (sts_entry_t *) pkt);
  2092. (void)qlt_24xx_process_response_error(vha, pkt);
  2093. ((response_t *)pkt)->signature = RESPONSE_PROCESSED;
  2094. wmb();
  2095. continue;
  2096. }
  2097. switch (pkt->entry_type) {
  2098. case STATUS_TYPE:
  2099. qla2x00_status_entry(vha, rsp, pkt);
  2100. break;
  2101. case STATUS_CONT_TYPE:
  2102. qla2x00_status_cont_entry(rsp, (sts_cont_entry_t *)pkt);
  2103. break;
  2104. case VP_RPT_ID_IOCB_TYPE:
  2105. qla24xx_report_id_acquisition(vha,
  2106. (struct vp_rpt_id_entry_24xx *)pkt);
  2107. break;
  2108. case LOGINOUT_PORT_IOCB_TYPE:
  2109. qla24xx_logio_entry(vha, rsp->req,
  2110. (struct logio_entry_24xx *)pkt);
  2111. break;
  2112. case TSK_MGMT_IOCB_TYPE:
  2113. qla24xx_tm_iocb_entry(vha, rsp->req,
  2114. (struct tsk_mgmt_entry *)pkt);
  2115. break;
  2116. case CT_IOCB_TYPE:
  2117. qla24xx_els_ct_entry(vha, rsp->req, pkt, CT_IOCB_TYPE);
  2118. break;
  2119. case ELS_IOCB_TYPE:
  2120. qla24xx_els_ct_entry(vha, rsp->req, pkt, ELS_IOCB_TYPE);
  2121. break;
  2122. case ABTS_RECV_24XX:
  2123. /* ensure that the ATIO queue is empty */
  2124. qlt_24xx_process_atio_queue(vha);
  2125. case ABTS_RESP_24XX:
  2126. case CTIO_TYPE7:
  2127. case NOTIFY_ACK_TYPE:
  2128. qlt_response_pkt_all_vps(vha, (response_t *)pkt);
  2129. break;
  2130. case MARKER_TYPE:
  2131. /* Do nothing in this case, this check is to prevent it
  2132. * from falling into default case
  2133. */
  2134. break;
  2135. default:
  2136. /* Type Not Supported. */
  2137. ql_dbg(ql_dbg_async, vha, 0x5042,
  2138. "Received unknown response pkt type %x "
  2139. "entry status=%x.\n",
  2140. pkt->entry_type, pkt->entry_status);
  2141. break;
  2142. }
  2143. ((response_t *)pkt)->signature = RESPONSE_PROCESSED;
  2144. wmb();
  2145. }
  2146. /* Adjust ring index */
  2147. if (IS_P3P_TYPE(ha)) {
  2148. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  2149. WRT_REG_DWORD(&reg->rsp_q_out[0], rsp->ring_index);
  2150. } else
  2151. WRT_REG_DWORD(rsp->rsp_q_out, rsp->ring_index);
  2152. }
  2153. static void
  2154. qla2xxx_check_risc_status(scsi_qla_host_t *vha)
  2155. {
  2156. int rval;
  2157. uint32_t cnt;
  2158. struct qla_hw_data *ha = vha->hw;
  2159. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  2160. if (!IS_QLA25XX(ha) && !IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  2161. return;
  2162. rval = QLA_SUCCESS;
  2163. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  2164. RD_REG_DWORD(&reg->iobase_addr);
  2165. WRT_REG_DWORD(&reg->iobase_window, 0x0001);
  2166. for (cnt = 10000; (RD_REG_DWORD(&reg->iobase_window) & BIT_0) == 0 &&
  2167. rval == QLA_SUCCESS; cnt--) {
  2168. if (cnt) {
  2169. WRT_REG_DWORD(&reg->iobase_window, 0x0001);
  2170. udelay(10);
  2171. } else
  2172. rval = QLA_FUNCTION_TIMEOUT;
  2173. }
  2174. if (rval == QLA_SUCCESS)
  2175. goto next_test;
  2176. rval = QLA_SUCCESS;
  2177. WRT_REG_DWORD(&reg->iobase_window, 0x0003);
  2178. for (cnt = 100; (RD_REG_DWORD(&reg->iobase_window) & BIT_0) == 0 &&
  2179. rval == QLA_SUCCESS; cnt--) {
  2180. if (cnt) {
  2181. WRT_REG_DWORD(&reg->iobase_window, 0x0003);
  2182. udelay(10);
  2183. } else
  2184. rval = QLA_FUNCTION_TIMEOUT;
  2185. }
  2186. if (rval != QLA_SUCCESS)
  2187. goto done;
  2188. next_test:
  2189. if (RD_REG_DWORD(&reg->iobase_c8) & BIT_3)
  2190. ql_log(ql_log_info, vha, 0x504c,
  2191. "Additional code -- 0x55AA.\n");
  2192. done:
  2193. WRT_REG_DWORD(&reg->iobase_window, 0x0000);
  2194. RD_REG_DWORD(&reg->iobase_window);
  2195. }
  2196. /**
  2197. * qla24xx_intr_handler() - Process interrupts for the ISP23xx and ISP24xx.
  2198. * @irq:
  2199. * @dev_id: SCSI driver HA context
  2200. *
  2201. * Called by system whenever the host adapter generates an interrupt.
  2202. *
  2203. * Returns handled flag.
  2204. */
  2205. irqreturn_t
  2206. qla24xx_intr_handler(int irq, void *dev_id)
  2207. {
  2208. scsi_qla_host_t *vha;
  2209. struct qla_hw_data *ha;
  2210. struct device_reg_24xx __iomem *reg;
  2211. int status;
  2212. unsigned long iter;
  2213. uint32_t stat;
  2214. uint32_t hccr;
  2215. uint16_t mb[8];
  2216. struct rsp_que *rsp;
  2217. unsigned long flags;
  2218. rsp = (struct rsp_que *) dev_id;
  2219. if (!rsp) {
  2220. ql_log(ql_log_info, NULL, 0x5059,
  2221. "%s: NULL response queue pointer.\n", __func__);
  2222. return IRQ_NONE;
  2223. }
  2224. ha = rsp->hw;
  2225. reg = &ha->iobase->isp24;
  2226. status = 0;
  2227. if (unlikely(pci_channel_offline(ha->pdev)))
  2228. return IRQ_HANDLED;
  2229. spin_lock_irqsave(&ha->hardware_lock, flags);
  2230. vha = pci_get_drvdata(ha->pdev);
  2231. for (iter = 50; iter--; ) {
  2232. stat = RD_REG_DWORD(&reg->host_status);
  2233. if (stat & HSRX_RISC_PAUSED) {
  2234. if (unlikely(pci_channel_offline(ha->pdev)))
  2235. break;
  2236. hccr = RD_REG_DWORD(&reg->hccr);
  2237. ql_log(ql_log_warn, vha, 0x504b,
  2238. "RISC paused -- HCCR=%x, Dumping firmware.\n",
  2239. hccr);
  2240. qla2xxx_check_risc_status(vha);
  2241. ha->isp_ops->fw_dump(vha, 1);
  2242. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2243. break;
  2244. } else if ((stat & HSRX_RISC_INT) == 0)
  2245. break;
  2246. switch (stat & 0xff) {
  2247. case INTR_ROM_MB_SUCCESS:
  2248. case INTR_ROM_MB_FAILED:
  2249. case INTR_MB_SUCCESS:
  2250. case INTR_MB_FAILED:
  2251. qla24xx_mbx_completion(vha, MSW(stat));
  2252. status |= MBX_INTERRUPT;
  2253. break;
  2254. case INTR_ASYNC_EVENT:
  2255. mb[0] = MSW(stat);
  2256. mb[1] = RD_REG_WORD(&reg->mailbox1);
  2257. mb[2] = RD_REG_WORD(&reg->mailbox2);
  2258. mb[3] = RD_REG_WORD(&reg->mailbox3);
  2259. qla2x00_async_event(vha, rsp, mb);
  2260. break;
  2261. case INTR_RSP_QUE_UPDATE:
  2262. case INTR_RSP_QUE_UPDATE_83XX:
  2263. qla24xx_process_response_queue(vha, rsp);
  2264. break;
  2265. case INTR_ATIO_QUE_UPDATE:
  2266. qlt_24xx_process_atio_queue(vha);
  2267. break;
  2268. case INTR_ATIO_RSP_QUE_UPDATE:
  2269. qlt_24xx_process_atio_queue(vha);
  2270. qla24xx_process_response_queue(vha, rsp);
  2271. break;
  2272. default:
  2273. ql_dbg(ql_dbg_async, vha, 0x504f,
  2274. "Unrecognized interrupt type (%d).\n", stat * 0xff);
  2275. break;
  2276. }
  2277. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  2278. RD_REG_DWORD_RELAXED(&reg->hccr);
  2279. if (unlikely(IS_QLA83XX(ha) && (ha->pdev->revision == 1)))
  2280. ndelay(3500);
  2281. }
  2282. qla2x00_handle_mbx_completion(ha, status);
  2283. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2284. return IRQ_HANDLED;
  2285. }
  2286. static irqreturn_t
  2287. qla24xx_msix_rsp_q(int irq, void *dev_id)
  2288. {
  2289. struct qla_hw_data *ha;
  2290. struct rsp_que *rsp;
  2291. struct device_reg_24xx __iomem *reg;
  2292. struct scsi_qla_host *vha;
  2293. unsigned long flags;
  2294. rsp = (struct rsp_que *) dev_id;
  2295. if (!rsp) {
  2296. ql_log(ql_log_info, NULL, 0x505a,
  2297. "%s: NULL response queue pointer.\n", __func__);
  2298. return IRQ_NONE;
  2299. }
  2300. ha = rsp->hw;
  2301. reg = &ha->iobase->isp24;
  2302. spin_lock_irqsave(&ha->hardware_lock, flags);
  2303. vha = pci_get_drvdata(ha->pdev);
  2304. qla24xx_process_response_queue(vha, rsp);
  2305. if (!ha->flags.disable_msix_handshake) {
  2306. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  2307. RD_REG_DWORD_RELAXED(&reg->hccr);
  2308. }
  2309. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2310. return IRQ_HANDLED;
  2311. }
  2312. static irqreturn_t
  2313. qla25xx_msix_rsp_q(int irq, void *dev_id)
  2314. {
  2315. struct qla_hw_data *ha;
  2316. struct rsp_que *rsp;
  2317. struct device_reg_24xx __iomem *reg;
  2318. unsigned long flags;
  2319. rsp = (struct rsp_que *) dev_id;
  2320. if (!rsp) {
  2321. ql_log(ql_log_info, NULL, 0x505b,
  2322. "%s: NULL response queue pointer.\n", __func__);
  2323. return IRQ_NONE;
  2324. }
  2325. ha = rsp->hw;
  2326. /* Clear the interrupt, if enabled, for this response queue */
  2327. if (!ha->flags.disable_msix_handshake) {
  2328. reg = &ha->iobase->isp24;
  2329. spin_lock_irqsave(&ha->hardware_lock, flags);
  2330. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  2331. RD_REG_DWORD_RELAXED(&reg->hccr);
  2332. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2333. }
  2334. queue_work_on((int) (rsp->id - 1), ha->wq, &rsp->q_work);
  2335. return IRQ_HANDLED;
  2336. }
  2337. static irqreturn_t
  2338. qla24xx_msix_default(int irq, void *dev_id)
  2339. {
  2340. scsi_qla_host_t *vha;
  2341. struct qla_hw_data *ha;
  2342. struct rsp_que *rsp;
  2343. struct device_reg_24xx __iomem *reg;
  2344. int status;
  2345. uint32_t stat;
  2346. uint32_t hccr;
  2347. uint16_t mb[8];
  2348. unsigned long flags;
  2349. rsp = (struct rsp_que *) dev_id;
  2350. if (!rsp) {
  2351. ql_log(ql_log_info, NULL, 0x505c,
  2352. "%s: NULL response queue pointer.\n", __func__);
  2353. return IRQ_NONE;
  2354. }
  2355. ha = rsp->hw;
  2356. reg = &ha->iobase->isp24;
  2357. status = 0;
  2358. spin_lock_irqsave(&ha->hardware_lock, flags);
  2359. vha = pci_get_drvdata(ha->pdev);
  2360. do {
  2361. stat = RD_REG_DWORD(&reg->host_status);
  2362. if (stat & HSRX_RISC_PAUSED) {
  2363. if (unlikely(pci_channel_offline(ha->pdev)))
  2364. break;
  2365. hccr = RD_REG_DWORD(&reg->hccr);
  2366. ql_log(ql_log_info, vha, 0x5050,
  2367. "RISC paused -- HCCR=%x, Dumping firmware.\n",
  2368. hccr);
  2369. qla2xxx_check_risc_status(vha);
  2370. ha->isp_ops->fw_dump(vha, 1);
  2371. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2372. break;
  2373. } else if ((stat & HSRX_RISC_INT) == 0)
  2374. break;
  2375. switch (stat & 0xff) {
  2376. case INTR_ROM_MB_SUCCESS:
  2377. case INTR_ROM_MB_FAILED:
  2378. case INTR_MB_SUCCESS:
  2379. case INTR_MB_FAILED:
  2380. qla24xx_mbx_completion(vha, MSW(stat));
  2381. status |= MBX_INTERRUPT;
  2382. break;
  2383. case INTR_ASYNC_EVENT:
  2384. mb[0] = MSW(stat);
  2385. mb[1] = RD_REG_WORD(&reg->mailbox1);
  2386. mb[2] = RD_REG_WORD(&reg->mailbox2);
  2387. mb[3] = RD_REG_WORD(&reg->mailbox3);
  2388. qla2x00_async_event(vha, rsp, mb);
  2389. break;
  2390. case INTR_RSP_QUE_UPDATE:
  2391. case INTR_RSP_QUE_UPDATE_83XX:
  2392. qla24xx_process_response_queue(vha, rsp);
  2393. break;
  2394. case INTR_ATIO_QUE_UPDATE:
  2395. qlt_24xx_process_atio_queue(vha);
  2396. break;
  2397. case INTR_ATIO_RSP_QUE_UPDATE:
  2398. qlt_24xx_process_atio_queue(vha);
  2399. qla24xx_process_response_queue(vha, rsp);
  2400. break;
  2401. default:
  2402. ql_dbg(ql_dbg_async, vha, 0x5051,
  2403. "Unrecognized interrupt type (%d).\n", stat & 0xff);
  2404. break;
  2405. }
  2406. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  2407. } while (0);
  2408. qla2x00_handle_mbx_completion(ha, status);
  2409. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2410. return IRQ_HANDLED;
  2411. }
  2412. /* Interrupt handling helpers. */
  2413. struct qla_init_msix_entry {
  2414. const char *name;
  2415. irq_handler_t handler;
  2416. };
  2417. static struct qla_init_msix_entry msix_entries[3] = {
  2418. { "qla2xxx (default)", qla24xx_msix_default },
  2419. { "qla2xxx (rsp_q)", qla24xx_msix_rsp_q },
  2420. { "qla2xxx (multiq)", qla25xx_msix_rsp_q },
  2421. };
  2422. static struct qla_init_msix_entry qla82xx_msix_entries[2] = {
  2423. { "qla2xxx (default)", qla82xx_msix_default },
  2424. { "qla2xxx (rsp_q)", qla82xx_msix_rsp_q },
  2425. };
  2426. static struct qla_init_msix_entry qla83xx_msix_entries[3] = {
  2427. { "qla2xxx (default)", qla24xx_msix_default },
  2428. { "qla2xxx (rsp_q)", qla24xx_msix_rsp_q },
  2429. { "qla2xxx (atio_q)", qla83xx_msix_atio_q },
  2430. };
  2431. static void
  2432. qla24xx_disable_msix(struct qla_hw_data *ha)
  2433. {
  2434. int i;
  2435. struct qla_msix_entry *qentry;
  2436. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2437. for (i = 0; i < ha->msix_count; i++) {
  2438. qentry = &ha->msix_entries[i];
  2439. if (qentry->have_irq)
  2440. free_irq(qentry->vector, qentry->rsp);
  2441. }
  2442. pci_disable_msix(ha->pdev);
  2443. kfree(ha->msix_entries);
  2444. ha->msix_entries = NULL;
  2445. ha->flags.msix_enabled = 0;
  2446. ql_dbg(ql_dbg_init, vha, 0x0042,
  2447. "Disabled the MSI.\n");
  2448. }
  2449. static int
  2450. qla24xx_enable_msix(struct qla_hw_data *ha, struct rsp_que *rsp)
  2451. {
  2452. #define MIN_MSIX_COUNT 2
  2453. int i, ret;
  2454. struct msix_entry *entries;
  2455. struct qla_msix_entry *qentry;
  2456. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2457. entries = kzalloc(sizeof(struct msix_entry) * ha->msix_count,
  2458. GFP_KERNEL);
  2459. if (!entries) {
  2460. ql_log(ql_log_warn, vha, 0x00bc,
  2461. "Failed to allocate memory for msix_entry.\n");
  2462. return -ENOMEM;
  2463. }
  2464. for (i = 0; i < ha->msix_count; i++)
  2465. entries[i].entry = i;
  2466. ret = pci_enable_msix(ha->pdev, entries, ha->msix_count);
  2467. if (ret) {
  2468. if (ret < MIN_MSIX_COUNT)
  2469. goto msix_failed;
  2470. ql_log(ql_log_warn, vha, 0x00c6,
  2471. "MSI-X: Failed to enable support "
  2472. "-- %d/%d\n Retry with %d vectors.\n",
  2473. ha->msix_count, ret, ret);
  2474. ha->msix_count = ret;
  2475. ret = pci_enable_msix(ha->pdev, entries, ha->msix_count);
  2476. if (ret) {
  2477. msix_failed:
  2478. ql_log(ql_log_fatal, vha, 0x00c7,
  2479. "MSI-X: Failed to enable support, "
  2480. "giving up -- %d/%d.\n",
  2481. ha->msix_count, ret);
  2482. goto msix_out;
  2483. }
  2484. ha->max_rsp_queues = ha->msix_count - 1;
  2485. }
  2486. ha->msix_entries = kzalloc(sizeof(struct qla_msix_entry) *
  2487. ha->msix_count, GFP_KERNEL);
  2488. if (!ha->msix_entries) {
  2489. ql_log(ql_log_fatal, vha, 0x00c8,
  2490. "Failed to allocate memory for ha->msix_entries.\n");
  2491. ret = -ENOMEM;
  2492. goto msix_out;
  2493. }
  2494. ha->flags.msix_enabled = 1;
  2495. for (i = 0; i < ha->msix_count; i++) {
  2496. qentry = &ha->msix_entries[i];
  2497. qentry->vector = entries[i].vector;
  2498. qentry->entry = entries[i].entry;
  2499. qentry->have_irq = 0;
  2500. qentry->rsp = NULL;
  2501. }
  2502. /* Enable MSI-X vectors for the base queue */
  2503. for (i = 0; i < ha->msix_count; i++) {
  2504. qentry = &ha->msix_entries[i];
  2505. if (QLA_TGT_MODE_ENABLED() && IS_ATIO_MSIX_CAPABLE(ha)) {
  2506. ret = request_irq(qentry->vector,
  2507. qla83xx_msix_entries[i].handler,
  2508. 0, qla83xx_msix_entries[i].name, rsp);
  2509. } else if (IS_P3P_TYPE(ha)) {
  2510. ret = request_irq(qentry->vector,
  2511. qla82xx_msix_entries[i].handler,
  2512. 0, qla82xx_msix_entries[i].name, rsp);
  2513. } else {
  2514. ret = request_irq(qentry->vector,
  2515. msix_entries[i].handler,
  2516. 0, msix_entries[i].name, rsp);
  2517. }
  2518. if (ret) {
  2519. ql_log(ql_log_fatal, vha, 0x00cb,
  2520. "MSI-X: unable to register handler -- %x/%d.\n",
  2521. qentry->vector, ret);
  2522. qla24xx_disable_msix(ha);
  2523. ha->mqenable = 0;
  2524. goto msix_out;
  2525. }
  2526. qentry->have_irq = 1;
  2527. qentry->rsp = rsp;
  2528. rsp->msix = qentry;
  2529. }
  2530. /* Enable MSI-X vector for response queue update for queue 0 */
  2531. if (IS_QLA83XX(ha)) {
  2532. if (ha->msixbase && ha->mqiobase &&
  2533. (ha->max_rsp_queues > 1 || ha->max_req_queues > 1))
  2534. ha->mqenable = 1;
  2535. } else
  2536. if (ha->mqiobase
  2537. && (ha->max_rsp_queues > 1 || ha->max_req_queues > 1))
  2538. ha->mqenable = 1;
  2539. ql_dbg(ql_dbg_multiq, vha, 0xc005,
  2540. "mqiobase=%p, max_rsp_queues=%d, max_req_queues=%d.\n",
  2541. ha->mqiobase, ha->max_rsp_queues, ha->max_req_queues);
  2542. ql_dbg(ql_dbg_init, vha, 0x0055,
  2543. "mqiobase=%p, max_rsp_queues=%d, max_req_queues=%d.\n",
  2544. ha->mqiobase, ha->max_rsp_queues, ha->max_req_queues);
  2545. msix_out:
  2546. kfree(entries);
  2547. return ret;
  2548. }
  2549. int
  2550. qla2x00_request_irqs(struct qla_hw_data *ha, struct rsp_que *rsp)
  2551. {
  2552. int ret;
  2553. device_reg_t __iomem *reg = ha->iobase;
  2554. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2555. /* If possible, enable MSI-X. */
  2556. if (!IS_QLA2432(ha) && !IS_QLA2532(ha) && !IS_QLA8432(ha) &&
  2557. !IS_CNA_CAPABLE(ha) && !IS_QLA2031(ha) && !IS_QLAFX00(ha))
  2558. goto skip_msi;
  2559. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  2560. (ha->pdev->subsystem_device == 0x7040 ||
  2561. ha->pdev->subsystem_device == 0x7041 ||
  2562. ha->pdev->subsystem_device == 0x1705)) {
  2563. ql_log(ql_log_warn, vha, 0x0034,
  2564. "MSI-X: Unsupported ISP 2432 SSVID/SSDID (0x%X,0x%X).\n",
  2565. ha->pdev->subsystem_vendor,
  2566. ha->pdev->subsystem_device);
  2567. goto skip_msi;
  2568. }
  2569. if (IS_QLA2432(ha) && (ha->pdev->revision < QLA_MSIX_CHIP_REV_24XX)) {
  2570. ql_log(ql_log_warn, vha, 0x0035,
  2571. "MSI-X; Unsupported ISP2432 (0x%X, 0x%X).\n",
  2572. ha->pdev->revision, QLA_MSIX_CHIP_REV_24XX);
  2573. goto skip_msix;
  2574. }
  2575. ret = qla24xx_enable_msix(ha, rsp);
  2576. if (!ret) {
  2577. ql_dbg(ql_dbg_init, vha, 0x0036,
  2578. "MSI-X: Enabled (0x%X, 0x%X).\n",
  2579. ha->chip_revision, ha->fw_attributes);
  2580. goto clear_risc_ints;
  2581. }
  2582. ql_log(ql_log_info, vha, 0x0037,
  2583. "MSI-X Falling back-to MSI mode -%d.\n", ret);
  2584. skip_msix:
  2585. if (!IS_QLA24XX(ha) && !IS_QLA2532(ha) && !IS_QLA8432(ha) &&
  2586. !IS_QLA8001(ha) && !IS_P3P_TYPE(ha) && !IS_QLAFX00(ha))
  2587. goto skip_msi;
  2588. ret = pci_enable_msi(ha->pdev);
  2589. if (!ret) {
  2590. ql_dbg(ql_dbg_init, vha, 0x0038,
  2591. "MSI: Enabled.\n");
  2592. ha->flags.msi_enabled = 1;
  2593. } else
  2594. ql_log(ql_log_warn, vha, 0x0039,
  2595. "MSI-X; Falling back-to INTa mode -- %d.\n", ret);
  2596. /* Skip INTx on ISP82xx. */
  2597. if (!ha->flags.msi_enabled && IS_QLA82XX(ha))
  2598. return QLA_FUNCTION_FAILED;
  2599. skip_msi:
  2600. ret = request_irq(ha->pdev->irq, ha->isp_ops->intr_handler,
  2601. ha->flags.msi_enabled ? 0 : IRQF_SHARED,
  2602. QLA2XXX_DRIVER_NAME, rsp);
  2603. if (ret) {
  2604. ql_log(ql_log_warn, vha, 0x003a,
  2605. "Failed to reserve interrupt %d already in use.\n",
  2606. ha->pdev->irq);
  2607. goto fail;
  2608. } else if (!ha->flags.msi_enabled) {
  2609. ql_dbg(ql_dbg_init, vha, 0x0125,
  2610. "INTa mode: Enabled.\n");
  2611. ha->flags.mr_intr_valid = 1;
  2612. }
  2613. clear_risc_ints:
  2614. spin_lock_irq(&ha->hardware_lock);
  2615. if (!IS_FWI2_CAPABLE(ha))
  2616. WRT_REG_WORD(&reg->isp.semaphore, 0);
  2617. spin_unlock_irq(&ha->hardware_lock);
  2618. fail:
  2619. return ret;
  2620. }
  2621. void
  2622. qla2x00_free_irqs(scsi_qla_host_t *vha)
  2623. {
  2624. struct qla_hw_data *ha = vha->hw;
  2625. struct rsp_que *rsp;
  2626. /*
  2627. * We need to check that ha->rsp_q_map is valid in case we are called
  2628. * from a probe failure context.
  2629. */
  2630. if (!ha->rsp_q_map || !ha->rsp_q_map[0])
  2631. return;
  2632. rsp = ha->rsp_q_map[0];
  2633. if (ha->flags.msix_enabled)
  2634. qla24xx_disable_msix(ha);
  2635. else if (ha->flags.msi_enabled) {
  2636. free_irq(ha->pdev->irq, rsp);
  2637. pci_disable_msi(ha->pdev);
  2638. } else
  2639. free_irq(ha->pdev->irq, rsp);
  2640. }
  2641. int qla25xx_request_irq(struct rsp_que *rsp)
  2642. {
  2643. struct qla_hw_data *ha = rsp->hw;
  2644. struct qla_init_msix_entry *intr = &msix_entries[2];
  2645. struct qla_msix_entry *msix = rsp->msix;
  2646. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2647. int ret;
  2648. ret = request_irq(msix->vector, intr->handler, 0, intr->name, rsp);
  2649. if (ret) {
  2650. ql_log(ql_log_fatal, vha, 0x00e6,
  2651. "MSI-X: Unable to register handler -- %x/%d.\n",
  2652. msix->vector, ret);
  2653. return ret;
  2654. }
  2655. msix->have_irq = 1;
  2656. msix->rsp = rsp;
  2657. return ret;
  2658. }