qla_def.h 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/firmware.h>
  25. #include <linux/aer.h>
  26. #include <linux/mutex.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_cmnd.h>
  31. #include <scsi/scsi_transport_fc.h>
  32. #include <scsi/scsi_bsg_fc.h>
  33. #include "qla_bsg.h"
  34. #include "qla_nx.h"
  35. #include "qla_nx2.h"
  36. #define QLA2XXX_DRIVER_NAME "qla2xxx"
  37. #define QLA2XXX_APIDEV "ql2xapidev"
  38. #define QLA2XXX_MANUFACTURER "QLogic Corporation"
  39. /*
  40. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  41. * but that's fine as we don't look at the last 24 ones for
  42. * ISP2100 HBAs.
  43. */
  44. #define MAILBOX_REGISTER_COUNT_2100 8
  45. #define MAILBOX_REGISTER_COUNT_2200 24
  46. #define MAILBOX_REGISTER_COUNT 32
  47. #define QLA2200A_RISC_ROM_VER 4
  48. #define FPM_2300 6
  49. #define FPM_2310 7
  50. #include "qla_settings.h"
  51. /*
  52. * Data bit definitions
  53. */
  54. #define BIT_0 0x1
  55. #define BIT_1 0x2
  56. #define BIT_2 0x4
  57. #define BIT_3 0x8
  58. #define BIT_4 0x10
  59. #define BIT_5 0x20
  60. #define BIT_6 0x40
  61. #define BIT_7 0x80
  62. #define BIT_8 0x100
  63. #define BIT_9 0x200
  64. #define BIT_10 0x400
  65. #define BIT_11 0x800
  66. #define BIT_12 0x1000
  67. #define BIT_13 0x2000
  68. #define BIT_14 0x4000
  69. #define BIT_15 0x8000
  70. #define BIT_16 0x10000
  71. #define BIT_17 0x20000
  72. #define BIT_18 0x40000
  73. #define BIT_19 0x80000
  74. #define BIT_20 0x100000
  75. #define BIT_21 0x200000
  76. #define BIT_22 0x400000
  77. #define BIT_23 0x800000
  78. #define BIT_24 0x1000000
  79. #define BIT_25 0x2000000
  80. #define BIT_26 0x4000000
  81. #define BIT_27 0x8000000
  82. #define BIT_28 0x10000000
  83. #define BIT_29 0x20000000
  84. #define BIT_30 0x40000000
  85. #define BIT_31 0x80000000
  86. #define LSB(x) ((uint8_t)(x))
  87. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  88. #define LSW(x) ((uint16_t)(x))
  89. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  90. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  91. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  92. #define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
  93. /*
  94. * I/O register
  95. */
  96. #define RD_REG_BYTE(addr) readb(addr)
  97. #define RD_REG_WORD(addr) readw(addr)
  98. #define RD_REG_DWORD(addr) readl(addr)
  99. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  100. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  101. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  102. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  103. #define WRT_REG_WORD(addr, data) writew(data,addr)
  104. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  105. /*
  106. * ISP83XX specific remote register addresses
  107. */
  108. #define QLA83XX_LED_PORT0 0x00201320
  109. #define QLA83XX_LED_PORT1 0x00201328
  110. #define QLA83XX_IDC_DEV_STATE 0x22102384
  111. #define QLA83XX_IDC_MAJOR_VERSION 0x22102380
  112. #define QLA83XX_IDC_MINOR_VERSION 0x22102398
  113. #define QLA83XX_IDC_DRV_PRESENCE 0x22102388
  114. #define QLA83XX_IDC_DRIVER_ACK 0x2210238c
  115. #define QLA83XX_IDC_CONTROL 0x22102390
  116. #define QLA83XX_IDC_AUDIT 0x22102394
  117. #define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
  118. #define QLA83XX_DRIVER_LOCKID 0x22102104
  119. #define QLA83XX_DRIVER_LOCK 0x8111c028
  120. #define QLA83XX_DRIVER_UNLOCK 0x8111c02c
  121. #define QLA83XX_FLASH_LOCKID 0x22102100
  122. #define QLA83XX_FLASH_LOCK 0x8111c010
  123. #define QLA83XX_FLASH_UNLOCK 0x8111c014
  124. #define QLA83XX_DEV_PARTINFO1 0x221023e0
  125. #define QLA83XX_DEV_PARTINFO2 0x221023e4
  126. #define QLA83XX_FW_HEARTBEAT 0x221020b0
  127. #define QLA83XX_PEG_HALT_STATUS1 0x221020a8
  128. #define QLA83XX_PEG_HALT_STATUS2 0x221020ac
  129. /* 83XX: Macros defining 8200 AEN Reason codes */
  130. #define IDC_DEVICE_STATE_CHANGE BIT_0
  131. #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
  132. #define IDC_NIC_FW_REPORTED_FAILURE BIT_2
  133. #define IDC_HEARTBEAT_FAILURE BIT_3
  134. /* 83XX: Macros defining 8200 AEN Error-levels */
  135. #define ERR_LEVEL_NON_FATAL 0x1
  136. #define ERR_LEVEL_RECOVERABLE_FATAL 0x2
  137. #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
  138. /* 83XX: Macros for IDC Version */
  139. #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
  140. #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
  141. /* 83XX: Macros for scheduling dpc tasks */
  142. #define QLA83XX_NIC_CORE_RESET 0x1
  143. #define QLA83XX_IDC_STATE_HANDLER 0x2
  144. #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
  145. /* 83XX: Macros for defining IDC-Control bits */
  146. #define QLA83XX_IDC_RESET_DISABLED BIT_0
  147. #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
  148. /* 83XX: Macros for different timeouts */
  149. #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
  150. #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
  151. #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
  152. /* 83XX: Macros for defining class in DEV-Partition Info register */
  153. #define QLA83XX_CLASS_TYPE_NONE 0x0
  154. #define QLA83XX_CLASS_TYPE_NIC 0x1
  155. #define QLA83XX_CLASS_TYPE_FCOE 0x2
  156. #define QLA83XX_CLASS_TYPE_ISCSI 0x3
  157. /* 83XX: Macros for IDC Lock-Recovery stages */
  158. #define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
  159. * lock-recovery
  160. */
  161. #define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
  162. /* 83XX: Macros for IDC Audit type */
  163. #define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
  164. * dev-state change to NEED-RESET
  165. * or NEED-QUIESCENT
  166. */
  167. #define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
  168. * reset-recovery completion is
  169. * second
  170. */
  171. /*
  172. * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
  173. * 133Mhz slot.
  174. */
  175. #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
  176. #define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
  177. /*
  178. * Fibre Channel device definitions.
  179. */
  180. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  181. #define MAX_FIBRE_DEVICES_2100 512
  182. #define MAX_FIBRE_DEVICES_2400 2048
  183. #define MAX_FIBRE_DEVICES_LOOP 128
  184. #define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
  185. #define LOOPID_MAP_SIZE (ha->max_fibre_devices)
  186. #define MAX_FIBRE_LUNS 0xFFFF
  187. #define MAX_HOST_COUNT 16
  188. /*
  189. * Host adapter default definitions.
  190. */
  191. #define MAX_BUSES 1 /* We only have one bus today */
  192. #define MIN_LUNS 8
  193. #define MAX_LUNS MAX_FIBRE_LUNS
  194. #define MAX_CMDS_PER_LUN 255
  195. /*
  196. * Fibre Channel device definitions.
  197. */
  198. #define SNS_LAST_LOOP_ID_2100 0xfe
  199. #define SNS_LAST_LOOP_ID_2300 0x7ff
  200. #define LAST_LOCAL_LOOP_ID 0x7d
  201. #define SNS_FL_PORT 0x7e
  202. #define FABRIC_CONTROLLER 0x7f
  203. #define SIMPLE_NAME_SERVER 0x80
  204. #define SNS_FIRST_LOOP_ID 0x81
  205. #define MANAGEMENT_SERVER 0xfe
  206. #define BROADCAST 0xff
  207. /*
  208. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  209. * valid range of an N-PORT id is 0 through 0x7ef.
  210. */
  211. #define NPH_LAST_HANDLE 0x7ef
  212. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  213. #define NPH_SNS 0x7fc /* FFFFFC */
  214. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  215. #define NPH_F_PORT 0x7fe /* FFFFFE */
  216. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  217. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  218. #include "qla_fw.h"
  219. /*
  220. * Timeout timer counts in seconds
  221. */
  222. #define PORT_RETRY_TIME 1
  223. #define LOOP_DOWN_TIMEOUT 60
  224. #define LOOP_DOWN_TIME 255 /* 240 */
  225. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  226. #define DEFAULT_OUTSTANDING_COMMANDS 1024
  227. #define MIN_OUTSTANDING_COMMANDS 128
  228. /* ISP request and response entry counts (37-65535) */
  229. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  230. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  231. #define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
  232. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  233. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  234. #define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
  235. #define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
  236. #define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
  237. struct req_que;
  238. /*
  239. * (sd.h is not exported, hence local inclusion)
  240. * Data Integrity Field tuple.
  241. */
  242. struct sd_dif_tuple {
  243. __be16 guard_tag; /* Checksum */
  244. __be16 app_tag; /* Opaque storage */
  245. __be32 ref_tag; /* Target LBA or indirect LBA */
  246. };
  247. /*
  248. * SCSI Request Block
  249. */
  250. struct srb_cmd {
  251. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  252. uint32_t request_sense_length;
  253. uint32_t fw_sense_length;
  254. uint8_t *request_sense_ptr;
  255. void *ctx;
  256. };
  257. /*
  258. * SRB flag definitions
  259. */
  260. #define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
  261. #define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
  262. #define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
  263. #define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
  264. #define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
  265. /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
  266. #define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
  267. /*
  268. * SRB extensions.
  269. */
  270. struct srb_iocb {
  271. union {
  272. struct {
  273. uint16_t flags;
  274. #define SRB_LOGIN_RETRIED BIT_0
  275. #define SRB_LOGIN_COND_PLOGI BIT_1
  276. #define SRB_LOGIN_SKIP_PRLI BIT_2
  277. uint16_t data[2];
  278. } logio;
  279. struct {
  280. /*
  281. * Values for flags field below are as
  282. * defined in tsk_mgmt_entry struct
  283. * for control_flags field in qla_fw.h.
  284. */
  285. uint32_t flags;
  286. uint32_t lun;
  287. uint32_t data;
  288. struct completion comp;
  289. __le16 comp_status;
  290. } tmf;
  291. struct {
  292. #define SRB_FXDISC_REQ_DMA_VALID BIT_0
  293. #define SRB_FXDISC_RESP_DMA_VALID BIT_1
  294. #define SRB_FXDISC_REQ_DWRD_VALID BIT_2
  295. #define SRB_FXDISC_RSP_DWRD_VALID BIT_3
  296. #define FXDISC_TIMEOUT 20
  297. uint8_t flags;
  298. uint32_t req_len;
  299. uint32_t rsp_len;
  300. void *req_addr;
  301. void *rsp_addr;
  302. dma_addr_t req_dma_handle;
  303. dma_addr_t rsp_dma_handle;
  304. __le32 adapter_id;
  305. __le32 adapter_id_hi;
  306. __le16 req_func_type;
  307. __le32 req_data;
  308. __le32 req_data_extra;
  309. __le32 result;
  310. __le32 seq_number;
  311. __le16 fw_flags;
  312. struct completion fxiocb_comp;
  313. __le32 reserved_0;
  314. uint8_t reserved_1;
  315. } fxiocb;
  316. struct {
  317. uint32_t cmd_hndl;
  318. __le16 comp_status;
  319. struct completion comp;
  320. } abt;
  321. } u;
  322. struct timer_list timer;
  323. void (*timeout)(void *);
  324. };
  325. /* Values for srb_ctx type */
  326. #define SRB_LOGIN_CMD 1
  327. #define SRB_LOGOUT_CMD 2
  328. #define SRB_ELS_CMD_RPT 3
  329. #define SRB_ELS_CMD_HST 4
  330. #define SRB_CT_CMD 5
  331. #define SRB_ADISC_CMD 6
  332. #define SRB_TM_CMD 7
  333. #define SRB_SCSI_CMD 8
  334. #define SRB_BIDI_CMD 9
  335. #define SRB_FXIOCB_DCMD 10
  336. #define SRB_FXIOCB_BCMD 11
  337. #define SRB_ABT_CMD 12
  338. typedef struct srb {
  339. atomic_t ref_count;
  340. struct fc_port *fcport;
  341. uint32_t handle;
  342. uint16_t flags;
  343. uint16_t type;
  344. char *name;
  345. int iocbs;
  346. union {
  347. struct srb_iocb iocb_cmd;
  348. struct fc_bsg_job *bsg_job;
  349. struct srb_cmd scmd;
  350. } u;
  351. void (*done)(void *, void *, int);
  352. void (*free)(void *, void *);
  353. } srb_t;
  354. #define GET_CMD_SP(sp) (sp->u.scmd.cmd)
  355. #define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
  356. #define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
  357. #define GET_CMD_SENSE_LEN(sp) \
  358. (sp->u.scmd.request_sense_length)
  359. #define SET_CMD_SENSE_LEN(sp, len) \
  360. (sp->u.scmd.request_sense_length = len)
  361. #define GET_CMD_SENSE_PTR(sp) \
  362. (sp->u.scmd.request_sense_ptr)
  363. #define SET_CMD_SENSE_PTR(sp, ptr) \
  364. (sp->u.scmd.request_sense_ptr = ptr)
  365. #define GET_FW_SENSE_LEN(sp) \
  366. (sp->u.scmd.fw_sense_length)
  367. #define SET_FW_SENSE_LEN(sp, len) \
  368. (sp->u.scmd.fw_sense_length = len)
  369. struct msg_echo_lb {
  370. dma_addr_t send_dma;
  371. dma_addr_t rcv_dma;
  372. uint16_t req_sg_cnt;
  373. uint16_t rsp_sg_cnt;
  374. uint16_t options;
  375. uint32_t transfer_size;
  376. uint32_t iteration_count;
  377. };
  378. /*
  379. * ISP I/O Register Set structure definitions.
  380. */
  381. struct device_reg_2xxx {
  382. uint16_t flash_address; /* Flash BIOS address */
  383. uint16_t flash_data; /* Flash BIOS data */
  384. uint16_t unused_1[1]; /* Gap */
  385. uint16_t ctrl_status; /* Control/Status */
  386. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  387. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  388. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  389. uint16_t ictrl; /* Interrupt control */
  390. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  391. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  392. uint16_t istatus; /* Interrupt status */
  393. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  394. uint16_t semaphore; /* Semaphore */
  395. uint16_t nvram; /* NVRAM register. */
  396. #define NVR_DESELECT 0
  397. #define NVR_BUSY BIT_15
  398. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  399. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  400. #define NVR_DATA_IN BIT_3
  401. #define NVR_DATA_OUT BIT_2
  402. #define NVR_SELECT BIT_1
  403. #define NVR_CLOCK BIT_0
  404. #define NVR_WAIT_CNT 20000
  405. union {
  406. struct {
  407. uint16_t mailbox0;
  408. uint16_t mailbox1;
  409. uint16_t mailbox2;
  410. uint16_t mailbox3;
  411. uint16_t mailbox4;
  412. uint16_t mailbox5;
  413. uint16_t mailbox6;
  414. uint16_t mailbox7;
  415. uint16_t unused_2[59]; /* Gap */
  416. } __attribute__((packed)) isp2100;
  417. struct {
  418. /* Request Queue */
  419. uint16_t req_q_in; /* In-Pointer */
  420. uint16_t req_q_out; /* Out-Pointer */
  421. /* Response Queue */
  422. uint16_t rsp_q_in; /* In-Pointer */
  423. uint16_t rsp_q_out; /* Out-Pointer */
  424. /* RISC to Host Status */
  425. uint32_t host_status;
  426. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  427. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  428. /* Host to Host Semaphore */
  429. uint16_t host_semaphore;
  430. uint16_t unused_3[17]; /* Gap */
  431. uint16_t mailbox0;
  432. uint16_t mailbox1;
  433. uint16_t mailbox2;
  434. uint16_t mailbox3;
  435. uint16_t mailbox4;
  436. uint16_t mailbox5;
  437. uint16_t mailbox6;
  438. uint16_t mailbox7;
  439. uint16_t mailbox8;
  440. uint16_t mailbox9;
  441. uint16_t mailbox10;
  442. uint16_t mailbox11;
  443. uint16_t mailbox12;
  444. uint16_t mailbox13;
  445. uint16_t mailbox14;
  446. uint16_t mailbox15;
  447. uint16_t mailbox16;
  448. uint16_t mailbox17;
  449. uint16_t mailbox18;
  450. uint16_t mailbox19;
  451. uint16_t mailbox20;
  452. uint16_t mailbox21;
  453. uint16_t mailbox22;
  454. uint16_t mailbox23;
  455. uint16_t mailbox24;
  456. uint16_t mailbox25;
  457. uint16_t mailbox26;
  458. uint16_t mailbox27;
  459. uint16_t mailbox28;
  460. uint16_t mailbox29;
  461. uint16_t mailbox30;
  462. uint16_t mailbox31;
  463. uint16_t fb_cmd;
  464. uint16_t unused_4[10]; /* Gap */
  465. } __attribute__((packed)) isp2300;
  466. } u;
  467. uint16_t fpm_diag_config;
  468. uint16_t unused_5[0x4]; /* Gap */
  469. uint16_t risc_hw;
  470. uint16_t unused_5_1; /* Gap */
  471. uint16_t pcr; /* Processor Control Register. */
  472. uint16_t unused_6[0x5]; /* Gap */
  473. uint16_t mctr; /* Memory Configuration and Timing. */
  474. uint16_t unused_7[0x3]; /* Gap */
  475. uint16_t fb_cmd_2100; /* Unused on 23XX */
  476. uint16_t unused_8[0x3]; /* Gap */
  477. uint16_t hccr; /* Host command & control register. */
  478. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  479. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  480. /* HCCR commands */
  481. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  482. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  483. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  484. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  485. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  486. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  487. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  488. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  489. uint16_t unused_9[5]; /* Gap */
  490. uint16_t gpiod; /* GPIO Data register. */
  491. uint16_t gpioe; /* GPIO Enable register. */
  492. #define GPIO_LED_MASK 0x00C0
  493. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  494. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  495. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  496. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  497. #define GPIO_LED_ALL_OFF 0x0000
  498. #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
  499. #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
  500. union {
  501. struct {
  502. uint16_t unused_10[8]; /* Gap */
  503. uint16_t mailbox8;
  504. uint16_t mailbox9;
  505. uint16_t mailbox10;
  506. uint16_t mailbox11;
  507. uint16_t mailbox12;
  508. uint16_t mailbox13;
  509. uint16_t mailbox14;
  510. uint16_t mailbox15;
  511. uint16_t mailbox16;
  512. uint16_t mailbox17;
  513. uint16_t mailbox18;
  514. uint16_t mailbox19;
  515. uint16_t mailbox20;
  516. uint16_t mailbox21;
  517. uint16_t mailbox22;
  518. uint16_t mailbox23; /* Also probe reg. */
  519. } __attribute__((packed)) isp2200;
  520. } u_end;
  521. };
  522. struct device_reg_25xxmq {
  523. uint32_t req_q_in;
  524. uint32_t req_q_out;
  525. uint32_t rsp_q_in;
  526. uint32_t rsp_q_out;
  527. uint32_t atio_q_in;
  528. uint32_t atio_q_out;
  529. };
  530. struct device_reg_fx00 {
  531. uint32_t mailbox0; /* 00 */
  532. uint32_t mailbox1; /* 04 */
  533. uint32_t mailbox2; /* 08 */
  534. uint32_t mailbox3; /* 0C */
  535. uint32_t mailbox4; /* 10 */
  536. uint32_t mailbox5; /* 14 */
  537. uint32_t mailbox6; /* 18 */
  538. uint32_t mailbox7; /* 1C */
  539. uint32_t mailbox8; /* 20 */
  540. uint32_t mailbox9; /* 24 */
  541. uint32_t mailbox10; /* 28 */
  542. uint32_t mailbox11;
  543. uint32_t mailbox12;
  544. uint32_t mailbox13;
  545. uint32_t mailbox14;
  546. uint32_t mailbox15;
  547. uint32_t mailbox16;
  548. uint32_t mailbox17;
  549. uint32_t mailbox18;
  550. uint32_t mailbox19;
  551. uint32_t mailbox20;
  552. uint32_t mailbox21;
  553. uint32_t mailbox22;
  554. uint32_t mailbox23;
  555. uint32_t mailbox24;
  556. uint32_t mailbox25;
  557. uint32_t mailbox26;
  558. uint32_t mailbox27;
  559. uint32_t mailbox28;
  560. uint32_t mailbox29;
  561. uint32_t mailbox30;
  562. uint32_t mailbox31;
  563. uint32_t aenmailbox0;
  564. uint32_t aenmailbox1;
  565. uint32_t aenmailbox2;
  566. uint32_t aenmailbox3;
  567. uint32_t aenmailbox4;
  568. uint32_t aenmailbox5;
  569. uint32_t aenmailbox6;
  570. uint32_t aenmailbox7;
  571. /* Request Queue. */
  572. uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
  573. uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
  574. /* Response Queue. */
  575. uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
  576. uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
  577. /* Init values shadowed on FW Up Event */
  578. uint32_t initval0; /* B0 */
  579. uint32_t initval1; /* B4 */
  580. uint32_t initval2; /* B8 */
  581. uint32_t initval3; /* BC */
  582. uint32_t initval4; /* C0 */
  583. uint32_t initval5; /* C4 */
  584. uint32_t initval6; /* C8 */
  585. uint32_t initval7; /* CC */
  586. uint32_t fwheartbeat; /* D0 */
  587. };
  588. typedef union {
  589. struct device_reg_2xxx isp;
  590. struct device_reg_24xx isp24;
  591. struct device_reg_25xxmq isp25mq;
  592. struct device_reg_82xx isp82;
  593. struct device_reg_fx00 ispfx00;
  594. } device_reg_t;
  595. #define ISP_REQ_Q_IN(ha, reg) \
  596. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  597. &(reg)->u.isp2100.mailbox4 : \
  598. &(reg)->u.isp2300.req_q_in)
  599. #define ISP_REQ_Q_OUT(ha, reg) \
  600. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  601. &(reg)->u.isp2100.mailbox4 : \
  602. &(reg)->u.isp2300.req_q_out)
  603. #define ISP_RSP_Q_IN(ha, reg) \
  604. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  605. &(reg)->u.isp2100.mailbox5 : \
  606. &(reg)->u.isp2300.rsp_q_in)
  607. #define ISP_RSP_Q_OUT(ha, reg) \
  608. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  609. &(reg)->u.isp2100.mailbox5 : \
  610. &(reg)->u.isp2300.rsp_q_out)
  611. #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
  612. #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
  613. #define MAILBOX_REG(ha, reg, num) \
  614. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  615. (num < 8 ? \
  616. &(reg)->u.isp2100.mailbox0 + (num) : \
  617. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  618. &(reg)->u.isp2300.mailbox0 + (num))
  619. #define RD_MAILBOX_REG(ha, reg, num) \
  620. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  621. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  622. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  623. #define FB_CMD_REG(ha, reg) \
  624. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  625. &(reg)->fb_cmd_2100 : \
  626. &(reg)->u.isp2300.fb_cmd)
  627. #define RD_FB_CMD_REG(ha, reg) \
  628. RD_REG_WORD(FB_CMD_REG(ha, reg))
  629. #define WRT_FB_CMD_REG(ha, reg, data) \
  630. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  631. typedef struct {
  632. uint32_t out_mb; /* outbound from driver */
  633. uint32_t in_mb; /* Incoming from RISC */
  634. uint16_t mb[MAILBOX_REGISTER_COUNT];
  635. long buf_size;
  636. void *bufp;
  637. uint32_t tov;
  638. uint8_t flags;
  639. #define MBX_DMA_IN BIT_0
  640. #define MBX_DMA_OUT BIT_1
  641. #define IOCTL_CMD BIT_2
  642. } mbx_cmd_t;
  643. struct mbx_cmd_32 {
  644. uint32_t out_mb; /* outbound from driver */
  645. uint32_t in_mb; /* Incoming from RISC */
  646. uint32_t mb[MAILBOX_REGISTER_COUNT];
  647. long buf_size;
  648. void *bufp;
  649. uint32_t tov;
  650. uint8_t flags;
  651. #define MBX_DMA_IN BIT_0
  652. #define MBX_DMA_OUT BIT_1
  653. #define IOCTL_CMD BIT_2
  654. };
  655. #define MBX_TOV_SECONDS 30
  656. /*
  657. * ISP product identification definitions in mailboxes after reset.
  658. */
  659. #define PROD_ID_1 0x4953
  660. #define PROD_ID_2 0x0000
  661. #define PROD_ID_2a 0x5020
  662. #define PROD_ID_3 0x2020
  663. /*
  664. * ISP mailbox Self-Test status codes
  665. */
  666. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  667. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  668. #define MBS_BUSY 4 /* Busy. */
  669. /*
  670. * ISP mailbox command complete status codes
  671. */
  672. #define MBS_COMMAND_COMPLETE 0x4000
  673. #define MBS_INVALID_COMMAND 0x4001
  674. #define MBS_HOST_INTERFACE_ERROR 0x4002
  675. #define MBS_TEST_FAILED 0x4003
  676. #define MBS_COMMAND_ERROR 0x4005
  677. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  678. #define MBS_PORT_ID_USED 0x4007
  679. #define MBS_LOOP_ID_USED 0x4008
  680. #define MBS_ALL_IDS_IN_USE 0x4009
  681. #define MBS_NOT_LOGGED_IN 0x400A
  682. #define MBS_LINK_DOWN_ERROR 0x400B
  683. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  684. /*
  685. * ISP mailbox asynchronous event status codes
  686. */
  687. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  688. #define MBA_RESET 0x8001 /* Reset Detected. */
  689. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  690. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  691. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  692. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  693. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  694. /* occurred. */
  695. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  696. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  697. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  698. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  699. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  700. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  701. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  702. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  703. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  704. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  705. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  706. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  707. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  708. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  709. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  710. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  711. /* used. */
  712. #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
  713. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  714. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  715. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  716. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  717. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  718. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  719. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  720. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  721. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  722. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  723. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  724. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  725. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  726. #define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
  727. #define MBA_FW_STARTING 0x8051 /* Firmware starting */
  728. #define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
  729. #define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
  730. #define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
  731. #define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
  732. #define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
  733. Notification */
  734. #define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
  735. #define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
  736. /* 83XX FCoE specific */
  737. #define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
  738. /* Interrupt type codes */
  739. #define INTR_ROM_MB_SUCCESS 0x1
  740. #define INTR_ROM_MB_FAILED 0x2
  741. #define INTR_MB_SUCCESS 0x10
  742. #define INTR_MB_FAILED 0x11
  743. #define INTR_ASYNC_EVENT 0x12
  744. #define INTR_RSP_QUE_UPDATE 0x13
  745. #define INTR_RSP_QUE_UPDATE_83XX 0x14
  746. #define INTR_ATIO_QUE_UPDATE 0x1C
  747. #define INTR_ATIO_RSP_QUE_UPDATE 0x1D
  748. /* ISP mailbox loopback echo diagnostic error code */
  749. #define MBS_LB_RESET 0x17
  750. /*
  751. * Firmware options 1, 2, 3.
  752. */
  753. #define FO1_AE_ON_LIPF8 BIT_0
  754. #define FO1_AE_ALL_LIP_RESET BIT_1
  755. #define FO1_CTIO_RETRY BIT_3
  756. #define FO1_DISABLE_LIP_F7_SW BIT_4
  757. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  758. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  759. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  760. #define FO1_SET_EMPHASIS_SWING BIT_8
  761. #define FO1_AE_AUTO_BYPASS BIT_9
  762. #define FO1_ENABLE_PURE_IOCB BIT_10
  763. #define FO1_AE_PLOGI_RJT BIT_11
  764. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  765. #define FO1_AE_QUEUE_FULL BIT_13
  766. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  767. #define FO2_REV_LOOPBACK BIT_1
  768. #define FO3_ENABLE_EMERG_IOCB BIT_0
  769. #define FO3_AE_RND_ERROR BIT_1
  770. /* 24XX additional firmware options */
  771. #define ADD_FO_COUNT 3
  772. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  773. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  774. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  775. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  776. /*
  777. * ISP mailbox commands
  778. */
  779. #define MBC_LOAD_RAM 1 /* Load RAM. */
  780. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  781. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  782. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  783. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  784. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  785. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  786. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  787. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  788. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  789. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  790. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  791. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  792. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  793. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  794. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  795. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  796. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  797. #define MBC_RESET 0x18 /* Reset. */
  798. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  799. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  800. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  801. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  802. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  803. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  804. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  805. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  806. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  807. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  808. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  809. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  810. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  811. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  812. #define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
  813. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  814. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  815. #define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
  816. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  817. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  818. #define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
  819. #define MBC_DATA_RATE 0x5d /* Data Rate */
  820. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  821. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  822. /* Initialization Procedure */
  823. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  824. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  825. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  826. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  827. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  828. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  829. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  830. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  831. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  832. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  833. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  834. /* commandd. */
  835. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  836. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  837. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  838. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  839. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  840. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  841. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  842. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  843. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  844. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  845. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  846. /*
  847. * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
  848. * should be defined with MBC_MR_*
  849. */
  850. #define MBC_MR_DRV_SHUTDOWN 0x6A
  851. /*
  852. * ISP24xx mailbox commands
  853. */
  854. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  855. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  856. #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
  857. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  858. #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
  859. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  860. #define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
  861. #define MBC_READ_SFP 0x31 /* Read SFP Data. */
  862. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  863. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  864. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  865. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  866. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  867. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  868. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  869. #define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
  870. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  871. #define MBC_PORT_RESET 0x120 /* Port Reset */
  872. #define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
  873. #define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
  874. /*
  875. * ISP81xx mailbox commands
  876. */
  877. #define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
  878. /* Firmware return data sizes */
  879. #define FCAL_MAP_SIZE 128
  880. /* Mailbox bit definitions for out_mb and in_mb */
  881. #define MBX_31 BIT_31
  882. #define MBX_30 BIT_30
  883. #define MBX_29 BIT_29
  884. #define MBX_28 BIT_28
  885. #define MBX_27 BIT_27
  886. #define MBX_26 BIT_26
  887. #define MBX_25 BIT_25
  888. #define MBX_24 BIT_24
  889. #define MBX_23 BIT_23
  890. #define MBX_22 BIT_22
  891. #define MBX_21 BIT_21
  892. #define MBX_20 BIT_20
  893. #define MBX_19 BIT_19
  894. #define MBX_18 BIT_18
  895. #define MBX_17 BIT_17
  896. #define MBX_16 BIT_16
  897. #define MBX_15 BIT_15
  898. #define MBX_14 BIT_14
  899. #define MBX_13 BIT_13
  900. #define MBX_12 BIT_12
  901. #define MBX_11 BIT_11
  902. #define MBX_10 BIT_10
  903. #define MBX_9 BIT_9
  904. #define MBX_8 BIT_8
  905. #define MBX_7 BIT_7
  906. #define MBX_6 BIT_6
  907. #define MBX_5 BIT_5
  908. #define MBX_4 BIT_4
  909. #define MBX_3 BIT_3
  910. #define MBX_2 BIT_2
  911. #define MBX_1 BIT_1
  912. #define MBX_0 BIT_0
  913. #define RNID_TYPE_SET_VERSION 0x9
  914. #define RNID_TYPE_ASIC_TEMP 0xC
  915. /*
  916. * Firmware state codes from get firmware state mailbox command
  917. */
  918. #define FSTATE_CONFIG_WAIT 0
  919. #define FSTATE_WAIT_AL_PA 1
  920. #define FSTATE_WAIT_LOGIN 2
  921. #define FSTATE_READY 3
  922. #define FSTATE_LOSS_OF_SYNC 4
  923. #define FSTATE_ERROR 5
  924. #define FSTATE_REINIT 6
  925. #define FSTATE_NON_PART 7
  926. #define FSTATE_CONFIG_CORRECT 0
  927. #define FSTATE_P2P_RCV_LIP 1
  928. #define FSTATE_P2P_CHOOSE_LOOP 2
  929. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  930. #define FSTATE_FATAL_ERROR 4
  931. #define FSTATE_LOOP_BACK_CONN 5
  932. /*
  933. * Port Database structure definition
  934. * Little endian except where noted.
  935. */
  936. #define PORT_DATABASE_SIZE 128 /* bytes */
  937. typedef struct {
  938. uint8_t options;
  939. uint8_t control;
  940. uint8_t master_state;
  941. uint8_t slave_state;
  942. uint8_t reserved[2];
  943. uint8_t hard_address;
  944. uint8_t reserved_1;
  945. uint8_t port_id[4];
  946. uint8_t node_name[WWN_SIZE];
  947. uint8_t port_name[WWN_SIZE];
  948. uint16_t execution_throttle;
  949. uint16_t execution_count;
  950. uint8_t reset_count;
  951. uint8_t reserved_2;
  952. uint16_t resource_allocation;
  953. uint16_t current_allocation;
  954. uint16_t queue_head;
  955. uint16_t queue_tail;
  956. uint16_t transmit_execution_list_next;
  957. uint16_t transmit_execution_list_previous;
  958. uint16_t common_features;
  959. uint16_t total_concurrent_sequences;
  960. uint16_t RO_by_information_category;
  961. uint8_t recipient;
  962. uint8_t initiator;
  963. uint16_t receive_data_size;
  964. uint16_t concurrent_sequences;
  965. uint16_t open_sequences_per_exchange;
  966. uint16_t lun_abort_flags;
  967. uint16_t lun_stop_flags;
  968. uint16_t stop_queue_head;
  969. uint16_t stop_queue_tail;
  970. uint16_t port_retry_timer;
  971. uint16_t next_sequence_id;
  972. uint16_t frame_count;
  973. uint16_t PRLI_payload_length;
  974. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  975. /* Bits 15-0 of word 0 */
  976. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  977. /* Bits 15-0 of word 3 */
  978. uint16_t loop_id;
  979. uint16_t extended_lun_info_list_pointer;
  980. uint16_t extended_lun_stop_list_pointer;
  981. } port_database_t;
  982. /*
  983. * Port database slave/master states
  984. */
  985. #define PD_STATE_DISCOVERY 0
  986. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  987. #define PD_STATE_PORT_LOGIN 2
  988. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  989. #define PD_STATE_PROCESS_LOGIN 4
  990. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  991. #define PD_STATE_PORT_LOGGED_IN 6
  992. #define PD_STATE_PORT_UNAVAILABLE 7
  993. #define PD_STATE_PROCESS_LOGOUT 8
  994. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  995. #define PD_STATE_PORT_LOGOUT 10
  996. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  997. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  998. #define QLA_ZIO_DISABLED 0
  999. #define QLA_ZIO_DEFAULT_TIMER 2
  1000. /*
  1001. * ISP Initialization Control Block.
  1002. * Little endian except where noted.
  1003. */
  1004. #define ICB_VERSION 1
  1005. typedef struct {
  1006. uint8_t version;
  1007. uint8_t reserved_1;
  1008. /*
  1009. * LSB BIT 0 = Enable Hard Loop Id
  1010. * LSB BIT 1 = Enable Fairness
  1011. * LSB BIT 2 = Enable Full-Duplex
  1012. * LSB BIT 3 = Enable Fast Posting
  1013. * LSB BIT 4 = Enable Target Mode
  1014. * LSB BIT 5 = Disable Initiator Mode
  1015. * LSB BIT 6 = Enable ADISC
  1016. * LSB BIT 7 = Enable Target Inquiry Data
  1017. *
  1018. * MSB BIT 0 = Enable PDBC Notify
  1019. * MSB BIT 1 = Non Participating LIP
  1020. * MSB BIT 2 = Descending Loop ID Search
  1021. * MSB BIT 3 = Acquire Loop ID in LIPA
  1022. * MSB BIT 4 = Stop PortQ on Full Status
  1023. * MSB BIT 5 = Full Login after LIP
  1024. * MSB BIT 6 = Node Name Option
  1025. * MSB BIT 7 = Ext IFWCB enable bit
  1026. */
  1027. uint8_t firmware_options[2];
  1028. uint16_t frame_payload_size;
  1029. uint16_t max_iocb_allocation;
  1030. uint16_t execution_throttle;
  1031. uint8_t retry_count;
  1032. uint8_t retry_delay; /* unused */
  1033. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1034. uint16_t hard_address;
  1035. uint8_t inquiry_data;
  1036. uint8_t login_timeout;
  1037. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1038. uint16_t request_q_outpointer;
  1039. uint16_t response_q_inpointer;
  1040. uint16_t request_q_length;
  1041. uint16_t response_q_length;
  1042. uint32_t request_q_address[2];
  1043. uint32_t response_q_address[2];
  1044. uint16_t lun_enables;
  1045. uint8_t command_resource_count;
  1046. uint8_t immediate_notify_resource_count;
  1047. uint16_t timeout;
  1048. uint8_t reserved_2[2];
  1049. /*
  1050. * LSB BIT 0 = Timer Operation mode bit 0
  1051. * LSB BIT 1 = Timer Operation mode bit 1
  1052. * LSB BIT 2 = Timer Operation mode bit 2
  1053. * LSB BIT 3 = Timer Operation mode bit 3
  1054. * LSB BIT 4 = Init Config Mode bit 0
  1055. * LSB BIT 5 = Init Config Mode bit 1
  1056. * LSB BIT 6 = Init Config Mode bit 2
  1057. * LSB BIT 7 = Enable Non part on LIHA failure
  1058. *
  1059. * MSB BIT 0 = Enable class 2
  1060. * MSB BIT 1 = Enable ACK0
  1061. * MSB BIT 2 =
  1062. * MSB BIT 3 =
  1063. * MSB BIT 4 = FC Tape Enable
  1064. * MSB BIT 5 = Enable FC Confirm
  1065. * MSB BIT 6 = Enable command queuing in target mode
  1066. * MSB BIT 7 = No Logo On Link Down
  1067. */
  1068. uint8_t add_firmware_options[2];
  1069. uint8_t response_accumulation_timer;
  1070. uint8_t interrupt_delay_timer;
  1071. /*
  1072. * LSB BIT 0 = Enable Read xfr_rdy
  1073. * LSB BIT 1 = Soft ID only
  1074. * LSB BIT 2 =
  1075. * LSB BIT 3 =
  1076. * LSB BIT 4 = FCP RSP Payload [0]
  1077. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  1078. * LSB BIT 6 = Enable Out-of-Order frame handling
  1079. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  1080. *
  1081. * MSB BIT 0 = Sbus enable - 2300
  1082. * MSB BIT 1 =
  1083. * MSB BIT 2 =
  1084. * MSB BIT 3 =
  1085. * MSB BIT 4 = LED mode
  1086. * MSB BIT 5 = enable 50 ohm termination
  1087. * MSB BIT 6 = Data Rate (2300 only)
  1088. * MSB BIT 7 = Data Rate (2300 only)
  1089. */
  1090. uint8_t special_options[2];
  1091. uint8_t reserved_3[26];
  1092. } init_cb_t;
  1093. struct init_cb_fx {
  1094. uint16_t version;
  1095. uint16_t reserved_1[13];
  1096. __le16 request_q_outpointer;
  1097. __le16 response_q_inpointer;
  1098. uint16_t reserved_2[2];
  1099. __le16 response_q_length;
  1100. __le16 request_q_length;
  1101. uint16_t reserved_3[2];
  1102. __le32 request_q_address[2];
  1103. __le32 response_q_address[2];
  1104. uint16_t reserved_4[4];
  1105. uint8_t response_q_msivec;
  1106. uint8_t reserved_5[19];
  1107. uint16_t interrupt_delay_timer;
  1108. uint16_t reserved_6;
  1109. uint32_t fwoptions1;
  1110. uint32_t fwoptions2;
  1111. uint32_t fwoptions3;
  1112. uint8_t reserved_7[24];
  1113. };
  1114. /*
  1115. * Get Link Status mailbox command return buffer.
  1116. */
  1117. #define GLSO_SEND_RPS BIT_0
  1118. #define GLSO_USE_DID BIT_3
  1119. struct link_statistics {
  1120. uint32_t link_fail_cnt;
  1121. uint32_t loss_sync_cnt;
  1122. uint32_t loss_sig_cnt;
  1123. uint32_t prim_seq_err_cnt;
  1124. uint32_t inval_xmit_word_cnt;
  1125. uint32_t inval_crc_cnt;
  1126. uint32_t lip_cnt;
  1127. uint32_t unused1[0x1a];
  1128. uint32_t tx_frames;
  1129. uint32_t rx_frames;
  1130. uint32_t discarded_frames;
  1131. uint32_t dropped_frames;
  1132. uint32_t unused2[1];
  1133. uint32_t nos_rcvd;
  1134. };
  1135. /*
  1136. * NVRAM Command values.
  1137. */
  1138. #define NV_START_BIT BIT_2
  1139. #define NV_WRITE_OP (BIT_26+BIT_24)
  1140. #define NV_READ_OP (BIT_26+BIT_25)
  1141. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  1142. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  1143. #define NV_DELAY_COUNT 10
  1144. /*
  1145. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  1146. */
  1147. typedef struct {
  1148. /*
  1149. * NVRAM header
  1150. */
  1151. uint8_t id[4];
  1152. uint8_t nvram_version;
  1153. uint8_t reserved_0;
  1154. /*
  1155. * NVRAM RISC parameter block
  1156. */
  1157. uint8_t parameter_block_version;
  1158. uint8_t reserved_1;
  1159. /*
  1160. * LSB BIT 0 = Enable Hard Loop Id
  1161. * LSB BIT 1 = Enable Fairness
  1162. * LSB BIT 2 = Enable Full-Duplex
  1163. * LSB BIT 3 = Enable Fast Posting
  1164. * LSB BIT 4 = Enable Target Mode
  1165. * LSB BIT 5 = Disable Initiator Mode
  1166. * LSB BIT 6 = Enable ADISC
  1167. * LSB BIT 7 = Enable Target Inquiry Data
  1168. *
  1169. * MSB BIT 0 = Enable PDBC Notify
  1170. * MSB BIT 1 = Non Participating LIP
  1171. * MSB BIT 2 = Descending Loop ID Search
  1172. * MSB BIT 3 = Acquire Loop ID in LIPA
  1173. * MSB BIT 4 = Stop PortQ on Full Status
  1174. * MSB BIT 5 = Full Login after LIP
  1175. * MSB BIT 6 = Node Name Option
  1176. * MSB BIT 7 = Ext IFWCB enable bit
  1177. */
  1178. uint8_t firmware_options[2];
  1179. uint16_t frame_payload_size;
  1180. uint16_t max_iocb_allocation;
  1181. uint16_t execution_throttle;
  1182. uint8_t retry_count;
  1183. uint8_t retry_delay; /* unused */
  1184. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1185. uint16_t hard_address;
  1186. uint8_t inquiry_data;
  1187. uint8_t login_timeout;
  1188. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1189. /*
  1190. * LSB BIT 0 = Timer Operation mode bit 0
  1191. * LSB BIT 1 = Timer Operation mode bit 1
  1192. * LSB BIT 2 = Timer Operation mode bit 2
  1193. * LSB BIT 3 = Timer Operation mode bit 3
  1194. * LSB BIT 4 = Init Config Mode bit 0
  1195. * LSB BIT 5 = Init Config Mode bit 1
  1196. * LSB BIT 6 = Init Config Mode bit 2
  1197. * LSB BIT 7 = Enable Non part on LIHA failure
  1198. *
  1199. * MSB BIT 0 = Enable class 2
  1200. * MSB BIT 1 = Enable ACK0
  1201. * MSB BIT 2 =
  1202. * MSB BIT 3 =
  1203. * MSB BIT 4 = FC Tape Enable
  1204. * MSB BIT 5 = Enable FC Confirm
  1205. * MSB BIT 6 = Enable command queuing in target mode
  1206. * MSB BIT 7 = No Logo On Link Down
  1207. */
  1208. uint8_t add_firmware_options[2];
  1209. uint8_t response_accumulation_timer;
  1210. uint8_t interrupt_delay_timer;
  1211. /*
  1212. * LSB BIT 0 = Enable Read xfr_rdy
  1213. * LSB BIT 1 = Soft ID only
  1214. * LSB BIT 2 =
  1215. * LSB BIT 3 =
  1216. * LSB BIT 4 = FCP RSP Payload [0]
  1217. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  1218. * LSB BIT 6 = Enable Out-of-Order frame handling
  1219. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  1220. *
  1221. * MSB BIT 0 = Sbus enable - 2300
  1222. * MSB BIT 1 =
  1223. * MSB BIT 2 =
  1224. * MSB BIT 3 =
  1225. * MSB BIT 4 = LED mode
  1226. * MSB BIT 5 = enable 50 ohm termination
  1227. * MSB BIT 6 = Data Rate (2300 only)
  1228. * MSB BIT 7 = Data Rate (2300 only)
  1229. */
  1230. uint8_t special_options[2];
  1231. /* Reserved for expanded RISC parameter block */
  1232. uint8_t reserved_2[22];
  1233. /*
  1234. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  1235. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  1236. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  1237. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  1238. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  1239. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  1240. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  1241. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  1242. *
  1243. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  1244. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  1245. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  1246. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  1247. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  1248. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  1249. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  1250. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  1251. *
  1252. * LSB BIT 0 = Output Swing 1G bit 0
  1253. * LSB BIT 1 = Output Swing 1G bit 1
  1254. * LSB BIT 2 = Output Swing 1G bit 2
  1255. * LSB BIT 3 = Output Emphasis 1G bit 0
  1256. * LSB BIT 4 = Output Emphasis 1G bit 1
  1257. * LSB BIT 5 = Output Swing 2G bit 0
  1258. * LSB BIT 6 = Output Swing 2G bit 1
  1259. * LSB BIT 7 = Output Swing 2G bit 2
  1260. *
  1261. * MSB BIT 0 = Output Emphasis 2G bit 0
  1262. * MSB BIT 1 = Output Emphasis 2G bit 1
  1263. * MSB BIT 2 = Output Enable
  1264. * MSB BIT 3 =
  1265. * MSB BIT 4 =
  1266. * MSB BIT 5 =
  1267. * MSB BIT 6 =
  1268. * MSB BIT 7 =
  1269. */
  1270. uint8_t seriallink_options[4];
  1271. /*
  1272. * NVRAM host parameter block
  1273. *
  1274. * LSB BIT 0 = Enable spinup delay
  1275. * LSB BIT 1 = Disable BIOS
  1276. * LSB BIT 2 = Enable Memory Map BIOS
  1277. * LSB BIT 3 = Enable Selectable Boot
  1278. * LSB BIT 4 = Disable RISC code load
  1279. * LSB BIT 5 = Set cache line size 1
  1280. * LSB BIT 6 = PCI Parity Disable
  1281. * LSB BIT 7 = Enable extended logging
  1282. *
  1283. * MSB BIT 0 = Enable 64bit addressing
  1284. * MSB BIT 1 = Enable lip reset
  1285. * MSB BIT 2 = Enable lip full login
  1286. * MSB BIT 3 = Enable target reset
  1287. * MSB BIT 4 = Enable database storage
  1288. * MSB BIT 5 = Enable cache flush read
  1289. * MSB BIT 6 = Enable database load
  1290. * MSB BIT 7 = Enable alternate WWN
  1291. */
  1292. uint8_t host_p[2];
  1293. uint8_t boot_node_name[WWN_SIZE];
  1294. uint8_t boot_lun_number;
  1295. uint8_t reset_delay;
  1296. uint8_t port_down_retry_count;
  1297. uint8_t boot_id_number;
  1298. uint16_t max_luns_per_target;
  1299. uint8_t fcode_boot_port_name[WWN_SIZE];
  1300. uint8_t alternate_port_name[WWN_SIZE];
  1301. uint8_t alternate_node_name[WWN_SIZE];
  1302. /*
  1303. * BIT 0 = Selective Login
  1304. * BIT 1 = Alt-Boot Enable
  1305. * BIT 2 =
  1306. * BIT 3 = Boot Order List
  1307. * BIT 4 =
  1308. * BIT 5 = Selective LUN
  1309. * BIT 6 =
  1310. * BIT 7 = unused
  1311. */
  1312. uint8_t efi_parameters;
  1313. uint8_t link_down_timeout;
  1314. uint8_t adapter_id[16];
  1315. uint8_t alt1_boot_node_name[WWN_SIZE];
  1316. uint16_t alt1_boot_lun_number;
  1317. uint8_t alt2_boot_node_name[WWN_SIZE];
  1318. uint16_t alt2_boot_lun_number;
  1319. uint8_t alt3_boot_node_name[WWN_SIZE];
  1320. uint16_t alt3_boot_lun_number;
  1321. uint8_t alt4_boot_node_name[WWN_SIZE];
  1322. uint16_t alt4_boot_lun_number;
  1323. uint8_t alt5_boot_node_name[WWN_SIZE];
  1324. uint16_t alt5_boot_lun_number;
  1325. uint8_t alt6_boot_node_name[WWN_SIZE];
  1326. uint16_t alt6_boot_lun_number;
  1327. uint8_t alt7_boot_node_name[WWN_SIZE];
  1328. uint16_t alt7_boot_lun_number;
  1329. uint8_t reserved_3[2];
  1330. /* Offset 200-215 : Model Number */
  1331. uint8_t model_number[16];
  1332. /* OEM related items */
  1333. uint8_t oem_specific[16];
  1334. /*
  1335. * NVRAM Adapter Features offset 232-239
  1336. *
  1337. * LSB BIT 0 = External GBIC
  1338. * LSB BIT 1 = Risc RAM parity
  1339. * LSB BIT 2 = Buffer Plus Module
  1340. * LSB BIT 3 = Multi Chip Adapter
  1341. * LSB BIT 4 = Internal connector
  1342. * LSB BIT 5 =
  1343. * LSB BIT 6 =
  1344. * LSB BIT 7 =
  1345. *
  1346. * MSB BIT 0 =
  1347. * MSB BIT 1 =
  1348. * MSB BIT 2 =
  1349. * MSB BIT 3 =
  1350. * MSB BIT 4 =
  1351. * MSB BIT 5 =
  1352. * MSB BIT 6 =
  1353. * MSB BIT 7 =
  1354. */
  1355. uint8_t adapter_features[2];
  1356. uint8_t reserved_4[16];
  1357. /* Subsystem vendor ID for ISP2200 */
  1358. uint16_t subsystem_vendor_id_2200;
  1359. /* Subsystem device ID for ISP2200 */
  1360. uint16_t subsystem_device_id_2200;
  1361. uint8_t reserved_5;
  1362. uint8_t checksum;
  1363. } nvram_t;
  1364. /*
  1365. * ISP queue - response queue entry definition.
  1366. */
  1367. typedef struct {
  1368. uint8_t entry_type; /* Entry type. */
  1369. uint8_t entry_count; /* Entry count. */
  1370. uint8_t sys_define; /* System defined. */
  1371. uint8_t entry_status; /* Entry Status. */
  1372. uint32_t handle; /* System defined handle */
  1373. uint8_t data[52];
  1374. uint32_t signature;
  1375. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1376. } response_t;
  1377. /*
  1378. * ISP queue - ATIO queue entry definition.
  1379. */
  1380. struct atio {
  1381. uint8_t entry_type; /* Entry type. */
  1382. uint8_t entry_count; /* Entry count. */
  1383. uint8_t data[58];
  1384. uint32_t signature;
  1385. #define ATIO_PROCESSED 0xDEADDEAD /* Signature */
  1386. };
  1387. typedef union {
  1388. uint16_t extended;
  1389. struct {
  1390. uint8_t reserved;
  1391. uint8_t standard;
  1392. } id;
  1393. } target_id_t;
  1394. #define SET_TARGET_ID(ha, to, from) \
  1395. do { \
  1396. if (HAS_EXTENDED_IDS(ha)) \
  1397. to.extended = cpu_to_le16(from); \
  1398. else \
  1399. to.id.standard = (uint8_t)from; \
  1400. } while (0)
  1401. /*
  1402. * ISP queue - command entry structure definition.
  1403. */
  1404. #define COMMAND_TYPE 0x11 /* Command entry */
  1405. typedef struct {
  1406. uint8_t entry_type; /* Entry type. */
  1407. uint8_t entry_count; /* Entry count. */
  1408. uint8_t sys_define; /* System defined. */
  1409. uint8_t entry_status; /* Entry Status. */
  1410. uint32_t handle; /* System handle. */
  1411. target_id_t target; /* SCSI ID */
  1412. uint16_t lun; /* SCSI LUN */
  1413. uint16_t control_flags; /* Control flags. */
  1414. #define CF_WRITE BIT_6
  1415. #define CF_READ BIT_5
  1416. #define CF_SIMPLE_TAG BIT_3
  1417. #define CF_ORDERED_TAG BIT_2
  1418. #define CF_HEAD_TAG BIT_1
  1419. uint16_t reserved_1;
  1420. uint16_t timeout; /* Command timeout. */
  1421. uint16_t dseg_count; /* Data segment count. */
  1422. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1423. uint32_t byte_count; /* Total byte count. */
  1424. uint32_t dseg_0_address; /* Data segment 0 address. */
  1425. uint32_t dseg_0_length; /* Data segment 0 length. */
  1426. uint32_t dseg_1_address; /* Data segment 1 address. */
  1427. uint32_t dseg_1_length; /* Data segment 1 length. */
  1428. uint32_t dseg_2_address; /* Data segment 2 address. */
  1429. uint32_t dseg_2_length; /* Data segment 2 length. */
  1430. } cmd_entry_t;
  1431. /*
  1432. * ISP queue - 64-Bit addressing, command entry structure definition.
  1433. */
  1434. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1435. typedef struct {
  1436. uint8_t entry_type; /* Entry type. */
  1437. uint8_t entry_count; /* Entry count. */
  1438. uint8_t sys_define; /* System defined. */
  1439. uint8_t entry_status; /* Entry Status. */
  1440. uint32_t handle; /* System handle. */
  1441. target_id_t target; /* SCSI ID */
  1442. uint16_t lun; /* SCSI LUN */
  1443. uint16_t control_flags; /* Control flags. */
  1444. uint16_t reserved_1;
  1445. uint16_t timeout; /* Command timeout. */
  1446. uint16_t dseg_count; /* Data segment count. */
  1447. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1448. uint32_t byte_count; /* Total byte count. */
  1449. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1450. uint32_t dseg_0_length; /* Data segment 0 length. */
  1451. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1452. uint32_t dseg_1_length; /* Data segment 1 length. */
  1453. } cmd_a64_entry_t, request_t;
  1454. /*
  1455. * ISP queue - continuation entry structure definition.
  1456. */
  1457. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1458. typedef struct {
  1459. uint8_t entry_type; /* Entry type. */
  1460. uint8_t entry_count; /* Entry count. */
  1461. uint8_t sys_define; /* System defined. */
  1462. uint8_t entry_status; /* Entry Status. */
  1463. uint32_t reserved;
  1464. uint32_t dseg_0_address; /* Data segment 0 address. */
  1465. uint32_t dseg_0_length; /* Data segment 0 length. */
  1466. uint32_t dseg_1_address; /* Data segment 1 address. */
  1467. uint32_t dseg_1_length; /* Data segment 1 length. */
  1468. uint32_t dseg_2_address; /* Data segment 2 address. */
  1469. uint32_t dseg_2_length; /* Data segment 2 length. */
  1470. uint32_t dseg_3_address; /* Data segment 3 address. */
  1471. uint32_t dseg_3_length; /* Data segment 3 length. */
  1472. uint32_t dseg_4_address; /* Data segment 4 address. */
  1473. uint32_t dseg_4_length; /* Data segment 4 length. */
  1474. uint32_t dseg_5_address; /* Data segment 5 address. */
  1475. uint32_t dseg_5_length; /* Data segment 5 length. */
  1476. uint32_t dseg_6_address; /* Data segment 6 address. */
  1477. uint32_t dseg_6_length; /* Data segment 6 length. */
  1478. } cont_entry_t;
  1479. /*
  1480. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1481. */
  1482. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1483. typedef struct {
  1484. uint8_t entry_type; /* Entry type. */
  1485. uint8_t entry_count; /* Entry count. */
  1486. uint8_t sys_define; /* System defined. */
  1487. uint8_t entry_status; /* Entry Status. */
  1488. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1489. uint32_t dseg_0_length; /* Data segment 0 length. */
  1490. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1491. uint32_t dseg_1_length; /* Data segment 1 length. */
  1492. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1493. uint32_t dseg_2_length; /* Data segment 2 length. */
  1494. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1495. uint32_t dseg_3_length; /* Data segment 3 length. */
  1496. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1497. uint32_t dseg_4_length; /* Data segment 4 length. */
  1498. } cont_a64_entry_t;
  1499. #define PO_MODE_DIF_INSERT 0
  1500. #define PO_MODE_DIF_REMOVE 1
  1501. #define PO_MODE_DIF_PASS 2
  1502. #define PO_MODE_DIF_REPLACE 3
  1503. #define PO_MODE_DIF_TCP_CKSUM 6
  1504. #define PO_ENABLE_DIF_BUNDLING BIT_8
  1505. #define PO_ENABLE_INCR_GUARD_SEED BIT_3
  1506. #define PO_DISABLE_INCR_REF_TAG BIT_5
  1507. #define PO_DISABLE_GUARD_CHECK BIT_4
  1508. /*
  1509. * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
  1510. */
  1511. struct crc_context {
  1512. uint32_t handle; /* System handle. */
  1513. uint32_t ref_tag;
  1514. uint16_t app_tag;
  1515. uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
  1516. uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
  1517. uint16_t guard_seed; /* Initial Guard Seed */
  1518. uint16_t prot_opts; /* Requested Data Protection Mode */
  1519. uint16_t blk_size; /* Data size in bytes */
  1520. uint16_t runt_blk_guard; /* Guard value for runt block (tape
  1521. * only) */
  1522. uint32_t byte_count; /* Total byte count/ total data
  1523. * transfer count */
  1524. union {
  1525. struct {
  1526. uint32_t reserved_1;
  1527. uint16_t reserved_2;
  1528. uint16_t reserved_3;
  1529. uint32_t reserved_4;
  1530. uint32_t data_address[2];
  1531. uint32_t data_length;
  1532. uint32_t reserved_5[2];
  1533. uint32_t reserved_6;
  1534. } nobundling;
  1535. struct {
  1536. uint32_t dif_byte_count; /* Total DIF byte
  1537. * count */
  1538. uint16_t reserved_1;
  1539. uint16_t dseg_count; /* Data segment count */
  1540. uint32_t reserved_2;
  1541. uint32_t data_address[2];
  1542. uint32_t data_length;
  1543. uint32_t dif_address[2];
  1544. uint32_t dif_length; /* Data segment 0
  1545. * length */
  1546. } bundling;
  1547. } u;
  1548. struct fcp_cmnd fcp_cmnd;
  1549. dma_addr_t crc_ctx_dma;
  1550. /* List of DMA context transfers */
  1551. struct list_head dsd_list;
  1552. /* This structure should not exceed 512 bytes */
  1553. };
  1554. #define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
  1555. #define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
  1556. /*
  1557. * ISP queue - status entry structure definition.
  1558. */
  1559. #define STATUS_TYPE 0x03 /* Status entry. */
  1560. typedef struct {
  1561. uint8_t entry_type; /* Entry type. */
  1562. uint8_t entry_count; /* Entry count. */
  1563. uint8_t sys_define; /* System defined. */
  1564. uint8_t entry_status; /* Entry Status. */
  1565. uint32_t handle; /* System handle. */
  1566. uint16_t scsi_status; /* SCSI status. */
  1567. uint16_t comp_status; /* Completion status. */
  1568. uint16_t state_flags; /* State flags. */
  1569. uint16_t status_flags; /* Status flags. */
  1570. uint16_t rsp_info_len; /* Response Info Length. */
  1571. uint16_t req_sense_length; /* Request sense data length. */
  1572. uint32_t residual_length; /* Residual transfer length. */
  1573. uint8_t rsp_info[8]; /* FCP response information. */
  1574. uint8_t req_sense_data[32]; /* Request sense data. */
  1575. } sts_entry_t;
  1576. /*
  1577. * Status entry entry status
  1578. */
  1579. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1580. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1581. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1582. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1583. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1584. #define RF_BUSY BIT_1 /* Busy */
  1585. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1586. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1587. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1588. RF_INV_E_TYPE)
  1589. /*
  1590. * Status entry SCSI status bit definitions.
  1591. */
  1592. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1593. #define SS_RESIDUAL_UNDER BIT_11
  1594. #define SS_RESIDUAL_OVER BIT_10
  1595. #define SS_SENSE_LEN_VALID BIT_9
  1596. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1597. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1598. #define SS_BUSY_CONDITION BIT_3
  1599. #define SS_CONDITION_MET BIT_2
  1600. #define SS_CHECK_CONDITION BIT_1
  1601. /*
  1602. * Status entry completion status
  1603. */
  1604. #define CS_COMPLETE 0x0 /* No errors */
  1605. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1606. #define CS_DMA 0x2 /* A DMA direction error. */
  1607. #define CS_TRANSPORT 0x3 /* Transport error. */
  1608. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1609. #define CS_ABORTED 0x5 /* System aborted command. */
  1610. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1611. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1612. #define CS_DIF_ERROR 0xC /* DIF error detected */
  1613. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1614. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1615. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1616. /* (selection timeout) */
  1617. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1618. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1619. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1620. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1621. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1622. #define CS_UNKNOWN 0x81 /* Driver defined */
  1623. #define CS_RETRY 0x82 /* Driver defined */
  1624. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1625. #define CS_BIDIR_RD_OVERRUN 0x700
  1626. #define CS_BIDIR_RD_WR_OVERRUN 0x707
  1627. #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
  1628. #define CS_BIDIR_RD_UNDERRUN 0x1500
  1629. #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
  1630. #define CS_BIDIR_RD_WR_UNDERRUN 0x1515
  1631. #define CS_BIDIR_DMA 0x200
  1632. /*
  1633. * Status entry status flags
  1634. */
  1635. #define SF_ABTS_TERMINATED BIT_10
  1636. #define SF_LOGOUT_SENT BIT_13
  1637. /*
  1638. * ISP queue - status continuation entry structure definition.
  1639. */
  1640. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1641. typedef struct {
  1642. uint8_t entry_type; /* Entry type. */
  1643. uint8_t entry_count; /* Entry count. */
  1644. uint8_t sys_define; /* System defined. */
  1645. uint8_t entry_status; /* Entry Status. */
  1646. uint8_t data[60]; /* data */
  1647. } sts_cont_entry_t;
  1648. /*
  1649. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1650. * structure definition.
  1651. */
  1652. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1653. typedef struct {
  1654. uint8_t entry_type; /* Entry type. */
  1655. uint8_t entry_count; /* Entry count. */
  1656. uint8_t handle_count; /* Handle count. */
  1657. uint8_t entry_status; /* Entry Status. */
  1658. uint32_t handle[15]; /* System handles. */
  1659. } sts21_entry_t;
  1660. /*
  1661. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1662. * structure definition.
  1663. */
  1664. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1665. typedef struct {
  1666. uint8_t entry_type; /* Entry type. */
  1667. uint8_t entry_count; /* Entry count. */
  1668. uint8_t handle_count; /* Handle count. */
  1669. uint8_t entry_status; /* Entry Status. */
  1670. uint16_t handle[30]; /* System handles. */
  1671. } sts22_entry_t;
  1672. /*
  1673. * ISP queue - marker entry structure definition.
  1674. */
  1675. #define MARKER_TYPE 0x04 /* Marker entry. */
  1676. typedef struct {
  1677. uint8_t entry_type; /* Entry type. */
  1678. uint8_t entry_count; /* Entry count. */
  1679. uint8_t handle_count; /* Handle count. */
  1680. uint8_t entry_status; /* Entry Status. */
  1681. uint32_t sys_define_2; /* System defined. */
  1682. target_id_t target; /* SCSI ID */
  1683. uint8_t modifier; /* Modifier (7-0). */
  1684. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1685. #define MK_SYNC_ID 1 /* Synchronize ID */
  1686. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1687. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1688. /* clear port changed, */
  1689. /* use sequence number. */
  1690. uint8_t reserved_1;
  1691. uint16_t sequence_number; /* Sequence number of event */
  1692. uint16_t lun; /* SCSI LUN */
  1693. uint8_t reserved_2[48];
  1694. } mrk_entry_t;
  1695. /*
  1696. * ISP queue - Management Server entry structure definition.
  1697. */
  1698. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1699. typedef struct {
  1700. uint8_t entry_type; /* Entry type. */
  1701. uint8_t entry_count; /* Entry count. */
  1702. uint8_t handle_count; /* Handle count. */
  1703. uint8_t entry_status; /* Entry Status. */
  1704. uint32_t handle1; /* System handle. */
  1705. target_id_t loop_id;
  1706. uint16_t status;
  1707. uint16_t control_flags; /* Control flags. */
  1708. uint16_t reserved2;
  1709. uint16_t timeout;
  1710. uint16_t cmd_dsd_count;
  1711. uint16_t total_dsd_count;
  1712. uint8_t type;
  1713. uint8_t r_ctl;
  1714. uint16_t rx_id;
  1715. uint16_t reserved3;
  1716. uint32_t handle2;
  1717. uint32_t rsp_bytecount;
  1718. uint32_t req_bytecount;
  1719. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1720. uint32_t dseg_req_length; /* Data segment 0 length. */
  1721. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1722. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1723. } ms_iocb_entry_t;
  1724. /*
  1725. * ISP queue - Mailbox Command entry structure definition.
  1726. */
  1727. #define MBX_IOCB_TYPE 0x39
  1728. struct mbx_entry {
  1729. uint8_t entry_type;
  1730. uint8_t entry_count;
  1731. uint8_t sys_define1;
  1732. /* Use sys_define1 for source type */
  1733. #define SOURCE_SCSI 0x00
  1734. #define SOURCE_IP 0x01
  1735. #define SOURCE_VI 0x02
  1736. #define SOURCE_SCTP 0x03
  1737. #define SOURCE_MP 0x04
  1738. #define SOURCE_MPIOCTL 0x05
  1739. #define SOURCE_ASYNC_IOCB 0x07
  1740. uint8_t entry_status;
  1741. uint32_t handle;
  1742. target_id_t loop_id;
  1743. uint16_t status;
  1744. uint16_t state_flags;
  1745. uint16_t status_flags;
  1746. uint32_t sys_define2[2];
  1747. uint16_t mb0;
  1748. uint16_t mb1;
  1749. uint16_t mb2;
  1750. uint16_t mb3;
  1751. uint16_t mb6;
  1752. uint16_t mb7;
  1753. uint16_t mb9;
  1754. uint16_t mb10;
  1755. uint32_t reserved_2[2];
  1756. uint8_t node_name[WWN_SIZE];
  1757. uint8_t port_name[WWN_SIZE];
  1758. };
  1759. /*
  1760. * ISP request and response queue entry sizes
  1761. */
  1762. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1763. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1764. /*
  1765. * 24 bit port ID type definition.
  1766. */
  1767. typedef union {
  1768. uint32_t b24 : 24;
  1769. struct {
  1770. #ifdef __BIG_ENDIAN
  1771. uint8_t domain;
  1772. uint8_t area;
  1773. uint8_t al_pa;
  1774. #elif defined(__LITTLE_ENDIAN)
  1775. uint8_t al_pa;
  1776. uint8_t area;
  1777. uint8_t domain;
  1778. #else
  1779. #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
  1780. #endif
  1781. uint8_t rsvd_1;
  1782. } b;
  1783. } port_id_t;
  1784. #define INVALID_PORT_ID 0xFFFFFF
  1785. /*
  1786. * Switch info gathering structure.
  1787. */
  1788. typedef struct {
  1789. port_id_t d_id;
  1790. uint8_t node_name[WWN_SIZE];
  1791. uint8_t port_name[WWN_SIZE];
  1792. uint8_t fabric_port_name[WWN_SIZE];
  1793. uint16_t fp_speed;
  1794. uint8_t fc4_type;
  1795. } sw_info_t;
  1796. /* FCP-4 types */
  1797. #define FC4_TYPE_FCP_SCSI 0x08
  1798. #define FC4_TYPE_OTHER 0x0
  1799. #define FC4_TYPE_UNKNOWN 0xff
  1800. /*
  1801. * Fibre channel port type.
  1802. */
  1803. typedef enum {
  1804. FCT_UNKNOWN,
  1805. FCT_RSCN,
  1806. FCT_SWITCH,
  1807. FCT_BROADCAST,
  1808. FCT_INITIATOR,
  1809. FCT_TARGET
  1810. } fc_port_type_t;
  1811. /*
  1812. * Fibre channel port structure.
  1813. */
  1814. typedef struct fc_port {
  1815. struct list_head list;
  1816. struct scsi_qla_host *vha;
  1817. uint8_t node_name[WWN_SIZE];
  1818. uint8_t port_name[WWN_SIZE];
  1819. port_id_t d_id;
  1820. uint16_t loop_id;
  1821. uint16_t old_loop_id;
  1822. uint16_t tgt_id;
  1823. uint16_t old_tgt_id;
  1824. uint8_t fcp_prio;
  1825. uint8_t fabric_port_name[WWN_SIZE];
  1826. uint16_t fp_speed;
  1827. fc_port_type_t port_type;
  1828. atomic_t state;
  1829. uint32_t flags;
  1830. int login_retry;
  1831. struct fc_rport *rport, *drport;
  1832. u32 supported_classes;
  1833. uint8_t fc4_type;
  1834. uint8_t scan_state;
  1835. unsigned long last_queue_full;
  1836. unsigned long last_ramp_up;
  1837. uint16_t port_id;
  1838. } fc_port_t;
  1839. #include "qla_mr.h"
  1840. /*
  1841. * Fibre channel port/lun states.
  1842. */
  1843. #define FCS_UNCONFIGURED 1
  1844. #define FCS_DEVICE_DEAD 2
  1845. #define FCS_DEVICE_LOST 3
  1846. #define FCS_ONLINE 4
  1847. static const char * const port_state_str[] = {
  1848. "Unknown",
  1849. "UNCONFIGURED",
  1850. "DEAD",
  1851. "LOST",
  1852. "ONLINE"
  1853. };
  1854. /*
  1855. * FC port flags.
  1856. */
  1857. #define FCF_FABRIC_DEVICE BIT_0
  1858. #define FCF_LOGIN_NEEDED BIT_1
  1859. #define FCF_FCP2_DEVICE BIT_2
  1860. #define FCF_ASYNC_SENT BIT_3
  1861. #define FCF_CONF_COMP_SUPPORTED BIT_4
  1862. /* No loop ID flag. */
  1863. #define FC_NO_LOOP_ID 0x1000
  1864. /*
  1865. * FC-CT interface
  1866. *
  1867. * NOTE: All structures are big-endian in form.
  1868. */
  1869. #define CT_REJECT_RESPONSE 0x8001
  1870. #define CT_ACCEPT_RESPONSE 0x8002
  1871. #define CT_REASON_INVALID_COMMAND_CODE 0x01
  1872. #define CT_REASON_CANNOT_PERFORM 0x09
  1873. #define CT_REASON_COMMAND_UNSUPPORTED 0x0b
  1874. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1875. #define NS_N_PORT_TYPE 0x01
  1876. #define NS_NL_PORT_TYPE 0x02
  1877. #define NS_NX_PORT_TYPE 0x7F
  1878. #define GA_NXT_CMD 0x100
  1879. #define GA_NXT_REQ_SIZE (16 + 4)
  1880. #define GA_NXT_RSP_SIZE (16 + 620)
  1881. #define GID_PT_CMD 0x1A1
  1882. #define GID_PT_REQ_SIZE (16 + 4)
  1883. #define GPN_ID_CMD 0x112
  1884. #define GPN_ID_REQ_SIZE (16 + 4)
  1885. #define GPN_ID_RSP_SIZE (16 + 8)
  1886. #define GNN_ID_CMD 0x113
  1887. #define GNN_ID_REQ_SIZE (16 + 4)
  1888. #define GNN_ID_RSP_SIZE (16 + 8)
  1889. #define GFT_ID_CMD 0x117
  1890. #define GFT_ID_REQ_SIZE (16 + 4)
  1891. #define GFT_ID_RSP_SIZE (16 + 32)
  1892. #define RFT_ID_CMD 0x217
  1893. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1894. #define RFT_ID_RSP_SIZE 16
  1895. #define RFF_ID_CMD 0x21F
  1896. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1897. #define RFF_ID_RSP_SIZE 16
  1898. #define RNN_ID_CMD 0x213
  1899. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1900. #define RNN_ID_RSP_SIZE 16
  1901. #define RSNN_NN_CMD 0x239
  1902. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1903. #define RSNN_NN_RSP_SIZE 16
  1904. #define GFPN_ID_CMD 0x11C
  1905. #define GFPN_ID_REQ_SIZE (16 + 4)
  1906. #define GFPN_ID_RSP_SIZE (16 + 8)
  1907. #define GPSC_CMD 0x127
  1908. #define GPSC_REQ_SIZE (16 + 8)
  1909. #define GPSC_RSP_SIZE (16 + 2 + 2)
  1910. #define GFF_ID_CMD 0x011F
  1911. #define GFF_ID_REQ_SIZE (16 + 4)
  1912. #define GFF_ID_RSP_SIZE (16 + 128)
  1913. /*
  1914. * HBA attribute types.
  1915. */
  1916. #define FDMI_HBA_ATTR_COUNT 9
  1917. #define FDMI_HBA_NODE_NAME 1
  1918. #define FDMI_HBA_MANUFACTURER 2
  1919. #define FDMI_HBA_SERIAL_NUMBER 3
  1920. #define FDMI_HBA_MODEL 4
  1921. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1922. #define FDMI_HBA_HARDWARE_VERSION 6
  1923. #define FDMI_HBA_DRIVER_VERSION 7
  1924. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1925. #define FDMI_HBA_FIRMWARE_VERSION 9
  1926. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1927. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1928. struct ct_fdmi_hba_attr {
  1929. uint16_t type;
  1930. uint16_t len;
  1931. union {
  1932. uint8_t node_name[WWN_SIZE];
  1933. uint8_t manufacturer[32];
  1934. uint8_t serial_num[8];
  1935. uint8_t model[16];
  1936. uint8_t model_desc[80];
  1937. uint8_t hw_version[16];
  1938. uint8_t driver_version[32];
  1939. uint8_t orom_version[16];
  1940. uint8_t fw_version[16];
  1941. uint8_t os_version[128];
  1942. uint8_t max_ct_len[4];
  1943. } a;
  1944. };
  1945. struct ct_fdmi_hba_attributes {
  1946. uint32_t count;
  1947. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1948. };
  1949. /*
  1950. * Port attribute types.
  1951. */
  1952. #define FDMI_PORT_ATTR_COUNT 6
  1953. #define FDMI_PORT_FC4_TYPES 1
  1954. #define FDMI_PORT_SUPPORT_SPEED 2
  1955. #define FDMI_PORT_CURRENT_SPEED 3
  1956. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1957. #define FDMI_PORT_OS_DEVICE_NAME 5
  1958. #define FDMI_PORT_HOST_NAME 6
  1959. #define FDMI_PORT_SPEED_1GB 0x1
  1960. #define FDMI_PORT_SPEED_2GB 0x2
  1961. #define FDMI_PORT_SPEED_10GB 0x4
  1962. #define FDMI_PORT_SPEED_4GB 0x8
  1963. #define FDMI_PORT_SPEED_8GB 0x10
  1964. #define FDMI_PORT_SPEED_16GB 0x20
  1965. #define FDMI_PORT_SPEED_UNKNOWN 0x8000
  1966. struct ct_fdmi_port_attr {
  1967. uint16_t type;
  1968. uint16_t len;
  1969. union {
  1970. uint8_t fc4_types[32];
  1971. uint32_t sup_speed;
  1972. uint32_t cur_speed;
  1973. uint32_t max_frame_size;
  1974. uint8_t os_dev_name[32];
  1975. uint8_t host_name[32];
  1976. } a;
  1977. };
  1978. /*
  1979. * Port Attribute Block.
  1980. */
  1981. struct ct_fdmi_port_attributes {
  1982. uint32_t count;
  1983. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1984. };
  1985. /* FDMI definitions. */
  1986. #define GRHL_CMD 0x100
  1987. #define GHAT_CMD 0x101
  1988. #define GRPL_CMD 0x102
  1989. #define GPAT_CMD 0x110
  1990. #define RHBA_CMD 0x200
  1991. #define RHBA_RSP_SIZE 16
  1992. #define RHAT_CMD 0x201
  1993. #define RPRT_CMD 0x210
  1994. #define RPA_CMD 0x211
  1995. #define RPA_RSP_SIZE 16
  1996. #define DHBA_CMD 0x300
  1997. #define DHBA_REQ_SIZE (16 + 8)
  1998. #define DHBA_RSP_SIZE 16
  1999. #define DHAT_CMD 0x301
  2000. #define DPRT_CMD 0x310
  2001. #define DPA_CMD 0x311
  2002. /* CT command header -- request/response common fields */
  2003. struct ct_cmd_hdr {
  2004. uint8_t revision;
  2005. uint8_t in_id[3];
  2006. uint8_t gs_type;
  2007. uint8_t gs_subtype;
  2008. uint8_t options;
  2009. uint8_t reserved;
  2010. };
  2011. /* CT command request */
  2012. struct ct_sns_req {
  2013. struct ct_cmd_hdr header;
  2014. uint16_t command;
  2015. uint16_t max_rsp_size;
  2016. uint8_t fragment_id;
  2017. uint8_t reserved[3];
  2018. union {
  2019. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
  2020. struct {
  2021. uint8_t reserved;
  2022. uint8_t port_id[3];
  2023. } port_id;
  2024. struct {
  2025. uint8_t port_type;
  2026. uint8_t domain;
  2027. uint8_t area;
  2028. uint8_t reserved;
  2029. } gid_pt;
  2030. struct {
  2031. uint8_t reserved;
  2032. uint8_t port_id[3];
  2033. uint8_t fc4_types[32];
  2034. } rft_id;
  2035. struct {
  2036. uint8_t reserved;
  2037. uint8_t port_id[3];
  2038. uint16_t reserved2;
  2039. uint8_t fc4_feature;
  2040. uint8_t fc4_type;
  2041. } rff_id;
  2042. struct {
  2043. uint8_t reserved;
  2044. uint8_t port_id[3];
  2045. uint8_t node_name[8];
  2046. } rnn_id;
  2047. struct {
  2048. uint8_t node_name[8];
  2049. uint8_t name_len;
  2050. uint8_t sym_node_name[255];
  2051. } rsnn_nn;
  2052. struct {
  2053. uint8_t hba_indentifier[8];
  2054. } ghat;
  2055. struct {
  2056. uint8_t hba_identifier[8];
  2057. uint32_t entry_count;
  2058. uint8_t port_name[8];
  2059. struct ct_fdmi_hba_attributes attrs;
  2060. } rhba;
  2061. struct {
  2062. uint8_t hba_identifier[8];
  2063. struct ct_fdmi_hba_attributes attrs;
  2064. } rhat;
  2065. struct {
  2066. uint8_t port_name[8];
  2067. struct ct_fdmi_port_attributes attrs;
  2068. } rpa;
  2069. struct {
  2070. uint8_t port_name[8];
  2071. } dhba;
  2072. struct {
  2073. uint8_t port_name[8];
  2074. } dhat;
  2075. struct {
  2076. uint8_t port_name[8];
  2077. } dprt;
  2078. struct {
  2079. uint8_t port_name[8];
  2080. } dpa;
  2081. struct {
  2082. uint8_t port_name[8];
  2083. } gpsc;
  2084. struct {
  2085. uint8_t reserved;
  2086. uint8_t port_name[3];
  2087. } gff_id;
  2088. } req;
  2089. };
  2090. /* CT command response header */
  2091. struct ct_rsp_hdr {
  2092. struct ct_cmd_hdr header;
  2093. uint16_t response;
  2094. uint16_t residual;
  2095. uint8_t fragment_id;
  2096. uint8_t reason_code;
  2097. uint8_t explanation_code;
  2098. uint8_t vendor_unique;
  2099. };
  2100. struct ct_sns_gid_pt_data {
  2101. uint8_t control_byte;
  2102. uint8_t port_id[3];
  2103. };
  2104. struct ct_sns_rsp {
  2105. struct ct_rsp_hdr header;
  2106. union {
  2107. struct {
  2108. uint8_t port_type;
  2109. uint8_t port_id[3];
  2110. uint8_t port_name[8];
  2111. uint8_t sym_port_name_len;
  2112. uint8_t sym_port_name[255];
  2113. uint8_t node_name[8];
  2114. uint8_t sym_node_name_len;
  2115. uint8_t sym_node_name[255];
  2116. uint8_t init_proc_assoc[8];
  2117. uint8_t node_ip_addr[16];
  2118. uint8_t class_of_service[4];
  2119. uint8_t fc4_types[32];
  2120. uint8_t ip_address[16];
  2121. uint8_t fabric_port_name[8];
  2122. uint8_t reserved;
  2123. uint8_t hard_address[3];
  2124. } ga_nxt;
  2125. struct {
  2126. /* Assume the largest number of targets for the union */
  2127. struct ct_sns_gid_pt_data
  2128. entries[MAX_FIBRE_DEVICES_MAX];
  2129. } gid_pt;
  2130. struct {
  2131. uint8_t port_name[8];
  2132. } gpn_id;
  2133. struct {
  2134. uint8_t node_name[8];
  2135. } gnn_id;
  2136. struct {
  2137. uint8_t fc4_types[32];
  2138. } gft_id;
  2139. struct {
  2140. uint32_t entry_count;
  2141. uint8_t port_name[8];
  2142. struct ct_fdmi_hba_attributes attrs;
  2143. } ghat;
  2144. struct {
  2145. uint8_t port_name[8];
  2146. } gfpn_id;
  2147. struct {
  2148. uint16_t speeds;
  2149. uint16_t speed;
  2150. } gpsc;
  2151. #define GFF_FCP_SCSI_OFFSET 7
  2152. struct {
  2153. uint8_t fc4_features[128];
  2154. } gff_id;
  2155. } rsp;
  2156. };
  2157. struct ct_sns_pkt {
  2158. union {
  2159. struct ct_sns_req req;
  2160. struct ct_sns_rsp rsp;
  2161. } p;
  2162. };
  2163. /*
  2164. * SNS command structures -- for 2200 compatibility.
  2165. */
  2166. #define RFT_ID_SNS_SCMD_LEN 22
  2167. #define RFT_ID_SNS_CMD_SIZE 60
  2168. #define RFT_ID_SNS_DATA_SIZE 16
  2169. #define RNN_ID_SNS_SCMD_LEN 10
  2170. #define RNN_ID_SNS_CMD_SIZE 36
  2171. #define RNN_ID_SNS_DATA_SIZE 16
  2172. #define GA_NXT_SNS_SCMD_LEN 6
  2173. #define GA_NXT_SNS_CMD_SIZE 28
  2174. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  2175. #define GID_PT_SNS_SCMD_LEN 6
  2176. #define GID_PT_SNS_CMD_SIZE 28
  2177. /*
  2178. * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
  2179. * adapters.
  2180. */
  2181. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
  2182. #define GPN_ID_SNS_SCMD_LEN 6
  2183. #define GPN_ID_SNS_CMD_SIZE 28
  2184. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  2185. #define GNN_ID_SNS_SCMD_LEN 6
  2186. #define GNN_ID_SNS_CMD_SIZE 28
  2187. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  2188. struct sns_cmd_pkt {
  2189. union {
  2190. struct {
  2191. uint16_t buffer_length;
  2192. uint16_t reserved_1;
  2193. uint32_t buffer_address[2];
  2194. uint16_t subcommand_length;
  2195. uint16_t reserved_2;
  2196. uint16_t subcommand;
  2197. uint16_t size;
  2198. uint32_t reserved_3;
  2199. uint8_t param[36];
  2200. } cmd;
  2201. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  2202. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  2203. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  2204. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  2205. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  2206. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  2207. } p;
  2208. };
  2209. struct fw_blob {
  2210. char *name;
  2211. uint32_t segs[4];
  2212. const struct firmware *fw;
  2213. };
  2214. /* Return data from MBC_GET_ID_LIST call. */
  2215. struct gid_list_info {
  2216. uint8_t al_pa;
  2217. uint8_t area;
  2218. uint8_t domain;
  2219. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  2220. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  2221. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  2222. };
  2223. /* NPIV */
  2224. typedef struct vport_info {
  2225. uint8_t port_name[WWN_SIZE];
  2226. uint8_t node_name[WWN_SIZE];
  2227. int vp_id;
  2228. uint16_t loop_id;
  2229. unsigned long host_no;
  2230. uint8_t port_id[3];
  2231. int loop_state;
  2232. } vport_info_t;
  2233. typedef struct vport_params {
  2234. uint8_t port_name[WWN_SIZE];
  2235. uint8_t node_name[WWN_SIZE];
  2236. uint32_t options;
  2237. #define VP_OPTS_RETRY_ENABLE BIT_0
  2238. #define VP_OPTS_VP_DISABLE BIT_1
  2239. } vport_params_t;
  2240. /* NPIV - return codes of VP create and modify */
  2241. #define VP_RET_CODE_OK 0
  2242. #define VP_RET_CODE_FATAL 1
  2243. #define VP_RET_CODE_WRONG_ID 2
  2244. #define VP_RET_CODE_WWPN 3
  2245. #define VP_RET_CODE_RESOURCES 4
  2246. #define VP_RET_CODE_NO_MEM 5
  2247. #define VP_RET_CODE_NOT_FOUND 6
  2248. struct qla_hw_data;
  2249. struct rsp_que;
  2250. /*
  2251. * ISP operations
  2252. */
  2253. struct isp_operations {
  2254. int (*pci_config) (struct scsi_qla_host *);
  2255. void (*reset_chip) (struct scsi_qla_host *);
  2256. int (*chip_diag) (struct scsi_qla_host *);
  2257. void (*config_rings) (struct scsi_qla_host *);
  2258. void (*reset_adapter) (struct scsi_qla_host *);
  2259. int (*nvram_config) (struct scsi_qla_host *);
  2260. void (*update_fw_options) (struct scsi_qla_host *);
  2261. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  2262. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  2263. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  2264. irq_handler_t intr_handler;
  2265. void (*enable_intrs) (struct qla_hw_data *);
  2266. void (*disable_intrs) (struct qla_hw_data *);
  2267. int (*abort_command) (srb_t *);
  2268. int (*target_reset) (struct fc_port *, unsigned int, int);
  2269. int (*lun_reset) (struct fc_port *, unsigned int, int);
  2270. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  2271. uint8_t, uint8_t, uint16_t *, uint8_t);
  2272. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  2273. uint8_t, uint8_t);
  2274. uint16_t (*calc_req_entries) (uint16_t);
  2275. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  2276. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  2277. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  2278. uint32_t);
  2279. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  2280. uint32_t, uint32_t);
  2281. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  2282. uint32_t);
  2283. void (*fw_dump) (struct scsi_qla_host *, int);
  2284. int (*beacon_on) (struct scsi_qla_host *);
  2285. int (*beacon_off) (struct scsi_qla_host *);
  2286. void (*beacon_blink) (struct scsi_qla_host *);
  2287. uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
  2288. uint32_t, uint32_t);
  2289. int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
  2290. uint32_t);
  2291. int (*get_flash_version) (struct scsi_qla_host *, void *);
  2292. int (*start_scsi) (srb_t *);
  2293. int (*abort_isp) (struct scsi_qla_host *);
  2294. int (*iospace_config)(struct qla_hw_data*);
  2295. int (*initialize_adapter)(struct scsi_qla_host *);
  2296. };
  2297. /* MSI-X Support *************************************************************/
  2298. #define QLA_MSIX_CHIP_REV_24XX 3
  2299. #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
  2300. #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
  2301. #define QLA_MSIX_DEFAULT 0x00
  2302. #define QLA_MSIX_RSP_Q 0x01
  2303. #define QLA_MIDX_DEFAULT 0
  2304. #define QLA_MIDX_RSP_Q 1
  2305. #define QLA_PCI_MSIX_CONTROL 0xa2
  2306. #define QLA_83XX_PCI_MSIX_CONTROL 0x92
  2307. struct scsi_qla_host;
  2308. struct qla_msix_entry {
  2309. int have_irq;
  2310. uint32_t vector;
  2311. uint16_t entry;
  2312. struct rsp_que *rsp;
  2313. };
  2314. #define WATCH_INTERVAL 1 /* number of seconds */
  2315. /* Work events. */
  2316. enum qla_work_type {
  2317. QLA_EVT_AEN,
  2318. QLA_EVT_IDC_ACK,
  2319. QLA_EVT_ASYNC_LOGIN,
  2320. QLA_EVT_ASYNC_LOGIN_DONE,
  2321. QLA_EVT_ASYNC_LOGOUT,
  2322. QLA_EVT_ASYNC_LOGOUT_DONE,
  2323. QLA_EVT_ASYNC_ADISC,
  2324. QLA_EVT_ASYNC_ADISC_DONE,
  2325. QLA_EVT_UEVENT,
  2326. QLA_EVT_AENFX,
  2327. };
  2328. struct qla_work_evt {
  2329. struct list_head list;
  2330. enum qla_work_type type;
  2331. u32 flags;
  2332. #define QLA_EVT_FLAG_FREE 0x1
  2333. union {
  2334. struct {
  2335. enum fc_host_event_code code;
  2336. u32 data;
  2337. } aen;
  2338. struct {
  2339. #define QLA_IDC_ACK_REGS 7
  2340. uint16_t mb[QLA_IDC_ACK_REGS];
  2341. } idc_ack;
  2342. struct {
  2343. struct fc_port *fcport;
  2344. #define QLA_LOGIO_LOGIN_RETRIED BIT_0
  2345. u16 data[2];
  2346. } logio;
  2347. struct {
  2348. u32 code;
  2349. #define QLA_UEVENT_CODE_FW_DUMP 0
  2350. } uevent;
  2351. struct {
  2352. uint32_t evtcode;
  2353. uint32_t mbx[8];
  2354. uint32_t count;
  2355. } aenfx;
  2356. struct {
  2357. srb_t *sp;
  2358. } iosb;
  2359. } u;
  2360. };
  2361. struct qla_chip_state_84xx {
  2362. struct list_head list;
  2363. struct kref kref;
  2364. void *bus;
  2365. spinlock_t access_lock;
  2366. struct mutex fw_update_mutex;
  2367. uint32_t fw_update;
  2368. uint32_t op_fw_version;
  2369. uint32_t op_fw_size;
  2370. uint32_t op_fw_seq_size;
  2371. uint32_t diag_fw_version;
  2372. uint32_t gold_fw_version;
  2373. };
  2374. struct qla_statistics {
  2375. uint32_t total_isp_aborts;
  2376. uint64_t input_bytes;
  2377. uint64_t output_bytes;
  2378. uint64_t input_requests;
  2379. uint64_t output_requests;
  2380. uint32_t control_requests;
  2381. uint64_t jiffies_at_last_reset;
  2382. };
  2383. struct bidi_statistics {
  2384. unsigned long long io_count;
  2385. unsigned long long transfer_bytes;
  2386. };
  2387. /* Multi queue support */
  2388. #define MBC_INITIALIZE_MULTIQ 0x1f
  2389. #define QLA_QUE_PAGE 0X1000
  2390. #define QLA_MQ_SIZE 32
  2391. #define QLA_MAX_QUEUES 256
  2392. #define ISP_QUE_REG(ha, id) \
  2393. ((ha->mqenable || IS_QLA83XX(ha)) ? \
  2394. ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
  2395. ((void __iomem *)ha->iobase))
  2396. #define QLA_REQ_QUE_ID(tag) \
  2397. ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
  2398. #define QLA_DEFAULT_QUE_QOS 5
  2399. #define QLA_PRECONFIG_VPORTS 32
  2400. #define QLA_MAX_VPORTS_QLA24XX 128
  2401. #define QLA_MAX_VPORTS_QLA25XX 256
  2402. /* Response queue data structure */
  2403. struct rsp_que {
  2404. dma_addr_t dma;
  2405. response_t *ring;
  2406. response_t *ring_ptr;
  2407. uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
  2408. uint32_t __iomem *rsp_q_out;
  2409. uint16_t ring_index;
  2410. uint16_t out_ptr;
  2411. uint16_t length;
  2412. uint16_t options;
  2413. uint16_t rid;
  2414. uint16_t id;
  2415. uint16_t vp_idx;
  2416. struct qla_hw_data *hw;
  2417. struct qla_msix_entry *msix;
  2418. struct req_que *req;
  2419. srb_t *status_srb; /* status continuation entry */
  2420. struct work_struct q_work;
  2421. dma_addr_t dma_fx00;
  2422. response_t *ring_fx00;
  2423. uint16_t length_fx00;
  2424. uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
  2425. };
  2426. /* Request queue data structure */
  2427. struct req_que {
  2428. dma_addr_t dma;
  2429. request_t *ring;
  2430. request_t *ring_ptr;
  2431. uint32_t __iomem *req_q_in; /* FWI2-capable only. */
  2432. uint32_t __iomem *req_q_out;
  2433. uint16_t ring_index;
  2434. uint16_t in_ptr;
  2435. uint16_t cnt;
  2436. uint16_t length;
  2437. uint16_t options;
  2438. uint16_t rid;
  2439. uint16_t id;
  2440. uint16_t qos;
  2441. uint16_t vp_idx;
  2442. struct rsp_que *rsp;
  2443. srb_t **outstanding_cmds;
  2444. uint32_t current_outstanding_cmd;
  2445. uint16_t num_outstanding_cmds;
  2446. #define MAX_Q_DEPTH 32
  2447. int max_q_depth;
  2448. dma_addr_t dma_fx00;
  2449. request_t *ring_fx00;
  2450. uint16_t length_fx00;
  2451. uint8_t req_pkt[REQUEST_ENTRY_SIZE];
  2452. };
  2453. /* Place holder for FW buffer parameters */
  2454. struct qlfc_fw {
  2455. void *fw_buf;
  2456. dma_addr_t fw_dma;
  2457. uint32_t len;
  2458. };
  2459. struct qlt_hw_data {
  2460. /* Protected by hw lock */
  2461. uint32_t enable_class_2:1;
  2462. uint32_t enable_explicit_conf:1;
  2463. uint32_t ini_mode_force_reverse:1;
  2464. uint32_t node_name_set:1;
  2465. dma_addr_t atio_dma; /* Physical address. */
  2466. struct atio *atio_ring; /* Base virtual address */
  2467. struct atio *atio_ring_ptr; /* Current address. */
  2468. uint16_t atio_ring_index; /* Current index. */
  2469. uint16_t atio_q_length;
  2470. uint32_t __iomem *atio_q_in;
  2471. uint32_t __iomem *atio_q_out;
  2472. void *target_lport_ptr;
  2473. struct qla_tgt_func_tmpl *tgt_ops;
  2474. struct qla_tgt *qla_tgt;
  2475. struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
  2476. uint16_t current_handle;
  2477. struct qla_tgt_vp_map *tgt_vp_map;
  2478. struct mutex tgt_mutex;
  2479. struct mutex tgt_host_action_mutex;
  2480. int saved_set;
  2481. uint16_t saved_exchange_count;
  2482. uint32_t saved_firmware_options_1;
  2483. uint32_t saved_firmware_options_2;
  2484. uint32_t saved_firmware_options_3;
  2485. uint8_t saved_firmware_options[2];
  2486. uint8_t saved_add_firmware_options[2];
  2487. uint8_t tgt_node_name[WWN_SIZE];
  2488. };
  2489. /*
  2490. * Qlogic host adapter specific data structure.
  2491. */
  2492. struct qla_hw_data {
  2493. struct pci_dev *pdev;
  2494. /* SRB cache. */
  2495. #define SRB_MIN_REQ 128
  2496. mempool_t *srb_mempool;
  2497. volatile struct {
  2498. uint32_t mbox_int :1;
  2499. uint32_t mbox_busy :1;
  2500. uint32_t disable_risc_code_load :1;
  2501. uint32_t enable_64bit_addressing :1;
  2502. uint32_t enable_lip_reset :1;
  2503. uint32_t enable_target_reset :1;
  2504. uint32_t enable_lip_full_login :1;
  2505. uint32_t enable_led_scheme :1;
  2506. uint32_t msi_enabled :1;
  2507. uint32_t msix_enabled :1;
  2508. uint32_t disable_serdes :1;
  2509. uint32_t gpsc_supported :1;
  2510. uint32_t npiv_supported :1;
  2511. uint32_t pci_channel_io_perm_failure :1;
  2512. uint32_t fce_enabled :1;
  2513. uint32_t fac_supported :1;
  2514. uint32_t chip_reset_done :1;
  2515. uint32_t port0 :1;
  2516. uint32_t running_gold_fw :1;
  2517. uint32_t eeh_busy :1;
  2518. uint32_t cpu_affinity_enabled :1;
  2519. uint32_t disable_msix_handshake :1;
  2520. uint32_t fcp_prio_enabled :1;
  2521. uint32_t isp82xx_fw_hung:1;
  2522. uint32_t nic_core_hung:1;
  2523. uint32_t quiesce_owner:1;
  2524. uint32_t nic_core_reset_hdlr_active:1;
  2525. uint32_t nic_core_reset_owner:1;
  2526. uint32_t isp82xx_no_md_cap:1;
  2527. uint32_t host_shutting_down:1;
  2528. uint32_t idc_compl_status:1;
  2529. uint32_t mr_reset_hdlr_active:1;
  2530. uint32_t mr_intr_valid:1;
  2531. /* 34 bits */
  2532. } flags;
  2533. /* This spinlock is used to protect "io transactions", you must
  2534. * acquire it before doing any IO to the card, eg with RD_REG*() and
  2535. * WRT_REG*() for the duration of your entire commandtransaction.
  2536. *
  2537. * This spinlock is of lower priority than the io request lock.
  2538. */
  2539. spinlock_t hardware_lock ____cacheline_aligned;
  2540. int bars;
  2541. int mem_only;
  2542. device_reg_t __iomem *iobase; /* Base I/O address */
  2543. resource_size_t pio_address;
  2544. #define MIN_IOBASE_LEN 0x100
  2545. dma_addr_t bar0_hdl;
  2546. void __iomem *cregbase;
  2547. dma_addr_t bar2_hdl;
  2548. #define BAR0_LEN_FX00 (1024 * 1024)
  2549. #define BAR2_LEN_FX00 (128 * 1024)
  2550. uint32_t rqstq_intr_code;
  2551. uint32_t mbx_intr_code;
  2552. uint32_t req_que_len;
  2553. uint32_t rsp_que_len;
  2554. uint32_t req_que_off;
  2555. uint32_t rsp_que_off;
  2556. /* Multi queue data structs */
  2557. device_reg_t __iomem *mqiobase;
  2558. device_reg_t __iomem *msixbase;
  2559. uint16_t msix_count;
  2560. uint8_t mqenable;
  2561. struct req_que **req_q_map;
  2562. struct rsp_que **rsp_q_map;
  2563. unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2564. unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2565. uint8_t max_req_queues;
  2566. uint8_t max_rsp_queues;
  2567. struct qla_npiv_entry *npiv_info;
  2568. uint16_t nvram_npiv_size;
  2569. uint16_t switch_cap;
  2570. #define FLOGI_SEQ_DEL BIT_8
  2571. #define FLOGI_MID_SUPPORT BIT_10
  2572. #define FLOGI_VSAN_SUPPORT BIT_12
  2573. #define FLOGI_SP_SUPPORT BIT_13
  2574. uint8_t port_no; /* Physical port of adapter */
  2575. /* Timeout timers. */
  2576. uint8_t loop_down_abort_time; /* port down timer */
  2577. atomic_t loop_down_timer; /* loop down timer */
  2578. uint8_t link_down_timeout; /* link down timeout */
  2579. uint16_t max_loop_id;
  2580. uint16_t max_fibre_devices; /* Maximum number of targets */
  2581. uint16_t fb_rev;
  2582. uint16_t min_external_loopid; /* First external loop Id */
  2583. #define PORT_SPEED_UNKNOWN 0xFFFF
  2584. #define PORT_SPEED_1GB 0x00
  2585. #define PORT_SPEED_2GB 0x01
  2586. #define PORT_SPEED_4GB 0x03
  2587. #define PORT_SPEED_8GB 0x04
  2588. #define PORT_SPEED_16GB 0x05
  2589. #define PORT_SPEED_10GB 0x13
  2590. uint16_t link_data_rate; /* F/W operating speed */
  2591. uint8_t current_topology;
  2592. uint8_t prev_topology;
  2593. #define ISP_CFG_NL 1
  2594. #define ISP_CFG_N 2
  2595. #define ISP_CFG_FL 4
  2596. #define ISP_CFG_F 8
  2597. uint8_t operating_mode; /* F/W operating mode */
  2598. #define LOOP 0
  2599. #define P2P 1
  2600. #define LOOP_P2P 2
  2601. #define P2P_LOOP 3
  2602. uint8_t interrupts_on;
  2603. uint32_t isp_abort_cnt;
  2604. #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
  2605. #define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
  2606. #define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
  2607. #define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
  2608. #define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
  2609. uint32_t device_type;
  2610. #define DT_ISP2100 BIT_0
  2611. #define DT_ISP2200 BIT_1
  2612. #define DT_ISP2300 BIT_2
  2613. #define DT_ISP2312 BIT_3
  2614. #define DT_ISP2322 BIT_4
  2615. #define DT_ISP6312 BIT_5
  2616. #define DT_ISP6322 BIT_6
  2617. #define DT_ISP2422 BIT_7
  2618. #define DT_ISP2432 BIT_8
  2619. #define DT_ISP5422 BIT_9
  2620. #define DT_ISP5432 BIT_10
  2621. #define DT_ISP2532 BIT_11
  2622. #define DT_ISP8432 BIT_12
  2623. #define DT_ISP8001 BIT_13
  2624. #define DT_ISP8021 BIT_14
  2625. #define DT_ISP2031 BIT_15
  2626. #define DT_ISP8031 BIT_16
  2627. #define DT_ISPFX00 BIT_17
  2628. #define DT_ISP8044 BIT_18
  2629. #define DT_ISP_LAST (DT_ISP8044 << 1)
  2630. #define DT_T10_PI BIT_25
  2631. #define DT_IIDMA BIT_26
  2632. #define DT_FWI2 BIT_27
  2633. #define DT_ZIO_SUPPORTED BIT_28
  2634. #define DT_OEM_001 BIT_29
  2635. #define DT_ISP2200A BIT_30
  2636. #define DT_EXTENDED_IDS BIT_31
  2637. #define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
  2638. #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
  2639. #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
  2640. #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
  2641. #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
  2642. #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
  2643. #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
  2644. #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
  2645. #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
  2646. #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
  2647. #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
  2648. #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
  2649. #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
  2650. #define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
  2651. #define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
  2652. #define IS_QLA81XX(ha) (IS_QLA8001(ha))
  2653. #define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
  2654. #define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
  2655. #define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
  2656. #define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
  2657. #define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
  2658. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  2659. IS_QLA6312(ha) || IS_QLA6322(ha))
  2660. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  2661. #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
  2662. #define IS_QLA25XX(ha) (IS_QLA2532(ha))
  2663. #define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
  2664. #define IS_QLA84XX(ha) (IS_QLA8432(ha))
  2665. #define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
  2666. IS_QLA84XX(ha))
  2667. #define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
  2668. IS_QLA8031(ha) || IS_QLA8044(ha))
  2669. #define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
  2670. #define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
  2671. IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
  2672. IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
  2673. IS_QLA8044(ha))
  2674. #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2675. #define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
  2676. IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
  2677. #define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2678. #define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2679. #define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
  2680. #define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
  2681. #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
  2682. #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
  2683. #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
  2684. #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
  2685. #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
  2686. #define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
  2687. #define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
  2688. #define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
  2689. /* Bit 21 of fw_attributes decides the MCTP capabilities */
  2690. #define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
  2691. ((ha)->fw_attributes_ext[0] & BIT_0))
  2692. #define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha))
  2693. #define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha))
  2694. #define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
  2695. #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha))
  2696. #define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
  2697. (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
  2698. #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha))
  2699. #define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
  2700. /* HBA serial number */
  2701. uint8_t serial0;
  2702. uint8_t serial1;
  2703. uint8_t serial2;
  2704. /* NVRAM configuration data */
  2705. #define MAX_NVRAM_SIZE 4096
  2706. #define VPD_OFFSET MAX_NVRAM_SIZE / 2
  2707. uint16_t nvram_size;
  2708. uint16_t nvram_base;
  2709. void *nvram;
  2710. uint16_t vpd_size;
  2711. uint16_t vpd_base;
  2712. void *vpd;
  2713. uint16_t loop_reset_delay;
  2714. uint8_t retry_count;
  2715. uint8_t login_timeout;
  2716. uint16_t r_a_tov;
  2717. int port_down_retry_count;
  2718. uint8_t mbx_count;
  2719. uint8_t aen_mbx_count;
  2720. uint32_t login_retry_count;
  2721. /* SNS command interfaces. */
  2722. ms_iocb_entry_t *ms_iocb;
  2723. dma_addr_t ms_iocb_dma;
  2724. struct ct_sns_pkt *ct_sns;
  2725. dma_addr_t ct_sns_dma;
  2726. /* SNS command interfaces for 2200. */
  2727. struct sns_cmd_pkt *sns_cmd;
  2728. dma_addr_t sns_cmd_dma;
  2729. #define SFP_DEV_SIZE 256
  2730. #define SFP_BLOCK_SIZE 64
  2731. void *sfp_data;
  2732. dma_addr_t sfp_data_dma;
  2733. #define XGMAC_DATA_SIZE 4096
  2734. void *xgmac_data;
  2735. dma_addr_t xgmac_data_dma;
  2736. #define DCBX_TLV_DATA_SIZE 4096
  2737. void *dcbx_tlv;
  2738. dma_addr_t dcbx_tlv_dma;
  2739. struct task_struct *dpc_thread;
  2740. uint8_t dpc_active; /* DPC routine is active */
  2741. dma_addr_t gid_list_dma;
  2742. struct gid_list_info *gid_list;
  2743. int gid_list_info_size;
  2744. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2745. #define DMA_POOL_SIZE 256
  2746. struct dma_pool *s_dma_pool;
  2747. dma_addr_t init_cb_dma;
  2748. init_cb_t *init_cb;
  2749. int init_cb_size;
  2750. dma_addr_t ex_init_cb_dma;
  2751. struct ex_init_cb_81xx *ex_init_cb;
  2752. void *async_pd;
  2753. dma_addr_t async_pd_dma;
  2754. void *swl;
  2755. /* These are used by mailbox operations. */
  2756. uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2757. uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
  2758. uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
  2759. mbx_cmd_t *mcp;
  2760. struct mbx_cmd_32 *mcp32;
  2761. unsigned long mbx_cmd_flags;
  2762. #define MBX_INTERRUPT 1
  2763. #define MBX_INTR_WAIT 2
  2764. #define MBX_UPDATE_FLASH_ACTIVE 3
  2765. struct mutex vport_lock; /* Virtual port synchronization */
  2766. spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
  2767. struct completion mbx_cmd_comp; /* Serialize mbx access */
  2768. struct completion mbx_intr_comp; /* Used for completion notification */
  2769. struct completion dcbx_comp; /* For set port config notification */
  2770. struct completion lb_portup_comp; /* Used to wait for link up during
  2771. * loopback */
  2772. #define DCBX_COMP_TIMEOUT 20
  2773. #define LB_PORTUP_COMP_TIMEOUT 10
  2774. int notify_dcbx_comp;
  2775. int notify_lb_portup_comp;
  2776. struct mutex selflogin_lock;
  2777. /* Basic firmware related information. */
  2778. uint16_t fw_major_version;
  2779. uint16_t fw_minor_version;
  2780. uint16_t fw_subminor_version;
  2781. uint16_t fw_attributes;
  2782. uint16_t fw_attributes_h;
  2783. uint16_t fw_attributes_ext[2];
  2784. uint32_t fw_memory_size;
  2785. uint32_t fw_transfer_size;
  2786. uint32_t fw_srisc_address;
  2787. #define RISC_START_ADDRESS_2100 0x1000
  2788. #define RISC_START_ADDRESS_2300 0x800
  2789. #define RISC_START_ADDRESS_2400 0x100000
  2790. uint16_t fw_xcb_count;
  2791. uint16_t fw_iocb_count;
  2792. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2793. uint8_t fw_seriallink_options[4];
  2794. uint16_t fw_seriallink_options24[4];
  2795. uint8_t mpi_version[3];
  2796. uint32_t mpi_capabilities;
  2797. uint8_t phy_version[3];
  2798. /* Firmware dump information. */
  2799. struct qla2xxx_fw_dump *fw_dump;
  2800. uint32_t fw_dump_len;
  2801. int fw_dumped;
  2802. int fw_dump_reading;
  2803. dma_addr_t eft_dma;
  2804. void *eft;
  2805. /* Current size of mctp dump is 0x086064 bytes */
  2806. #define MCTP_DUMP_SIZE 0x086064
  2807. dma_addr_t mctp_dump_dma;
  2808. void *mctp_dump;
  2809. int mctp_dumped;
  2810. int mctp_dump_reading;
  2811. uint32_t chain_offset;
  2812. struct dentry *dfs_dir;
  2813. struct dentry *dfs_fce;
  2814. dma_addr_t fce_dma;
  2815. void *fce;
  2816. uint32_t fce_bufs;
  2817. uint16_t fce_mb[8];
  2818. uint64_t fce_wr, fce_rd;
  2819. struct mutex fce_mutex;
  2820. uint32_t pci_attr;
  2821. uint16_t chip_revision;
  2822. uint16_t product_id[4];
  2823. uint8_t model_number[16+1];
  2824. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2825. char model_desc[80];
  2826. uint8_t adapter_id[16+1];
  2827. /* Option ROM information. */
  2828. char *optrom_buffer;
  2829. uint32_t optrom_size;
  2830. int optrom_state;
  2831. #define QLA_SWAITING 0
  2832. #define QLA_SREADING 1
  2833. #define QLA_SWRITING 2
  2834. uint32_t optrom_region_start;
  2835. uint32_t optrom_region_size;
  2836. /* PCI expansion ROM image information. */
  2837. #define ROM_CODE_TYPE_BIOS 0
  2838. #define ROM_CODE_TYPE_FCODE 1
  2839. #define ROM_CODE_TYPE_EFI 3
  2840. uint8_t bios_revision[2];
  2841. uint8_t efi_revision[2];
  2842. uint8_t fcode_revision[16];
  2843. uint32_t fw_revision[4];
  2844. uint32_t gold_fw_version[4];
  2845. /* Offsets for flash/nvram access (set to ~0 if not used). */
  2846. uint32_t flash_conf_off;
  2847. uint32_t flash_data_off;
  2848. uint32_t nvram_conf_off;
  2849. uint32_t nvram_data_off;
  2850. uint32_t fdt_wrt_disable;
  2851. uint32_t fdt_wrt_enable;
  2852. uint32_t fdt_erase_cmd;
  2853. uint32_t fdt_block_size;
  2854. uint32_t fdt_unprotect_sec_cmd;
  2855. uint32_t fdt_protect_sec_cmd;
  2856. uint32_t fdt_wrt_sts_reg_cmd;
  2857. uint32_t flt_region_flt;
  2858. uint32_t flt_region_fdt;
  2859. uint32_t flt_region_boot;
  2860. uint32_t flt_region_fw;
  2861. uint32_t flt_region_vpd_nvram;
  2862. uint32_t flt_region_vpd;
  2863. uint32_t flt_region_nvram;
  2864. uint32_t flt_region_npiv_conf;
  2865. uint32_t flt_region_gold_fw;
  2866. uint32_t flt_region_fcp_prio;
  2867. uint32_t flt_region_bootload;
  2868. /* Needed for BEACON */
  2869. uint16_t beacon_blink_led;
  2870. uint8_t beacon_color_state;
  2871. #define QLA_LED_GRN_ON 0x01
  2872. #define QLA_LED_YLW_ON 0x02
  2873. #define QLA_LED_ABR_ON 0x04
  2874. #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
  2875. /* ISP2322: red, green, amber. */
  2876. uint16_t zio_mode;
  2877. uint16_t zio_timer;
  2878. struct qla_msix_entry *msix_entries;
  2879. struct list_head vp_list; /* list of VP */
  2880. unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
  2881. sizeof(unsigned long)];
  2882. uint16_t num_vhosts; /* number of vports created */
  2883. uint16_t num_vsans; /* number of vsan created */
  2884. uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
  2885. int cur_vport_count;
  2886. struct qla_chip_state_84xx *cs84xx;
  2887. struct qla_statistics qla_stats;
  2888. struct isp_operations *isp_ops;
  2889. struct workqueue_struct *wq;
  2890. struct qlfc_fw fw_buf;
  2891. /* FCP_CMND priority support */
  2892. struct qla_fcp_prio_cfg *fcp_prio_cfg;
  2893. struct dma_pool *dl_dma_pool;
  2894. #define DSD_LIST_DMA_POOL_SIZE 512
  2895. struct dma_pool *fcp_cmnd_dma_pool;
  2896. mempool_t *ctx_mempool;
  2897. #define FCP_CMND_DMA_POOL_SIZE 512
  2898. unsigned long nx_pcibase; /* Base I/O address */
  2899. uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
  2900. unsigned long nxdb_wr_ptr; /* Door bell write pointer */
  2901. uint32_t crb_win;
  2902. uint32_t curr_window;
  2903. uint32_t ddr_mn_window;
  2904. unsigned long mn_win_crb;
  2905. unsigned long ms_win_crb;
  2906. int qdr_sn_window;
  2907. uint32_t fcoe_dev_init_timeout;
  2908. uint32_t fcoe_reset_timeout;
  2909. rwlock_t hw_lock;
  2910. uint16_t portnum; /* port number */
  2911. int link_width;
  2912. struct fw_blob *hablob;
  2913. struct qla82xx_legacy_intr_set nx_legacy_intr;
  2914. uint16_t gbl_dsd_inuse;
  2915. uint16_t gbl_dsd_avail;
  2916. struct list_head gbl_dsd_list;
  2917. #define NUM_DSD_CHAIN 4096
  2918. uint8_t fw_type;
  2919. __le32 file_prd_off; /* File firmware product offset */
  2920. uint32_t md_template_size;
  2921. void *md_tmplt_hdr;
  2922. dma_addr_t md_tmplt_hdr_dma;
  2923. void *md_dump;
  2924. uint32_t md_dump_size;
  2925. void *loop_id_map;
  2926. /* QLA83XX IDC specific fields */
  2927. uint32_t idc_audit_ts;
  2928. /* DPC low-priority workqueue */
  2929. struct workqueue_struct *dpc_lp_wq;
  2930. struct work_struct idc_aen;
  2931. /* DPC high-priority workqueue */
  2932. struct workqueue_struct *dpc_hp_wq;
  2933. struct work_struct nic_core_reset;
  2934. struct work_struct idc_state_handler;
  2935. struct work_struct nic_core_unrecoverable;
  2936. #define HOST_QUEUE_RAMPDOWN_INTERVAL (60 * HZ)
  2937. #define HOST_QUEUE_RAMPUP_INTERVAL (30 * HZ)
  2938. unsigned long host_last_rampdown_time;
  2939. unsigned long host_last_rampup_time;
  2940. int cfg_lun_q_depth;
  2941. struct mr_data_fx00 mr;
  2942. struct qlt_hw_data tgt;
  2943. };
  2944. /*
  2945. * Qlogic scsi host structure
  2946. */
  2947. typedef struct scsi_qla_host {
  2948. struct list_head list;
  2949. struct list_head vp_fcports; /* list of fcports */
  2950. struct list_head work_list;
  2951. spinlock_t work_lock;
  2952. /* Commonly used flags and state information. */
  2953. struct Scsi_Host *host;
  2954. unsigned long host_no;
  2955. uint8_t host_str[16];
  2956. volatile struct {
  2957. uint32_t init_done :1;
  2958. uint32_t online :1;
  2959. uint32_t reset_active :1;
  2960. uint32_t management_server_logged_in :1;
  2961. uint32_t process_response_queue :1;
  2962. uint32_t difdix_supported:1;
  2963. uint32_t delete_progress:1;
  2964. uint32_t fw_tgt_reported:1;
  2965. } flags;
  2966. atomic_t loop_state;
  2967. #define LOOP_TIMEOUT 1
  2968. #define LOOP_DOWN 2
  2969. #define LOOP_UP 3
  2970. #define LOOP_UPDATE 4
  2971. #define LOOP_READY 5
  2972. #define LOOP_DEAD 6
  2973. unsigned long dpc_flags;
  2974. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  2975. #define RESET_ACTIVE 1
  2976. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  2977. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  2978. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  2979. #define LOOP_RESYNC_ACTIVE 5
  2980. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  2981. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  2982. #define RELOGIN_NEEDED 8
  2983. #define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
  2984. #define ISP_ABORT_RETRY 10 /* ISP aborted. */
  2985. #define BEACON_BLINK_NEEDED 11
  2986. #define REGISTER_FDMI_NEEDED 12
  2987. #define FCPORT_UPDATE_NEEDED 13
  2988. #define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
  2989. #define UNLOADING 15
  2990. #define NPIV_CONFIG_NEEDED 16
  2991. #define ISP_UNRECOVERABLE 17
  2992. #define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
  2993. #define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
  2994. #define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
  2995. #define SCR_PENDING 21 /* SCR in target mode */
  2996. #define HOST_RAMP_DOWN_QUEUE_DEPTH 22
  2997. #define HOST_RAMP_UP_QUEUE_DEPTH 23
  2998. #define PORT_UPDATE_NEEDED 24
  2999. #define FX00_RESET_RECOVERY 25
  3000. #define FX00_TARGET_SCAN 26
  3001. #define FX00_CRITEMP_RECOVERY 27
  3002. uint32_t device_flags;
  3003. #define SWITCH_FOUND BIT_0
  3004. #define DFLG_NO_CABLE BIT_1
  3005. #define DFLG_DEV_FAILED BIT_5
  3006. /* ISP configuration data. */
  3007. uint16_t loop_id; /* Host adapter loop id */
  3008. uint16_t self_login_loop_id; /* host adapter loop id
  3009. * get it on self login
  3010. */
  3011. fc_port_t bidir_fcport; /* fcport used for bidir cmnds
  3012. * no need of allocating it for
  3013. * each command
  3014. */
  3015. port_id_t d_id; /* Host adapter port id */
  3016. uint8_t marker_needed;
  3017. uint16_t mgmt_svr_loop_id;
  3018. /* Timeout timers. */
  3019. uint8_t loop_down_abort_time; /* port down timer */
  3020. atomic_t loop_down_timer; /* loop down timer */
  3021. uint8_t link_down_timeout; /* link down timeout */
  3022. uint32_t timer_active;
  3023. struct timer_list timer;
  3024. uint8_t node_name[WWN_SIZE];
  3025. uint8_t port_name[WWN_SIZE];
  3026. uint8_t fabric_node_name[WWN_SIZE];
  3027. uint16_t fcoe_vlan_id;
  3028. uint16_t fcoe_fcf_idx;
  3029. uint8_t fcoe_vn_port_mac[6];
  3030. uint32_t vp_abort_cnt;
  3031. struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
  3032. uint16_t vp_idx; /* vport ID */
  3033. unsigned long vp_flags;
  3034. #define VP_IDX_ACQUIRED 0 /* bit no 0 */
  3035. #define VP_CREATE_NEEDED 1
  3036. #define VP_BIND_NEEDED 2
  3037. #define VP_DELETE_NEEDED 3
  3038. #define VP_SCR_NEEDED 4 /* State Change Request registration */
  3039. atomic_t vp_state;
  3040. #define VP_OFFLINE 0
  3041. #define VP_ACTIVE 1
  3042. #define VP_FAILED 2
  3043. // #define VP_DISABLE 3
  3044. uint16_t vp_err_state;
  3045. uint16_t vp_prev_err_state;
  3046. #define VP_ERR_UNKWN 0
  3047. #define VP_ERR_PORTDWN 1
  3048. #define VP_ERR_FAB_UNSUPPORTED 2
  3049. #define VP_ERR_FAB_NORESOURCES 3
  3050. #define VP_ERR_FAB_LOGOUT 4
  3051. #define VP_ERR_ADAP_NORESOURCES 5
  3052. struct qla_hw_data *hw;
  3053. struct req_que *req;
  3054. int fw_heartbeat_counter;
  3055. int seconds_since_last_heartbeat;
  3056. struct fc_host_statistics fc_host_stat;
  3057. struct qla_statistics qla_stats;
  3058. struct bidi_statistics bidi_stats;
  3059. atomic_t vref_count;
  3060. struct qla8044_reset_template reset_tmplt;
  3061. } scsi_qla_host_t;
  3062. #define SET_VP_IDX 1
  3063. #define SET_AL_PA 2
  3064. #define RESET_VP_IDX 3
  3065. #define RESET_AL_PA 4
  3066. struct qla_tgt_vp_map {
  3067. uint8_t idx;
  3068. scsi_qla_host_t *vha;
  3069. };
  3070. /*
  3071. * Macros to help code, maintain, etc.
  3072. */
  3073. #define LOOP_TRANSITION(ha) \
  3074. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  3075. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  3076. atomic_read(&ha->loop_state) == LOOP_DOWN)
  3077. #define STATE_TRANSITION(ha) \
  3078. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  3079. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
  3080. #define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
  3081. atomic_inc(&__vha->vref_count); \
  3082. mb(); \
  3083. if (__vha->flags.delete_progress) { \
  3084. atomic_dec(&__vha->vref_count); \
  3085. __bail = 1; \
  3086. } else { \
  3087. __bail = 0; \
  3088. } \
  3089. } while (0)
  3090. #define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
  3091. atomic_dec(&__vha->vref_count); \
  3092. } while (0)
  3093. /*
  3094. * qla2x00 local function return status codes
  3095. */
  3096. #define MBS_MASK 0x3fff
  3097. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  3098. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  3099. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  3100. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  3101. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  3102. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  3103. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  3104. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  3105. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  3106. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  3107. #define QLA_FUNCTION_TIMEOUT 0x100
  3108. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  3109. #define QLA_FUNCTION_FAILED 0x102
  3110. #define QLA_MEMORY_ALLOC_FAILED 0x103
  3111. #define QLA_LOCK_TIMEOUT 0x104
  3112. #define QLA_ABORTED 0x105
  3113. #define QLA_SUSPENDED 0x106
  3114. #define QLA_BUSY 0x107
  3115. #define QLA_ALREADY_REGISTERED 0x109
  3116. #define NVRAM_DELAY() udelay(10)
  3117. /*
  3118. * Flash support definitions
  3119. */
  3120. #define OPTROM_SIZE_2300 0x20000
  3121. #define OPTROM_SIZE_2322 0x100000
  3122. #define OPTROM_SIZE_24XX 0x100000
  3123. #define OPTROM_SIZE_25XX 0x200000
  3124. #define OPTROM_SIZE_81XX 0x400000
  3125. #define OPTROM_SIZE_82XX 0x800000
  3126. #define OPTROM_SIZE_83XX 0x1000000
  3127. #define OPTROM_BURST_SIZE 0x1000
  3128. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  3129. #define QLA_DSDS_PER_IOCB 37
  3130. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  3131. #define QLA_SG_ALL 1024
  3132. enum nexus_wait_type {
  3133. WAIT_HOST = 0,
  3134. WAIT_TARGET,
  3135. WAIT_LUN,
  3136. };
  3137. #include "qla_gbl.h"
  3138. #include "qla_dbg.h"
  3139. #include "qla_inline.h"
  3140. #endif