rt2800.h 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800
  26. Abstract: Data structures and registers for the rt2800 modules.
  27. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  28. */
  29. #ifndef RT2800_H
  30. #define RT2800_H
  31. /*
  32. * RF chip defines.
  33. *
  34. * RF2820 2.4G 2T3R
  35. * RF2850 2.4G/5G 2T3R
  36. * RF2720 2.4G 1T2R
  37. * RF2750 2.4G/5G 1T2R
  38. * RF3020 2.4G 1T1R
  39. * RF2020 2.4G B/G
  40. * RF3021 2.4G 1T2R
  41. * RF3022 2.4G 2T2R
  42. * RF3052 2.4G 2T2R
  43. */
  44. #define RF2820 0x0001
  45. #define RF2850 0x0002
  46. #define RF2720 0x0003
  47. #define RF2750 0x0004
  48. #define RF3020 0x0005
  49. #define RF2020 0x0006
  50. #define RF3021 0x0007
  51. #define RF3022 0x0008
  52. #define RF3052 0x0009
  53. #define RF3320 0x000b
  54. /*
  55. * Chipset version.
  56. */
  57. #define RT2860C_VERSION 0x0100
  58. #define RT2860D_VERSION 0x0101
  59. #define RT2880E_VERSION 0x0200
  60. #define RT2883_VERSION 0x0300
  61. #define RT3070_VERSION 0x0200
  62. /*
  63. * Signal information.
  64. * Default offset is required for RSSI <-> dBm conversion.
  65. */
  66. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  67. /*
  68. * Register layout information.
  69. */
  70. #define CSR_REG_BASE 0x1000
  71. #define CSR_REG_SIZE 0x0800
  72. #define EEPROM_BASE 0x0000
  73. #define EEPROM_SIZE 0x0110
  74. #define BBP_BASE 0x0000
  75. #define BBP_SIZE 0x0080
  76. #define RF_BASE 0x0004
  77. #define RF_SIZE 0x0010
  78. /*
  79. * Number of TX queues.
  80. */
  81. #define NUM_TX_QUEUES 4
  82. /*
  83. * Registers.
  84. */
  85. /*
  86. * OPT_14: Unknown register used by rt3xxx devices.
  87. */
  88. #define OPT_14_CSR 0x0114
  89. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  90. /*
  91. * INT_SOURCE_CSR: Interrupt source register.
  92. * Write one to clear corresponding bit.
  93. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
  94. */
  95. #define INT_SOURCE_CSR 0x0200
  96. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  97. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  98. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  99. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  100. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  101. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  102. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  103. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  104. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  105. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  106. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  107. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  108. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  109. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  110. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  111. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  112. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  113. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  114. /*
  115. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  116. */
  117. #define INT_MASK_CSR 0x0204
  118. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  119. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  120. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  121. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  122. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  123. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  124. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  125. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  126. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  127. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  128. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  129. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  130. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  131. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  132. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  133. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  134. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  135. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  136. /*
  137. * WPDMA_GLO_CFG
  138. */
  139. #define WPDMA_GLO_CFG 0x0208
  140. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  141. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  142. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  143. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  144. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  145. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  146. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  147. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  148. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  149. /*
  150. * WPDMA_RST_IDX
  151. */
  152. #define WPDMA_RST_IDX 0x020c
  153. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  154. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  155. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  156. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  157. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  158. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  159. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  160. /*
  161. * DELAY_INT_CFG
  162. */
  163. #define DELAY_INT_CFG 0x0210
  164. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  165. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  166. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  167. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  168. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  169. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  170. /*
  171. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  172. * AIFSN0: AC_BE
  173. * AIFSN1: AC_BK
  174. * AIFSN2: AC_VI
  175. * AIFSN3: AC_VO
  176. */
  177. #define WMM_AIFSN_CFG 0x0214
  178. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  179. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  180. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  181. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  182. /*
  183. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  184. * CWMIN0: AC_BE
  185. * CWMIN1: AC_BK
  186. * CWMIN2: AC_VI
  187. * CWMIN3: AC_VO
  188. */
  189. #define WMM_CWMIN_CFG 0x0218
  190. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  191. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  192. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  193. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  194. /*
  195. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  196. * CWMAX0: AC_BE
  197. * CWMAX1: AC_BK
  198. * CWMAX2: AC_VI
  199. * CWMAX3: AC_VO
  200. */
  201. #define WMM_CWMAX_CFG 0x021c
  202. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  203. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  204. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  205. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  206. /*
  207. * AC_TXOP0: AC_BK/AC_BE TXOP register
  208. * AC0TXOP: AC_BK in unit of 32us
  209. * AC1TXOP: AC_BE in unit of 32us
  210. */
  211. #define WMM_TXOP0_CFG 0x0220
  212. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  213. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  214. /*
  215. * AC_TXOP1: AC_VO/AC_VI TXOP register
  216. * AC2TXOP: AC_VI in unit of 32us
  217. * AC3TXOP: AC_VO in unit of 32us
  218. */
  219. #define WMM_TXOP1_CFG 0x0224
  220. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  221. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  222. /*
  223. * GPIO_CTRL_CFG:
  224. */
  225. #define GPIO_CTRL_CFG 0x0228
  226. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  227. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  228. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  229. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  230. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  231. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  232. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  233. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  234. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  235. /*
  236. * MCU_CMD_CFG
  237. */
  238. #define MCU_CMD_CFG 0x022c
  239. /*
  240. * AC_BK register offsets
  241. */
  242. #define TX_BASE_PTR0 0x0230
  243. #define TX_MAX_CNT0 0x0234
  244. #define TX_CTX_IDX0 0x0238
  245. #define TX_DTX_IDX0 0x023c
  246. /*
  247. * AC_BE register offsets
  248. */
  249. #define TX_BASE_PTR1 0x0240
  250. #define TX_MAX_CNT1 0x0244
  251. #define TX_CTX_IDX1 0x0248
  252. #define TX_DTX_IDX1 0x024c
  253. /*
  254. * AC_VI register offsets
  255. */
  256. #define TX_BASE_PTR2 0x0250
  257. #define TX_MAX_CNT2 0x0254
  258. #define TX_CTX_IDX2 0x0258
  259. #define TX_DTX_IDX2 0x025c
  260. /*
  261. * AC_VO register offsets
  262. */
  263. #define TX_BASE_PTR3 0x0260
  264. #define TX_MAX_CNT3 0x0264
  265. #define TX_CTX_IDX3 0x0268
  266. #define TX_DTX_IDX3 0x026c
  267. /*
  268. * HCCA register offsets
  269. */
  270. #define TX_BASE_PTR4 0x0270
  271. #define TX_MAX_CNT4 0x0274
  272. #define TX_CTX_IDX4 0x0278
  273. #define TX_DTX_IDX4 0x027c
  274. /*
  275. * MGMT register offsets
  276. */
  277. #define TX_BASE_PTR5 0x0280
  278. #define TX_MAX_CNT5 0x0284
  279. #define TX_CTX_IDX5 0x0288
  280. #define TX_DTX_IDX5 0x028c
  281. /*
  282. * RX register offsets
  283. */
  284. #define RX_BASE_PTR 0x0290
  285. #define RX_MAX_CNT 0x0294
  286. #define RX_CRX_IDX 0x0298
  287. #define RX_DRX_IDX 0x029c
  288. /*
  289. * PBF_SYS_CTRL
  290. * HOST_RAM_WRITE: enable Host program ram write selection
  291. */
  292. #define PBF_SYS_CTRL 0x0400
  293. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  294. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  295. /*
  296. * HOST-MCU shared memory
  297. */
  298. #define HOST_CMD_CSR 0x0404
  299. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  300. /*
  301. * PBF registers
  302. * Most are for debug. Driver doesn't touch PBF register.
  303. */
  304. #define PBF_CFG 0x0408
  305. #define PBF_MAX_PCNT 0x040c
  306. #define PBF_CTRL 0x0410
  307. #define PBF_INT_STA 0x0414
  308. #define PBF_INT_ENA 0x0418
  309. /*
  310. * BCN_OFFSET0:
  311. */
  312. #define BCN_OFFSET0 0x042c
  313. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  314. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  315. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  316. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  317. /*
  318. * BCN_OFFSET1:
  319. */
  320. #define BCN_OFFSET1 0x0430
  321. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  322. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  323. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  324. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  325. /*
  326. * PBF registers
  327. * Most are for debug. Driver doesn't touch PBF register.
  328. */
  329. #define TXRXQ_PCNT 0x0438
  330. #define PBF_DBG 0x043c
  331. /*
  332. * RF registers
  333. */
  334. #define RF_CSR_CFG 0x0500
  335. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  336. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  337. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  338. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  339. /*
  340. * EFUSE_CSR: RT30x0 EEPROM
  341. */
  342. #define EFUSE_CTRL 0x0580
  343. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  344. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  345. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  346. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  347. /*
  348. * EFUSE_DATA0
  349. */
  350. #define EFUSE_DATA0 0x0590
  351. /*
  352. * EFUSE_DATA1
  353. */
  354. #define EFUSE_DATA1 0x0594
  355. /*
  356. * EFUSE_DATA2
  357. */
  358. #define EFUSE_DATA2 0x0598
  359. /*
  360. * EFUSE_DATA3
  361. */
  362. #define EFUSE_DATA3 0x059c
  363. /*
  364. * LDO_CFG0
  365. */
  366. #define LDO_CFG0 0x05d4
  367. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  368. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  369. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  370. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  371. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  372. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  373. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  374. /*
  375. * GPIO_SWITCH
  376. */
  377. #define GPIO_SWITCH 0x05dc
  378. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  379. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  380. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  381. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  382. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  383. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  384. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  385. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  386. /*
  387. * MAC Control/Status Registers(CSR).
  388. * Some values are set in TU, whereas 1 TU == 1024 us.
  389. */
  390. /*
  391. * MAC_CSR0: ASIC revision number.
  392. * ASIC_REV: 0
  393. * ASIC_VER: 2860 or 2870
  394. */
  395. #define MAC_CSR0 0x1000
  396. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  397. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  398. /*
  399. * MAC_SYS_CTRL:
  400. */
  401. #define MAC_SYS_CTRL 0x1004
  402. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  403. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  404. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  405. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  406. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  407. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  408. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  409. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  410. /*
  411. * MAC_ADDR_DW0: STA MAC register 0
  412. */
  413. #define MAC_ADDR_DW0 0x1008
  414. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  415. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  416. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  417. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  418. /*
  419. * MAC_ADDR_DW1: STA MAC register 1
  420. * UNICAST_TO_ME_MASK:
  421. * Used to mask off bits from byte 5 of the MAC address
  422. * to determine the UNICAST_TO_ME bit for RX frames.
  423. * The full mask is complemented by BSS_ID_MASK:
  424. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  425. */
  426. #define MAC_ADDR_DW1 0x100c
  427. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  428. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  429. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  430. /*
  431. * MAC_BSSID_DW0: BSSID register 0
  432. */
  433. #define MAC_BSSID_DW0 0x1010
  434. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  435. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  436. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  437. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  438. /*
  439. * MAC_BSSID_DW1: BSSID register 1
  440. * BSS_ID_MASK:
  441. * 0: 1-BSSID mode (BSS index = 0)
  442. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  443. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  444. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  445. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  446. * BSSID. This will make sure that those bits will be ignored
  447. * when determining the MY_BSS of RX frames.
  448. */
  449. #define MAC_BSSID_DW1 0x1014
  450. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  451. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  452. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  453. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  454. /*
  455. * MAX_LEN_CFG: Maximum frame length register.
  456. * MAX_MPDU: rt2860b max 16k bytes
  457. * MAX_PSDU: Maximum PSDU length
  458. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  459. */
  460. #define MAX_LEN_CFG 0x1018
  461. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  462. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  463. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  464. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  465. /*
  466. * BBP_CSR_CFG: BBP serial control register
  467. * VALUE: Register value to program into BBP
  468. * REG_NUM: Selected BBP register
  469. * READ_CONTROL: 0 write BBP, 1 read BBP
  470. * BUSY: ASIC is busy executing BBP commands
  471. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  472. * BBP_RW_MODE: 0 serial, 1 paralell
  473. */
  474. #define BBP_CSR_CFG 0x101c
  475. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  476. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  477. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  478. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  479. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  480. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  481. /*
  482. * RF_CSR_CFG0: RF control register
  483. * REGID_AND_VALUE: Register value to program into RF
  484. * BITWIDTH: Selected RF register
  485. * STANDBYMODE: 0 high when standby, 1 low when standby
  486. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  487. * BUSY: ASIC is busy executing RF commands
  488. */
  489. #define RF_CSR_CFG0 0x1020
  490. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  491. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  492. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  493. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  494. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  495. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  496. /*
  497. * RF_CSR_CFG1: RF control register
  498. * REGID_AND_VALUE: Register value to program into RF
  499. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  500. * 0: 3 system clock cycle (37.5usec)
  501. * 1: 5 system clock cycle (62.5usec)
  502. */
  503. #define RF_CSR_CFG1 0x1024
  504. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  505. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  506. /*
  507. * RF_CSR_CFG2: RF control register
  508. * VALUE: Register value to program into RF
  509. */
  510. #define RF_CSR_CFG2 0x1028
  511. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  512. /*
  513. * LED_CFG: LED control
  514. * color LED's:
  515. * 0: off
  516. * 1: blinking upon TX2
  517. * 2: periodic slow blinking
  518. * 3: always on
  519. * LED polarity:
  520. * 0: active low
  521. * 1: active high
  522. */
  523. #define LED_CFG 0x102c
  524. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  525. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  526. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  527. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  528. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  529. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  530. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  531. /*
  532. * XIFS_TIME_CFG: MAC timing
  533. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  534. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  535. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  536. * when MAC doesn't reference BBP signal BBRXEND
  537. * EIFS: unit 1us
  538. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  539. *
  540. */
  541. #define XIFS_TIME_CFG 0x1100
  542. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  543. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  544. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  545. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  546. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  547. /*
  548. * BKOFF_SLOT_CFG:
  549. */
  550. #define BKOFF_SLOT_CFG 0x1104
  551. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  552. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  553. /*
  554. * NAV_TIME_CFG:
  555. */
  556. #define NAV_TIME_CFG 0x1108
  557. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  558. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  559. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  560. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  561. /*
  562. * CH_TIME_CFG: count as channel busy
  563. */
  564. #define CH_TIME_CFG 0x110c
  565. /*
  566. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  567. */
  568. #define PBF_LIFE_TIMER 0x1110
  569. /*
  570. * BCN_TIME_CFG:
  571. * BEACON_INTERVAL: in unit of 1/16 TU
  572. * TSF_TICKING: Enable TSF auto counting
  573. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  574. * BEACON_GEN: Enable beacon generator
  575. */
  576. #define BCN_TIME_CFG 0x1114
  577. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  578. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  579. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  580. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  581. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  582. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  583. /*
  584. * TBTT_SYNC_CFG:
  585. */
  586. #define TBTT_SYNC_CFG 0x1118
  587. /*
  588. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  589. */
  590. #define TSF_TIMER_DW0 0x111c
  591. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  592. /*
  593. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  594. */
  595. #define TSF_TIMER_DW1 0x1120
  596. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  597. /*
  598. * TBTT_TIMER: TImer remains till next TBTT, read-only
  599. */
  600. #define TBTT_TIMER 0x1124
  601. /*
  602. * INT_TIMER_CFG:
  603. */
  604. #define INT_TIMER_CFG 0x1128
  605. /*
  606. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  607. */
  608. #define INT_TIMER_EN 0x112c
  609. /*
  610. * CH_IDLE_STA: channel idle time
  611. */
  612. #define CH_IDLE_STA 0x1130
  613. /*
  614. * CH_BUSY_STA: channel busy time
  615. */
  616. #define CH_BUSY_STA 0x1134
  617. /*
  618. * MAC_STATUS_CFG:
  619. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  620. * if 1 or higher one of the 2 registers is busy.
  621. */
  622. #define MAC_STATUS_CFG 0x1200
  623. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  624. /*
  625. * PWR_PIN_CFG:
  626. */
  627. #define PWR_PIN_CFG 0x1204
  628. /*
  629. * AUTOWAKEUP_CFG: Manual power control / status register
  630. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  631. * AUTOWAKE: 0:sleep, 1:awake
  632. */
  633. #define AUTOWAKEUP_CFG 0x1208
  634. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  635. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  636. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  637. /*
  638. * EDCA_AC0_CFG:
  639. */
  640. #define EDCA_AC0_CFG 0x1300
  641. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  642. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  643. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  644. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  645. /*
  646. * EDCA_AC1_CFG:
  647. */
  648. #define EDCA_AC1_CFG 0x1304
  649. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  650. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  651. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  652. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  653. /*
  654. * EDCA_AC2_CFG:
  655. */
  656. #define EDCA_AC2_CFG 0x1308
  657. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  658. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  659. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  660. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  661. /*
  662. * EDCA_AC3_CFG:
  663. */
  664. #define EDCA_AC3_CFG 0x130c
  665. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  666. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  667. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  668. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  669. /*
  670. * EDCA_TID_AC_MAP:
  671. */
  672. #define EDCA_TID_AC_MAP 0x1310
  673. /*
  674. * TX_PWR_CFG_0:
  675. */
  676. #define TX_PWR_CFG_0 0x1314
  677. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  678. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  679. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  680. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  681. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  682. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  683. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  684. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  685. /*
  686. * TX_PWR_CFG_1:
  687. */
  688. #define TX_PWR_CFG_1 0x1318
  689. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  690. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  691. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  692. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  693. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  694. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  695. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  696. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  697. /*
  698. * TX_PWR_CFG_2:
  699. */
  700. #define TX_PWR_CFG_2 0x131c
  701. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  702. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  703. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  704. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  705. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  706. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  707. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  708. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  709. /*
  710. * TX_PWR_CFG_3:
  711. */
  712. #define TX_PWR_CFG_3 0x1320
  713. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  714. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  715. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  716. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  717. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  718. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  719. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  720. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  721. /*
  722. * TX_PWR_CFG_4:
  723. */
  724. #define TX_PWR_CFG_4 0x1324
  725. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  726. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  727. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  728. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  729. /*
  730. * TX_PIN_CFG:
  731. */
  732. #define TX_PIN_CFG 0x1328
  733. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  734. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  735. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  736. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  737. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  738. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  739. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  740. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  741. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  742. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  743. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  744. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  745. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  746. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  747. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  748. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  749. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  750. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  751. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  752. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  753. /*
  754. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  755. */
  756. #define TX_BAND_CFG 0x132c
  757. #define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
  758. #define TX_BAND_CFG_A FIELD32(0x00000002)
  759. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  760. /*
  761. * TX_SW_CFG0:
  762. */
  763. #define TX_SW_CFG0 0x1330
  764. /*
  765. * TX_SW_CFG1:
  766. */
  767. #define TX_SW_CFG1 0x1334
  768. /*
  769. * TX_SW_CFG2:
  770. */
  771. #define TX_SW_CFG2 0x1338
  772. /*
  773. * TXOP_THRES_CFG:
  774. */
  775. #define TXOP_THRES_CFG 0x133c
  776. /*
  777. * TXOP_CTRL_CFG:
  778. */
  779. #define TXOP_CTRL_CFG 0x1340
  780. /*
  781. * TX_RTS_CFG:
  782. * RTS_THRES: unit:byte
  783. * RTS_FBK_EN: enable rts rate fallback
  784. */
  785. #define TX_RTS_CFG 0x1344
  786. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  787. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  788. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  789. /*
  790. * TX_TIMEOUT_CFG:
  791. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  792. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  793. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  794. * it is recommended that:
  795. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  796. */
  797. #define TX_TIMEOUT_CFG 0x1348
  798. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  799. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  800. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  801. /*
  802. * TX_RTY_CFG:
  803. * SHORT_RTY_LIMIT: short retry limit
  804. * LONG_RTY_LIMIT: long retry limit
  805. * LONG_RTY_THRE: Long retry threshoold
  806. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  807. * 0:expired by retry limit, 1: expired by mpdu life timer
  808. * AGG_RTY_MODE: Aggregate MPDU retry mode
  809. * 0:expired by retry limit, 1: expired by mpdu life timer
  810. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  811. */
  812. #define TX_RTY_CFG 0x134c
  813. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  814. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  815. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  816. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  817. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  818. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  819. /*
  820. * TX_LINK_CFG:
  821. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  822. * MFB_ENABLE: TX apply remote MFB 1:enable
  823. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  824. * 0: not apply remote remote unsolicit (MFS=7)
  825. * TX_MRQ_EN: MCS request TX enable
  826. * TX_RDG_EN: RDG TX enable
  827. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  828. * REMOTE_MFB: remote MCS feedback
  829. * REMOTE_MFS: remote MCS feedback sequence number
  830. */
  831. #define TX_LINK_CFG 0x1350
  832. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  833. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  834. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  835. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  836. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  837. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  838. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  839. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  840. /*
  841. * HT_FBK_CFG0:
  842. */
  843. #define HT_FBK_CFG0 0x1354
  844. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  845. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  846. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  847. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  848. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  849. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  850. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  851. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  852. /*
  853. * HT_FBK_CFG1:
  854. */
  855. #define HT_FBK_CFG1 0x1358
  856. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  857. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  858. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  859. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  860. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  861. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  862. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  863. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  864. /*
  865. * LG_FBK_CFG0:
  866. */
  867. #define LG_FBK_CFG0 0x135c
  868. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  869. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  870. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  871. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  872. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  873. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  874. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  875. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  876. /*
  877. * LG_FBK_CFG1:
  878. */
  879. #define LG_FBK_CFG1 0x1360
  880. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  881. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  882. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  883. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  884. /*
  885. * CCK_PROT_CFG: CCK Protection
  886. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  887. * PROTECT_CTRL: Protection control frame type for CCK TX
  888. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  889. * PROTECT_NAV: TXOP protection type for CCK TX
  890. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  891. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  892. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  893. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  894. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  895. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  896. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  897. * RTS_TH_EN: RTS threshold enable on CCK TX
  898. */
  899. #define CCK_PROT_CFG 0x1364
  900. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  901. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  902. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  903. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  904. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  905. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  906. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  907. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  908. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  909. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  910. /*
  911. * OFDM_PROT_CFG: OFDM Protection
  912. */
  913. #define OFDM_PROT_CFG 0x1368
  914. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  915. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  916. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  917. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  918. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  919. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  920. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  921. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  922. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  923. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  924. /*
  925. * MM20_PROT_CFG: MM20 Protection
  926. */
  927. #define MM20_PROT_CFG 0x136c
  928. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  929. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  930. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  931. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  932. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  933. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  934. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  935. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  936. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  937. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  938. /*
  939. * MM40_PROT_CFG: MM40 Protection
  940. */
  941. #define MM40_PROT_CFG 0x1370
  942. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  943. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  944. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  945. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  946. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  947. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  948. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  949. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  950. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  951. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  952. /*
  953. * GF20_PROT_CFG: GF20 Protection
  954. */
  955. #define GF20_PROT_CFG 0x1374
  956. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  957. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  958. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  959. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  960. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  961. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  962. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  963. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  964. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  965. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  966. /*
  967. * GF40_PROT_CFG: GF40 Protection
  968. */
  969. #define GF40_PROT_CFG 0x1378
  970. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  971. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  972. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  973. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  974. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  975. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  976. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  977. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  978. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  979. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  980. /*
  981. * EXP_CTS_TIME:
  982. */
  983. #define EXP_CTS_TIME 0x137c
  984. /*
  985. * EXP_ACK_TIME:
  986. */
  987. #define EXP_ACK_TIME 0x1380
  988. /*
  989. * RX_FILTER_CFG: RX configuration register.
  990. */
  991. #define RX_FILTER_CFG 0x1400
  992. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  993. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  994. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  995. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  996. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  997. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  998. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  999. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1000. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1001. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1002. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1003. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1004. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1005. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1006. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1007. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1008. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1009. /*
  1010. * AUTO_RSP_CFG:
  1011. * AUTORESPONDER: 0: disable, 1: enable
  1012. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1013. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1014. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1015. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1016. * DUAL_CTS_EN: Power bit value in control frame
  1017. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1018. */
  1019. #define AUTO_RSP_CFG 0x1404
  1020. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1021. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1022. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1023. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1024. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1025. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1026. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1027. /*
  1028. * LEGACY_BASIC_RATE:
  1029. */
  1030. #define LEGACY_BASIC_RATE 0x1408
  1031. /*
  1032. * HT_BASIC_RATE:
  1033. */
  1034. #define HT_BASIC_RATE 0x140c
  1035. /*
  1036. * HT_CTRL_CFG:
  1037. */
  1038. #define HT_CTRL_CFG 0x1410
  1039. /*
  1040. * SIFS_COST_CFG:
  1041. */
  1042. #define SIFS_COST_CFG 0x1414
  1043. /*
  1044. * RX_PARSER_CFG:
  1045. * Set NAV for all received frames
  1046. */
  1047. #define RX_PARSER_CFG 0x1418
  1048. /*
  1049. * TX_SEC_CNT0:
  1050. */
  1051. #define TX_SEC_CNT0 0x1500
  1052. /*
  1053. * RX_SEC_CNT0:
  1054. */
  1055. #define RX_SEC_CNT0 0x1504
  1056. /*
  1057. * CCMP_FC_MUTE:
  1058. */
  1059. #define CCMP_FC_MUTE 0x1508
  1060. /*
  1061. * TXOP_HLDR_ADDR0:
  1062. */
  1063. #define TXOP_HLDR_ADDR0 0x1600
  1064. /*
  1065. * TXOP_HLDR_ADDR1:
  1066. */
  1067. #define TXOP_HLDR_ADDR1 0x1604
  1068. /*
  1069. * TXOP_HLDR_ET:
  1070. */
  1071. #define TXOP_HLDR_ET 0x1608
  1072. /*
  1073. * QOS_CFPOLL_RA_DW0:
  1074. */
  1075. #define QOS_CFPOLL_RA_DW0 0x160c
  1076. /*
  1077. * QOS_CFPOLL_RA_DW1:
  1078. */
  1079. #define QOS_CFPOLL_RA_DW1 0x1610
  1080. /*
  1081. * QOS_CFPOLL_QC:
  1082. */
  1083. #define QOS_CFPOLL_QC 0x1614
  1084. /*
  1085. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1086. */
  1087. #define RX_STA_CNT0 0x1700
  1088. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1089. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1090. /*
  1091. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1092. */
  1093. #define RX_STA_CNT1 0x1704
  1094. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1095. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1096. /*
  1097. * RX_STA_CNT2:
  1098. */
  1099. #define RX_STA_CNT2 0x1708
  1100. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1101. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1102. /*
  1103. * TX_STA_CNT0: TX Beacon count
  1104. */
  1105. #define TX_STA_CNT0 0x170c
  1106. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1107. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1108. /*
  1109. * TX_STA_CNT1: TX tx count
  1110. */
  1111. #define TX_STA_CNT1 0x1710
  1112. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1113. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1114. /*
  1115. * TX_STA_CNT2: TX tx count
  1116. */
  1117. #define TX_STA_CNT2 0x1714
  1118. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1119. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1120. /*
  1121. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1122. */
  1123. #define TX_STA_FIFO 0x1718
  1124. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1125. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1126. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1127. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1128. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1129. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1130. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1131. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1132. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1133. /*
  1134. * TX_AGG_CNT: Debug counter
  1135. */
  1136. #define TX_AGG_CNT 0x171c
  1137. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1138. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1139. /*
  1140. * TX_AGG_CNT0:
  1141. */
  1142. #define TX_AGG_CNT0 0x1720
  1143. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1144. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1145. /*
  1146. * TX_AGG_CNT1:
  1147. */
  1148. #define TX_AGG_CNT1 0x1724
  1149. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1150. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1151. /*
  1152. * TX_AGG_CNT2:
  1153. */
  1154. #define TX_AGG_CNT2 0x1728
  1155. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1156. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1157. /*
  1158. * TX_AGG_CNT3:
  1159. */
  1160. #define TX_AGG_CNT3 0x172c
  1161. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1162. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1163. /*
  1164. * TX_AGG_CNT4:
  1165. */
  1166. #define TX_AGG_CNT4 0x1730
  1167. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1168. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1169. /*
  1170. * TX_AGG_CNT5:
  1171. */
  1172. #define TX_AGG_CNT5 0x1734
  1173. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1174. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1175. /*
  1176. * TX_AGG_CNT6:
  1177. */
  1178. #define TX_AGG_CNT6 0x1738
  1179. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1180. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1181. /*
  1182. * TX_AGG_CNT7:
  1183. */
  1184. #define TX_AGG_CNT7 0x173c
  1185. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1186. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1187. /*
  1188. * MPDU_DENSITY_CNT:
  1189. * TX_ZERO_DEL: TX zero length delimiter count
  1190. * RX_ZERO_DEL: RX zero length delimiter count
  1191. */
  1192. #define MPDU_DENSITY_CNT 0x1740
  1193. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1194. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1195. /*
  1196. * Security key table memory.
  1197. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1198. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1199. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1200. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1201. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1202. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1203. */
  1204. #define MAC_WCID_BASE 0x1800
  1205. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1206. #define MAC_IVEIV_TABLE_BASE 0x6000
  1207. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1208. #define SHARED_KEY_TABLE_BASE 0x6c00
  1209. #define SHARED_KEY_MODE_BASE 0x7000
  1210. #define MAC_WCID_ENTRY(__idx) \
  1211. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1212. #define PAIRWISE_KEY_ENTRY(__idx) \
  1213. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1214. #define MAC_IVEIV_ENTRY(__idx) \
  1215. ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
  1216. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1217. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1218. #define SHARED_KEY_ENTRY(__idx) \
  1219. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1220. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1221. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1222. struct mac_wcid_entry {
  1223. u8 mac[6];
  1224. u8 reserved[2];
  1225. } __attribute__ ((packed));
  1226. struct hw_key_entry {
  1227. u8 key[16];
  1228. u8 tx_mic[8];
  1229. u8 rx_mic[8];
  1230. } __attribute__ ((packed));
  1231. struct mac_iveiv_entry {
  1232. u8 iv[8];
  1233. } __attribute__ ((packed));
  1234. /*
  1235. * MAC_WCID_ATTRIBUTE:
  1236. */
  1237. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1238. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1239. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1240. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1241. /*
  1242. * SHARED_KEY_MODE:
  1243. */
  1244. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1245. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1246. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1247. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1248. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1249. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1250. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1251. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1252. /*
  1253. * HOST-MCU communication
  1254. */
  1255. /*
  1256. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1257. */
  1258. #define H2M_MAILBOX_CSR 0x7010
  1259. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1260. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1261. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1262. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1263. /*
  1264. * H2M_MAILBOX_CID:
  1265. */
  1266. #define H2M_MAILBOX_CID 0x7014
  1267. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1268. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1269. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1270. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1271. /*
  1272. * H2M_MAILBOX_STATUS:
  1273. */
  1274. #define H2M_MAILBOX_STATUS 0x701c
  1275. /*
  1276. * H2M_INT_SRC:
  1277. */
  1278. #define H2M_INT_SRC 0x7024
  1279. /*
  1280. * H2M_BBP_AGENT:
  1281. */
  1282. #define H2M_BBP_AGENT 0x7028
  1283. /*
  1284. * MCU_LEDCS: LED control for MCU Mailbox.
  1285. */
  1286. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1287. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1288. /*
  1289. * HW_CS_CTS_BASE:
  1290. * Carrier-sense CTS frame base address.
  1291. * It's where mac stores carrier-sense frame for carrier-sense function.
  1292. */
  1293. #define HW_CS_CTS_BASE 0x7700
  1294. /*
  1295. * HW_DFS_CTS_BASE:
  1296. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1297. */
  1298. #define HW_DFS_CTS_BASE 0x7780
  1299. /*
  1300. * TXRX control registers - base address 0x3000
  1301. */
  1302. /*
  1303. * TXRX_CSR1:
  1304. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1305. */
  1306. #define TXRX_CSR1 0x77d0
  1307. /*
  1308. * HW_DEBUG_SETTING_BASE:
  1309. * since NULL frame won't be that long (256 byte)
  1310. * We steal 16 tail bytes to save debugging settings
  1311. */
  1312. #define HW_DEBUG_SETTING_BASE 0x77f0
  1313. #define HW_DEBUG_SETTING_BASE2 0x7770
  1314. /*
  1315. * HW_BEACON_BASE
  1316. * In order to support maximum 8 MBSS and its maximum length
  1317. * is 512 bytes for each beacon
  1318. * Three section discontinue memory segments will be used.
  1319. * 1. The original region for BCN 0~3
  1320. * 2. Extract memory from FCE table for BCN 4~5
  1321. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1322. * It occupied those memory of wcid 238~253 for BCN 6
  1323. * and wcid 222~237 for BCN 7
  1324. *
  1325. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1326. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1327. */
  1328. #define HW_BEACON_BASE0 0x7800
  1329. #define HW_BEACON_BASE1 0x7a00
  1330. #define HW_BEACON_BASE2 0x7c00
  1331. #define HW_BEACON_BASE3 0x7e00
  1332. #define HW_BEACON_BASE4 0x7200
  1333. #define HW_BEACON_BASE5 0x7400
  1334. #define HW_BEACON_BASE6 0x5dc0
  1335. #define HW_BEACON_BASE7 0x5bc0
  1336. #define HW_BEACON_OFFSET(__index) \
  1337. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1338. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1339. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1340. /*
  1341. * BBP registers.
  1342. * The wordsize of the BBP is 8 bits.
  1343. */
  1344. /*
  1345. * BBP 1: TX Antenna
  1346. */
  1347. #define BBP1_TX_POWER FIELD8(0x07)
  1348. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1349. /*
  1350. * BBP 3: RX Antenna
  1351. */
  1352. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1353. #define BBP3_HT40_PLUS FIELD8(0x20)
  1354. /*
  1355. * BBP 4: Bandwidth
  1356. */
  1357. #define BBP4_TX_BF FIELD8(0x01)
  1358. #define BBP4_BANDWIDTH FIELD8(0x18)
  1359. /*
  1360. * BBP 138: Unknown
  1361. */
  1362. #define BBP138_RX_ADC1 FIELD8(0x02)
  1363. #define BBP138_RX_ADC2 FIELD8(0x04)
  1364. #define BBP138_TX_DAC1 FIELD8(0x20)
  1365. #define BBP138_TX_DAC2 FIELD8(0x40)
  1366. /*
  1367. * RFCSR registers
  1368. * The wordsize of the RFCSR is 8 bits.
  1369. */
  1370. /*
  1371. * RFCSR 6:
  1372. */
  1373. #define RFCSR6_R1 FIELD8(0x03)
  1374. #define RFCSR6_R2 FIELD8(0x40)
  1375. /*
  1376. * RFCSR 7:
  1377. */
  1378. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1379. /*
  1380. * RFCSR 12:
  1381. */
  1382. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1383. /*
  1384. * RFCSR 17:
  1385. */
  1386. #define RFCSR17_R1 FIELD8(0x07)
  1387. #define RFCSR17_R2 FIELD8(0x08)
  1388. #define RFCSR17_R3 FIELD8(0x20)
  1389. /*
  1390. * RFCSR 22:
  1391. */
  1392. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1393. /*
  1394. * RFCSR 23:
  1395. */
  1396. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1397. /*
  1398. * RFCSR 30:
  1399. */
  1400. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1401. /*
  1402. * RF registers
  1403. */
  1404. /*
  1405. * RF 2
  1406. */
  1407. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1408. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1409. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1410. /*
  1411. * RF 3
  1412. */
  1413. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1414. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1415. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1416. /*
  1417. * RF 4
  1418. */
  1419. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1420. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1421. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1422. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1423. #define RF4_HT40 FIELD32(0x00200000)
  1424. /*
  1425. * EEPROM content.
  1426. * The wordsize of the EEPROM is 16 bits.
  1427. */
  1428. /*
  1429. * EEPROM Version
  1430. */
  1431. #define EEPROM_VERSION 0x0001
  1432. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1433. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1434. /*
  1435. * HW MAC address.
  1436. */
  1437. #define EEPROM_MAC_ADDR_0 0x0002
  1438. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1439. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1440. #define EEPROM_MAC_ADDR_1 0x0003
  1441. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1442. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1443. #define EEPROM_MAC_ADDR_2 0x0004
  1444. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1445. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1446. /*
  1447. * EEPROM ANTENNA config
  1448. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1449. * TXPATH: 1: 1T, 2: 2T
  1450. */
  1451. #define EEPROM_ANTENNA 0x001a
  1452. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1453. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1454. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1455. /*
  1456. * EEPROM NIC config
  1457. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1458. */
  1459. #define EEPROM_NIC 0x001b
  1460. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1461. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1462. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1463. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1464. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1465. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1466. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1467. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1468. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1469. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1470. #define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
  1471. #define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
  1472. /*
  1473. * EEPROM frequency
  1474. */
  1475. #define EEPROM_FREQ 0x001d
  1476. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1477. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1478. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1479. /*
  1480. * EEPROM LED
  1481. * POLARITY_RDY_G: Polarity RDY_G setting.
  1482. * POLARITY_RDY_A: Polarity RDY_A setting.
  1483. * POLARITY_ACT: Polarity ACT setting.
  1484. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1485. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1486. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1487. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1488. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1489. * LED_MODE: Led mode.
  1490. */
  1491. #define EEPROM_LED1 0x001e
  1492. #define EEPROM_LED2 0x001f
  1493. #define EEPROM_LED3 0x0020
  1494. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1495. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1496. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1497. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1498. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1499. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1500. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1501. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1502. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1503. /*
  1504. * EEPROM LNA
  1505. */
  1506. #define EEPROM_LNA 0x0022
  1507. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1508. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1509. /*
  1510. * EEPROM RSSI BG offset
  1511. */
  1512. #define EEPROM_RSSI_BG 0x0023
  1513. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1514. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1515. /*
  1516. * EEPROM RSSI BG2 offset
  1517. */
  1518. #define EEPROM_RSSI_BG2 0x0024
  1519. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1520. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1521. /*
  1522. * EEPROM RSSI A offset
  1523. */
  1524. #define EEPROM_RSSI_A 0x0025
  1525. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1526. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1527. /*
  1528. * EEPROM RSSI A2 offset
  1529. */
  1530. #define EEPROM_RSSI_A2 0x0026
  1531. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1532. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1533. /*
  1534. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1535. * This is delta in 40MHZ.
  1536. * VALUE: Tx Power dalta value (MAX=4)
  1537. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1538. * TXPOWER: Enable:
  1539. */
  1540. #define EEPROM_TXPOWER_DELTA 0x0028
  1541. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1542. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1543. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1544. /*
  1545. * EEPROM TXPOWER 802.11BG
  1546. */
  1547. #define EEPROM_TXPOWER_BG1 0x0029
  1548. #define EEPROM_TXPOWER_BG2 0x0030
  1549. #define EEPROM_TXPOWER_BG_SIZE 7
  1550. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1551. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1552. /*
  1553. * EEPROM TXPOWER 802.11A
  1554. */
  1555. #define EEPROM_TXPOWER_A1 0x003c
  1556. #define EEPROM_TXPOWER_A2 0x0053
  1557. #define EEPROM_TXPOWER_A_SIZE 6
  1558. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1559. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1560. /*
  1561. * EEPROM TXpower byrate: 20MHZ power
  1562. */
  1563. #define EEPROM_TXPOWER_BYRATE 0x006f
  1564. /*
  1565. * EEPROM BBP.
  1566. */
  1567. #define EEPROM_BBP_START 0x0078
  1568. #define EEPROM_BBP_SIZE 16
  1569. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1570. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1571. /*
  1572. * MCU mailbox commands.
  1573. */
  1574. #define MCU_SLEEP 0x30
  1575. #define MCU_WAKEUP 0x31
  1576. #define MCU_RADIO_OFF 0x35
  1577. #define MCU_CURRENT 0x36
  1578. #define MCU_LED 0x50
  1579. #define MCU_LED_STRENGTH 0x51
  1580. #define MCU_LED_1 0x52
  1581. #define MCU_LED_2 0x53
  1582. #define MCU_LED_3 0x54
  1583. #define MCU_RADAR 0x60
  1584. #define MCU_BOOT_SIGNAL 0x72
  1585. #define MCU_BBP_SIGNAL 0x80
  1586. #define MCU_POWER_SAVE 0x83
  1587. /*
  1588. * MCU mailbox tokens
  1589. */
  1590. #define TOKEN_WAKUP 3
  1591. /*
  1592. * DMA descriptor defines.
  1593. */
  1594. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1595. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1596. /*
  1597. * TX WI structure
  1598. */
  1599. /*
  1600. * Word0
  1601. * FRAG: 1 To inform TKIP engine this is a fragment.
  1602. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1603. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1604. * BW: Channel bandwidth 20MHz or 40 MHz
  1605. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1606. */
  1607. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1608. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1609. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1610. #define TXWI_W0_TS FIELD32(0x00000008)
  1611. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1612. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1613. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1614. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1615. #define TXWI_W0_BW FIELD32(0x00800000)
  1616. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1617. #define TXWI_W0_STBC FIELD32(0x06000000)
  1618. #define TXWI_W0_IFS FIELD32(0x08000000)
  1619. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1620. /*
  1621. * Word1
  1622. */
  1623. #define TXWI_W1_ACK FIELD32(0x00000001)
  1624. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1625. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1626. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1627. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1628. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1629. /*
  1630. * Word2
  1631. */
  1632. #define TXWI_W2_IV FIELD32(0xffffffff)
  1633. /*
  1634. * Word3
  1635. */
  1636. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1637. /*
  1638. * RX WI structure
  1639. */
  1640. /*
  1641. * Word0
  1642. */
  1643. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1644. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1645. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1646. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1647. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1648. #define RXWI_W0_TID FIELD32(0xf0000000)
  1649. /*
  1650. * Word1
  1651. */
  1652. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1653. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1654. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1655. #define RXWI_W1_BW FIELD32(0x00800000)
  1656. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1657. #define RXWI_W1_STBC FIELD32(0x06000000)
  1658. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1659. /*
  1660. * Word2
  1661. */
  1662. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1663. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1664. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1665. /*
  1666. * Word3
  1667. */
  1668. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1669. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1670. /*
  1671. * Macros for converting txpower from EEPROM to mac80211 value
  1672. * and from mac80211 value to register value.
  1673. */
  1674. #define MIN_G_TXPOWER 0
  1675. #define MIN_A_TXPOWER -7
  1676. #define MAX_G_TXPOWER 31
  1677. #define MAX_A_TXPOWER 15
  1678. #define DEFAULT_TXPOWER 5
  1679. #define TXPOWER_G_FROM_DEV(__txpower) \
  1680. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1681. #define TXPOWER_G_TO_DEV(__txpower) \
  1682. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1683. #define TXPOWER_A_FROM_DEV(__txpower) \
  1684. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1685. #define TXPOWER_A_TO_DEV(__txpower) \
  1686. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1687. #endif /* RT2800_H */