resource_tracker.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. u8 port;
  52. };
  53. struct res_common {
  54. struct list_head list;
  55. struct rb_node node;
  56. u64 res_id;
  57. int owner;
  58. int state;
  59. int from_state;
  60. int to_state;
  61. int removing;
  62. };
  63. enum {
  64. RES_ANY_BUSY = 1
  65. };
  66. struct res_gid {
  67. struct list_head list;
  68. u8 gid[16];
  69. enum mlx4_protocol prot;
  70. enum mlx4_steer_type steer;
  71. u64 reg_id;
  72. };
  73. enum res_qp_states {
  74. RES_QP_BUSY = RES_ANY_BUSY,
  75. /* QP number was allocated */
  76. RES_QP_RESERVED,
  77. /* ICM memory for QP context was mapped */
  78. RES_QP_MAPPED,
  79. /* QP is in hw ownership */
  80. RES_QP_HW
  81. };
  82. struct res_qp {
  83. struct res_common com;
  84. struct res_mtt *mtt;
  85. struct res_cq *rcq;
  86. struct res_cq *scq;
  87. struct res_srq *srq;
  88. struct list_head mcg_list;
  89. spinlock_t mcg_spl;
  90. int local_qpn;
  91. atomic_t ref_count;
  92. };
  93. enum res_mtt_states {
  94. RES_MTT_BUSY = RES_ANY_BUSY,
  95. RES_MTT_ALLOCATED,
  96. };
  97. static inline const char *mtt_states_str(enum res_mtt_states state)
  98. {
  99. switch (state) {
  100. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  101. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  102. default: return "Unknown";
  103. }
  104. }
  105. struct res_mtt {
  106. struct res_common com;
  107. int order;
  108. atomic_t ref_count;
  109. };
  110. enum res_mpt_states {
  111. RES_MPT_BUSY = RES_ANY_BUSY,
  112. RES_MPT_RESERVED,
  113. RES_MPT_MAPPED,
  114. RES_MPT_HW,
  115. };
  116. struct res_mpt {
  117. struct res_common com;
  118. struct res_mtt *mtt;
  119. int key;
  120. };
  121. enum res_eq_states {
  122. RES_EQ_BUSY = RES_ANY_BUSY,
  123. RES_EQ_RESERVED,
  124. RES_EQ_HW,
  125. };
  126. struct res_eq {
  127. struct res_common com;
  128. struct res_mtt *mtt;
  129. };
  130. enum res_cq_states {
  131. RES_CQ_BUSY = RES_ANY_BUSY,
  132. RES_CQ_ALLOCATED,
  133. RES_CQ_HW,
  134. };
  135. struct res_cq {
  136. struct res_common com;
  137. struct res_mtt *mtt;
  138. atomic_t ref_count;
  139. };
  140. enum res_srq_states {
  141. RES_SRQ_BUSY = RES_ANY_BUSY,
  142. RES_SRQ_ALLOCATED,
  143. RES_SRQ_HW,
  144. };
  145. struct res_srq {
  146. struct res_common com;
  147. struct res_mtt *mtt;
  148. struct res_cq *cq;
  149. atomic_t ref_count;
  150. };
  151. enum res_counter_states {
  152. RES_COUNTER_BUSY = RES_ANY_BUSY,
  153. RES_COUNTER_ALLOCATED,
  154. };
  155. struct res_counter {
  156. struct res_common com;
  157. int port;
  158. };
  159. enum res_xrcdn_states {
  160. RES_XRCD_BUSY = RES_ANY_BUSY,
  161. RES_XRCD_ALLOCATED,
  162. };
  163. struct res_xrcdn {
  164. struct res_common com;
  165. int port;
  166. };
  167. enum res_fs_rule_states {
  168. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  169. RES_FS_RULE_ALLOCATED,
  170. };
  171. struct res_fs_rule {
  172. struct res_common com;
  173. int qpn;
  174. };
  175. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  176. {
  177. struct rb_node *node = root->rb_node;
  178. while (node) {
  179. struct res_common *res = container_of(node, struct res_common,
  180. node);
  181. if (res_id < res->res_id)
  182. node = node->rb_left;
  183. else if (res_id > res->res_id)
  184. node = node->rb_right;
  185. else
  186. return res;
  187. }
  188. return NULL;
  189. }
  190. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  191. {
  192. struct rb_node **new = &(root->rb_node), *parent = NULL;
  193. /* Figure out where to put new node */
  194. while (*new) {
  195. struct res_common *this = container_of(*new, struct res_common,
  196. node);
  197. parent = *new;
  198. if (res->res_id < this->res_id)
  199. new = &((*new)->rb_left);
  200. else if (res->res_id > this->res_id)
  201. new = &((*new)->rb_right);
  202. else
  203. return -EEXIST;
  204. }
  205. /* Add new node and rebalance tree. */
  206. rb_link_node(&res->node, parent, new);
  207. rb_insert_color(&res->node, root);
  208. return 0;
  209. }
  210. enum qp_transition {
  211. QP_TRANS_INIT2RTR,
  212. QP_TRANS_RTR2RTS,
  213. QP_TRANS_RTS2RTS,
  214. QP_TRANS_SQERR2RTS,
  215. QP_TRANS_SQD2SQD,
  216. QP_TRANS_SQD2RTS
  217. };
  218. /* For Debug uses */
  219. static const char *ResourceType(enum mlx4_resource rt)
  220. {
  221. switch (rt) {
  222. case RES_QP: return "RES_QP";
  223. case RES_CQ: return "RES_CQ";
  224. case RES_SRQ: return "RES_SRQ";
  225. case RES_MPT: return "RES_MPT";
  226. case RES_MTT: return "RES_MTT";
  227. case RES_MAC: return "RES_MAC";
  228. case RES_EQ: return "RES_EQ";
  229. case RES_COUNTER: return "RES_COUNTER";
  230. case RES_FS_RULE: return "RES_FS_RULE";
  231. case RES_XRCD: return "RES_XRCD";
  232. default: return "Unknown resource type !!!";
  233. };
  234. }
  235. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  236. {
  237. struct mlx4_priv *priv = mlx4_priv(dev);
  238. int i;
  239. int t;
  240. priv->mfunc.master.res_tracker.slave_list =
  241. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  242. GFP_KERNEL);
  243. if (!priv->mfunc.master.res_tracker.slave_list)
  244. return -ENOMEM;
  245. for (i = 0 ; i < dev->num_slaves; i++) {
  246. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  247. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  248. slave_list[i].res_list[t]);
  249. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  250. }
  251. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  252. dev->num_slaves);
  253. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  254. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  255. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  256. return 0 ;
  257. }
  258. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  259. enum mlx4_res_tracker_free_type type)
  260. {
  261. struct mlx4_priv *priv = mlx4_priv(dev);
  262. int i;
  263. if (priv->mfunc.master.res_tracker.slave_list) {
  264. if (type != RES_TR_FREE_STRUCTS_ONLY)
  265. for (i = 0 ; i < dev->num_slaves; i++)
  266. if (type == RES_TR_FREE_ALL ||
  267. dev->caps.function != i)
  268. mlx4_delete_all_resources_for_slave(dev, i);
  269. if (type != RES_TR_FREE_SLAVES_ONLY) {
  270. kfree(priv->mfunc.master.res_tracker.slave_list);
  271. priv->mfunc.master.res_tracker.slave_list = NULL;
  272. }
  273. }
  274. }
  275. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  276. struct mlx4_cmd_mailbox *inbox)
  277. {
  278. u8 sched = *(u8 *)(inbox->buf + 64);
  279. u8 orig_index = *(u8 *)(inbox->buf + 35);
  280. u8 new_index;
  281. struct mlx4_priv *priv = mlx4_priv(dev);
  282. int port;
  283. port = (sched >> 6 & 1) + 1;
  284. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  285. *(u8 *)(inbox->buf + 35) = new_index;
  286. }
  287. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  288. u8 slave)
  289. {
  290. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  291. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  292. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  293. if (MLX4_QP_ST_UD == ts)
  294. qp_ctx->pri_path.mgid_index = 0x80 | slave;
  295. if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_UC == ts) {
  296. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  297. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  298. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  299. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  300. }
  301. }
  302. static int mpt_mask(struct mlx4_dev *dev)
  303. {
  304. return dev->caps.num_mpts - 1;
  305. }
  306. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  307. enum mlx4_resource type)
  308. {
  309. struct mlx4_priv *priv = mlx4_priv(dev);
  310. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  311. res_id);
  312. }
  313. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  314. enum mlx4_resource type,
  315. void *res)
  316. {
  317. struct res_common *r;
  318. int err = 0;
  319. spin_lock_irq(mlx4_tlock(dev));
  320. r = find_res(dev, res_id, type);
  321. if (!r) {
  322. err = -ENONET;
  323. goto exit;
  324. }
  325. if (r->state == RES_ANY_BUSY) {
  326. err = -EBUSY;
  327. goto exit;
  328. }
  329. if (r->owner != slave) {
  330. err = -EPERM;
  331. goto exit;
  332. }
  333. r->from_state = r->state;
  334. r->state = RES_ANY_BUSY;
  335. if (res)
  336. *((struct res_common **)res) = r;
  337. exit:
  338. spin_unlock_irq(mlx4_tlock(dev));
  339. return err;
  340. }
  341. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  342. enum mlx4_resource type,
  343. u64 res_id, int *slave)
  344. {
  345. struct res_common *r;
  346. int err = -ENOENT;
  347. int id = res_id;
  348. if (type == RES_QP)
  349. id &= 0x7fffff;
  350. spin_lock(mlx4_tlock(dev));
  351. r = find_res(dev, id, type);
  352. if (r) {
  353. *slave = r->owner;
  354. err = 0;
  355. }
  356. spin_unlock(mlx4_tlock(dev));
  357. return err;
  358. }
  359. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  360. enum mlx4_resource type)
  361. {
  362. struct res_common *r;
  363. spin_lock_irq(mlx4_tlock(dev));
  364. r = find_res(dev, res_id, type);
  365. if (r)
  366. r->state = r->from_state;
  367. spin_unlock_irq(mlx4_tlock(dev));
  368. }
  369. static struct res_common *alloc_qp_tr(int id)
  370. {
  371. struct res_qp *ret;
  372. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  373. if (!ret)
  374. return NULL;
  375. ret->com.res_id = id;
  376. ret->com.state = RES_QP_RESERVED;
  377. ret->local_qpn = id;
  378. INIT_LIST_HEAD(&ret->mcg_list);
  379. spin_lock_init(&ret->mcg_spl);
  380. atomic_set(&ret->ref_count, 0);
  381. return &ret->com;
  382. }
  383. static struct res_common *alloc_mtt_tr(int id, int order)
  384. {
  385. struct res_mtt *ret;
  386. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  387. if (!ret)
  388. return NULL;
  389. ret->com.res_id = id;
  390. ret->order = order;
  391. ret->com.state = RES_MTT_ALLOCATED;
  392. atomic_set(&ret->ref_count, 0);
  393. return &ret->com;
  394. }
  395. static struct res_common *alloc_mpt_tr(int id, int key)
  396. {
  397. struct res_mpt *ret;
  398. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  399. if (!ret)
  400. return NULL;
  401. ret->com.res_id = id;
  402. ret->com.state = RES_MPT_RESERVED;
  403. ret->key = key;
  404. return &ret->com;
  405. }
  406. static struct res_common *alloc_eq_tr(int id)
  407. {
  408. struct res_eq *ret;
  409. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  410. if (!ret)
  411. return NULL;
  412. ret->com.res_id = id;
  413. ret->com.state = RES_EQ_RESERVED;
  414. return &ret->com;
  415. }
  416. static struct res_common *alloc_cq_tr(int id)
  417. {
  418. struct res_cq *ret;
  419. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  420. if (!ret)
  421. return NULL;
  422. ret->com.res_id = id;
  423. ret->com.state = RES_CQ_ALLOCATED;
  424. atomic_set(&ret->ref_count, 0);
  425. return &ret->com;
  426. }
  427. static struct res_common *alloc_srq_tr(int id)
  428. {
  429. struct res_srq *ret;
  430. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  431. if (!ret)
  432. return NULL;
  433. ret->com.res_id = id;
  434. ret->com.state = RES_SRQ_ALLOCATED;
  435. atomic_set(&ret->ref_count, 0);
  436. return &ret->com;
  437. }
  438. static struct res_common *alloc_counter_tr(int id)
  439. {
  440. struct res_counter *ret;
  441. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  442. if (!ret)
  443. return NULL;
  444. ret->com.res_id = id;
  445. ret->com.state = RES_COUNTER_ALLOCATED;
  446. return &ret->com;
  447. }
  448. static struct res_common *alloc_xrcdn_tr(int id)
  449. {
  450. struct res_xrcdn *ret;
  451. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  452. if (!ret)
  453. return NULL;
  454. ret->com.res_id = id;
  455. ret->com.state = RES_XRCD_ALLOCATED;
  456. return &ret->com;
  457. }
  458. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  459. {
  460. struct res_fs_rule *ret;
  461. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  462. if (!ret)
  463. return NULL;
  464. ret->com.res_id = id;
  465. ret->com.state = RES_FS_RULE_ALLOCATED;
  466. ret->qpn = qpn;
  467. return &ret->com;
  468. }
  469. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  470. int extra)
  471. {
  472. struct res_common *ret;
  473. switch (type) {
  474. case RES_QP:
  475. ret = alloc_qp_tr(id);
  476. break;
  477. case RES_MPT:
  478. ret = alloc_mpt_tr(id, extra);
  479. break;
  480. case RES_MTT:
  481. ret = alloc_mtt_tr(id, extra);
  482. break;
  483. case RES_EQ:
  484. ret = alloc_eq_tr(id);
  485. break;
  486. case RES_CQ:
  487. ret = alloc_cq_tr(id);
  488. break;
  489. case RES_SRQ:
  490. ret = alloc_srq_tr(id);
  491. break;
  492. case RES_MAC:
  493. printk(KERN_ERR "implementation missing\n");
  494. return NULL;
  495. case RES_COUNTER:
  496. ret = alloc_counter_tr(id);
  497. break;
  498. case RES_XRCD:
  499. ret = alloc_xrcdn_tr(id);
  500. break;
  501. case RES_FS_RULE:
  502. ret = alloc_fs_rule_tr(id, extra);
  503. break;
  504. default:
  505. return NULL;
  506. }
  507. if (ret)
  508. ret->owner = slave;
  509. return ret;
  510. }
  511. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  512. enum mlx4_resource type, int extra)
  513. {
  514. int i;
  515. int err;
  516. struct mlx4_priv *priv = mlx4_priv(dev);
  517. struct res_common **res_arr;
  518. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  519. struct rb_root *root = &tracker->res_tree[type];
  520. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  521. if (!res_arr)
  522. return -ENOMEM;
  523. for (i = 0; i < count; ++i) {
  524. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  525. if (!res_arr[i]) {
  526. for (--i; i >= 0; --i)
  527. kfree(res_arr[i]);
  528. kfree(res_arr);
  529. return -ENOMEM;
  530. }
  531. }
  532. spin_lock_irq(mlx4_tlock(dev));
  533. for (i = 0; i < count; ++i) {
  534. if (find_res(dev, base + i, type)) {
  535. err = -EEXIST;
  536. goto undo;
  537. }
  538. err = res_tracker_insert(root, res_arr[i]);
  539. if (err)
  540. goto undo;
  541. list_add_tail(&res_arr[i]->list,
  542. &tracker->slave_list[slave].res_list[type]);
  543. }
  544. spin_unlock_irq(mlx4_tlock(dev));
  545. kfree(res_arr);
  546. return 0;
  547. undo:
  548. for (--i; i >= base; --i)
  549. rb_erase(&res_arr[i]->node, root);
  550. spin_unlock_irq(mlx4_tlock(dev));
  551. for (i = 0; i < count; ++i)
  552. kfree(res_arr[i]);
  553. kfree(res_arr);
  554. return err;
  555. }
  556. static int remove_qp_ok(struct res_qp *res)
  557. {
  558. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  559. !list_empty(&res->mcg_list)) {
  560. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  561. res->com.state, atomic_read(&res->ref_count));
  562. return -EBUSY;
  563. } else if (res->com.state != RES_QP_RESERVED) {
  564. return -EPERM;
  565. }
  566. return 0;
  567. }
  568. static int remove_mtt_ok(struct res_mtt *res, int order)
  569. {
  570. if (res->com.state == RES_MTT_BUSY ||
  571. atomic_read(&res->ref_count)) {
  572. printk(KERN_DEBUG "%s-%d: state %s, ref_count %d\n",
  573. __func__, __LINE__,
  574. mtt_states_str(res->com.state),
  575. atomic_read(&res->ref_count));
  576. return -EBUSY;
  577. } else if (res->com.state != RES_MTT_ALLOCATED)
  578. return -EPERM;
  579. else if (res->order != order)
  580. return -EINVAL;
  581. return 0;
  582. }
  583. static int remove_mpt_ok(struct res_mpt *res)
  584. {
  585. if (res->com.state == RES_MPT_BUSY)
  586. return -EBUSY;
  587. else if (res->com.state != RES_MPT_RESERVED)
  588. return -EPERM;
  589. return 0;
  590. }
  591. static int remove_eq_ok(struct res_eq *res)
  592. {
  593. if (res->com.state == RES_MPT_BUSY)
  594. return -EBUSY;
  595. else if (res->com.state != RES_MPT_RESERVED)
  596. return -EPERM;
  597. return 0;
  598. }
  599. static int remove_counter_ok(struct res_counter *res)
  600. {
  601. if (res->com.state == RES_COUNTER_BUSY)
  602. return -EBUSY;
  603. else if (res->com.state != RES_COUNTER_ALLOCATED)
  604. return -EPERM;
  605. return 0;
  606. }
  607. static int remove_xrcdn_ok(struct res_xrcdn *res)
  608. {
  609. if (res->com.state == RES_XRCD_BUSY)
  610. return -EBUSY;
  611. else if (res->com.state != RES_XRCD_ALLOCATED)
  612. return -EPERM;
  613. return 0;
  614. }
  615. static int remove_fs_rule_ok(struct res_fs_rule *res)
  616. {
  617. if (res->com.state == RES_FS_RULE_BUSY)
  618. return -EBUSY;
  619. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  620. return -EPERM;
  621. return 0;
  622. }
  623. static int remove_cq_ok(struct res_cq *res)
  624. {
  625. if (res->com.state == RES_CQ_BUSY)
  626. return -EBUSY;
  627. else if (res->com.state != RES_CQ_ALLOCATED)
  628. return -EPERM;
  629. return 0;
  630. }
  631. static int remove_srq_ok(struct res_srq *res)
  632. {
  633. if (res->com.state == RES_SRQ_BUSY)
  634. return -EBUSY;
  635. else if (res->com.state != RES_SRQ_ALLOCATED)
  636. return -EPERM;
  637. return 0;
  638. }
  639. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  640. {
  641. switch (type) {
  642. case RES_QP:
  643. return remove_qp_ok((struct res_qp *)res);
  644. case RES_CQ:
  645. return remove_cq_ok((struct res_cq *)res);
  646. case RES_SRQ:
  647. return remove_srq_ok((struct res_srq *)res);
  648. case RES_MPT:
  649. return remove_mpt_ok((struct res_mpt *)res);
  650. case RES_MTT:
  651. return remove_mtt_ok((struct res_mtt *)res, extra);
  652. case RES_MAC:
  653. return -ENOSYS;
  654. case RES_EQ:
  655. return remove_eq_ok((struct res_eq *)res);
  656. case RES_COUNTER:
  657. return remove_counter_ok((struct res_counter *)res);
  658. case RES_XRCD:
  659. return remove_xrcdn_ok((struct res_xrcdn *)res);
  660. case RES_FS_RULE:
  661. return remove_fs_rule_ok((struct res_fs_rule *)res);
  662. default:
  663. return -EINVAL;
  664. }
  665. }
  666. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  667. enum mlx4_resource type, int extra)
  668. {
  669. u64 i;
  670. int err;
  671. struct mlx4_priv *priv = mlx4_priv(dev);
  672. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  673. struct res_common *r;
  674. spin_lock_irq(mlx4_tlock(dev));
  675. for (i = base; i < base + count; ++i) {
  676. r = res_tracker_lookup(&tracker->res_tree[type], i);
  677. if (!r) {
  678. err = -ENOENT;
  679. goto out;
  680. }
  681. if (r->owner != slave) {
  682. err = -EPERM;
  683. goto out;
  684. }
  685. err = remove_ok(r, type, extra);
  686. if (err)
  687. goto out;
  688. }
  689. for (i = base; i < base + count; ++i) {
  690. r = res_tracker_lookup(&tracker->res_tree[type], i);
  691. rb_erase(&r->node, &tracker->res_tree[type]);
  692. list_del(&r->list);
  693. kfree(r);
  694. }
  695. err = 0;
  696. out:
  697. spin_unlock_irq(mlx4_tlock(dev));
  698. return err;
  699. }
  700. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  701. enum res_qp_states state, struct res_qp **qp,
  702. int alloc)
  703. {
  704. struct mlx4_priv *priv = mlx4_priv(dev);
  705. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  706. struct res_qp *r;
  707. int err = 0;
  708. spin_lock_irq(mlx4_tlock(dev));
  709. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  710. if (!r)
  711. err = -ENOENT;
  712. else if (r->com.owner != slave)
  713. err = -EPERM;
  714. else {
  715. switch (state) {
  716. case RES_QP_BUSY:
  717. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  718. __func__, r->com.res_id);
  719. err = -EBUSY;
  720. break;
  721. case RES_QP_RESERVED:
  722. if (r->com.state == RES_QP_MAPPED && !alloc)
  723. break;
  724. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  725. err = -EINVAL;
  726. break;
  727. case RES_QP_MAPPED:
  728. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  729. r->com.state == RES_QP_HW)
  730. break;
  731. else {
  732. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  733. r->com.res_id);
  734. err = -EINVAL;
  735. }
  736. break;
  737. case RES_QP_HW:
  738. if (r->com.state != RES_QP_MAPPED)
  739. err = -EINVAL;
  740. break;
  741. default:
  742. err = -EINVAL;
  743. }
  744. if (!err) {
  745. r->com.from_state = r->com.state;
  746. r->com.to_state = state;
  747. r->com.state = RES_QP_BUSY;
  748. if (qp)
  749. *qp = r;
  750. }
  751. }
  752. spin_unlock_irq(mlx4_tlock(dev));
  753. return err;
  754. }
  755. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  756. enum res_mpt_states state, struct res_mpt **mpt)
  757. {
  758. struct mlx4_priv *priv = mlx4_priv(dev);
  759. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  760. struct res_mpt *r;
  761. int err = 0;
  762. spin_lock_irq(mlx4_tlock(dev));
  763. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  764. if (!r)
  765. err = -ENOENT;
  766. else if (r->com.owner != slave)
  767. err = -EPERM;
  768. else {
  769. switch (state) {
  770. case RES_MPT_BUSY:
  771. err = -EINVAL;
  772. break;
  773. case RES_MPT_RESERVED:
  774. if (r->com.state != RES_MPT_MAPPED)
  775. err = -EINVAL;
  776. break;
  777. case RES_MPT_MAPPED:
  778. if (r->com.state != RES_MPT_RESERVED &&
  779. r->com.state != RES_MPT_HW)
  780. err = -EINVAL;
  781. break;
  782. case RES_MPT_HW:
  783. if (r->com.state != RES_MPT_MAPPED)
  784. err = -EINVAL;
  785. break;
  786. default:
  787. err = -EINVAL;
  788. }
  789. if (!err) {
  790. r->com.from_state = r->com.state;
  791. r->com.to_state = state;
  792. r->com.state = RES_MPT_BUSY;
  793. if (mpt)
  794. *mpt = r;
  795. }
  796. }
  797. spin_unlock_irq(mlx4_tlock(dev));
  798. return err;
  799. }
  800. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  801. enum res_eq_states state, struct res_eq **eq)
  802. {
  803. struct mlx4_priv *priv = mlx4_priv(dev);
  804. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  805. struct res_eq *r;
  806. int err = 0;
  807. spin_lock_irq(mlx4_tlock(dev));
  808. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  809. if (!r)
  810. err = -ENOENT;
  811. else if (r->com.owner != slave)
  812. err = -EPERM;
  813. else {
  814. switch (state) {
  815. case RES_EQ_BUSY:
  816. err = -EINVAL;
  817. break;
  818. case RES_EQ_RESERVED:
  819. if (r->com.state != RES_EQ_HW)
  820. err = -EINVAL;
  821. break;
  822. case RES_EQ_HW:
  823. if (r->com.state != RES_EQ_RESERVED)
  824. err = -EINVAL;
  825. break;
  826. default:
  827. err = -EINVAL;
  828. }
  829. if (!err) {
  830. r->com.from_state = r->com.state;
  831. r->com.to_state = state;
  832. r->com.state = RES_EQ_BUSY;
  833. if (eq)
  834. *eq = r;
  835. }
  836. }
  837. spin_unlock_irq(mlx4_tlock(dev));
  838. return err;
  839. }
  840. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  841. enum res_cq_states state, struct res_cq **cq)
  842. {
  843. struct mlx4_priv *priv = mlx4_priv(dev);
  844. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  845. struct res_cq *r;
  846. int err;
  847. spin_lock_irq(mlx4_tlock(dev));
  848. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  849. if (!r)
  850. err = -ENOENT;
  851. else if (r->com.owner != slave)
  852. err = -EPERM;
  853. else {
  854. switch (state) {
  855. case RES_CQ_BUSY:
  856. err = -EBUSY;
  857. break;
  858. case RES_CQ_ALLOCATED:
  859. if (r->com.state != RES_CQ_HW)
  860. err = -EINVAL;
  861. else if (atomic_read(&r->ref_count))
  862. err = -EBUSY;
  863. else
  864. err = 0;
  865. break;
  866. case RES_CQ_HW:
  867. if (r->com.state != RES_CQ_ALLOCATED)
  868. err = -EINVAL;
  869. else
  870. err = 0;
  871. break;
  872. default:
  873. err = -EINVAL;
  874. }
  875. if (!err) {
  876. r->com.from_state = r->com.state;
  877. r->com.to_state = state;
  878. r->com.state = RES_CQ_BUSY;
  879. if (cq)
  880. *cq = r;
  881. }
  882. }
  883. spin_unlock_irq(mlx4_tlock(dev));
  884. return err;
  885. }
  886. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  887. enum res_cq_states state, struct res_srq **srq)
  888. {
  889. struct mlx4_priv *priv = mlx4_priv(dev);
  890. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  891. struct res_srq *r;
  892. int err = 0;
  893. spin_lock_irq(mlx4_tlock(dev));
  894. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  895. if (!r)
  896. err = -ENOENT;
  897. else if (r->com.owner != slave)
  898. err = -EPERM;
  899. else {
  900. switch (state) {
  901. case RES_SRQ_BUSY:
  902. err = -EINVAL;
  903. break;
  904. case RES_SRQ_ALLOCATED:
  905. if (r->com.state != RES_SRQ_HW)
  906. err = -EINVAL;
  907. else if (atomic_read(&r->ref_count))
  908. err = -EBUSY;
  909. break;
  910. case RES_SRQ_HW:
  911. if (r->com.state != RES_SRQ_ALLOCATED)
  912. err = -EINVAL;
  913. break;
  914. default:
  915. err = -EINVAL;
  916. }
  917. if (!err) {
  918. r->com.from_state = r->com.state;
  919. r->com.to_state = state;
  920. r->com.state = RES_SRQ_BUSY;
  921. if (srq)
  922. *srq = r;
  923. }
  924. }
  925. spin_unlock_irq(mlx4_tlock(dev));
  926. return err;
  927. }
  928. static void res_abort_move(struct mlx4_dev *dev, int slave,
  929. enum mlx4_resource type, int id)
  930. {
  931. struct mlx4_priv *priv = mlx4_priv(dev);
  932. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  933. struct res_common *r;
  934. spin_lock_irq(mlx4_tlock(dev));
  935. r = res_tracker_lookup(&tracker->res_tree[type], id);
  936. if (r && (r->owner == slave))
  937. r->state = r->from_state;
  938. spin_unlock_irq(mlx4_tlock(dev));
  939. }
  940. static void res_end_move(struct mlx4_dev *dev, int slave,
  941. enum mlx4_resource type, int id)
  942. {
  943. struct mlx4_priv *priv = mlx4_priv(dev);
  944. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  945. struct res_common *r;
  946. spin_lock_irq(mlx4_tlock(dev));
  947. r = res_tracker_lookup(&tracker->res_tree[type], id);
  948. if (r && (r->owner == slave))
  949. r->state = r->to_state;
  950. spin_unlock_irq(mlx4_tlock(dev));
  951. }
  952. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  953. {
  954. return mlx4_is_qp_reserved(dev, qpn) &&
  955. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  956. }
  957. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  958. {
  959. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  960. }
  961. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  962. u64 in_param, u64 *out_param)
  963. {
  964. int err;
  965. int count;
  966. int align;
  967. int base;
  968. int qpn;
  969. switch (op) {
  970. case RES_OP_RESERVE:
  971. count = get_param_l(&in_param);
  972. align = get_param_h(&in_param);
  973. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  974. if (err)
  975. return err;
  976. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  977. if (err) {
  978. __mlx4_qp_release_range(dev, base, count);
  979. return err;
  980. }
  981. set_param_l(out_param, base);
  982. break;
  983. case RES_OP_MAP_ICM:
  984. qpn = get_param_l(&in_param) & 0x7fffff;
  985. if (valid_reserved(dev, slave, qpn)) {
  986. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  987. if (err)
  988. return err;
  989. }
  990. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  991. NULL, 1);
  992. if (err)
  993. return err;
  994. if (!fw_reserved(dev, qpn)) {
  995. err = __mlx4_qp_alloc_icm(dev, qpn);
  996. if (err) {
  997. res_abort_move(dev, slave, RES_QP, qpn);
  998. return err;
  999. }
  1000. }
  1001. res_end_move(dev, slave, RES_QP, qpn);
  1002. break;
  1003. default:
  1004. err = -EINVAL;
  1005. break;
  1006. }
  1007. return err;
  1008. }
  1009. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1010. u64 in_param, u64 *out_param)
  1011. {
  1012. int err = -EINVAL;
  1013. int base;
  1014. int order;
  1015. if (op != RES_OP_RESERVE_AND_MAP)
  1016. return err;
  1017. order = get_param_l(&in_param);
  1018. base = __mlx4_alloc_mtt_range(dev, order);
  1019. if (base == -1)
  1020. return -ENOMEM;
  1021. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1022. if (err)
  1023. __mlx4_free_mtt_range(dev, base, order);
  1024. else
  1025. set_param_l(out_param, base);
  1026. return err;
  1027. }
  1028. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1029. u64 in_param, u64 *out_param)
  1030. {
  1031. int err = -EINVAL;
  1032. int index;
  1033. int id;
  1034. struct res_mpt *mpt;
  1035. switch (op) {
  1036. case RES_OP_RESERVE:
  1037. index = __mlx4_mpt_reserve(dev);
  1038. if (index == -1)
  1039. break;
  1040. id = index & mpt_mask(dev);
  1041. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1042. if (err) {
  1043. __mlx4_mpt_release(dev, index);
  1044. break;
  1045. }
  1046. set_param_l(out_param, index);
  1047. break;
  1048. case RES_OP_MAP_ICM:
  1049. index = get_param_l(&in_param);
  1050. id = index & mpt_mask(dev);
  1051. err = mr_res_start_move_to(dev, slave, id,
  1052. RES_MPT_MAPPED, &mpt);
  1053. if (err)
  1054. return err;
  1055. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1056. if (err) {
  1057. res_abort_move(dev, slave, RES_MPT, id);
  1058. return err;
  1059. }
  1060. res_end_move(dev, slave, RES_MPT, id);
  1061. break;
  1062. }
  1063. return err;
  1064. }
  1065. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1066. u64 in_param, u64 *out_param)
  1067. {
  1068. int cqn;
  1069. int err;
  1070. switch (op) {
  1071. case RES_OP_RESERVE_AND_MAP:
  1072. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1073. if (err)
  1074. break;
  1075. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1076. if (err) {
  1077. __mlx4_cq_free_icm(dev, cqn);
  1078. break;
  1079. }
  1080. set_param_l(out_param, cqn);
  1081. break;
  1082. default:
  1083. err = -EINVAL;
  1084. }
  1085. return err;
  1086. }
  1087. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1088. u64 in_param, u64 *out_param)
  1089. {
  1090. int srqn;
  1091. int err;
  1092. switch (op) {
  1093. case RES_OP_RESERVE_AND_MAP:
  1094. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1095. if (err)
  1096. break;
  1097. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1098. if (err) {
  1099. __mlx4_srq_free_icm(dev, srqn);
  1100. break;
  1101. }
  1102. set_param_l(out_param, srqn);
  1103. break;
  1104. default:
  1105. err = -EINVAL;
  1106. }
  1107. return err;
  1108. }
  1109. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port)
  1110. {
  1111. struct mlx4_priv *priv = mlx4_priv(dev);
  1112. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1113. struct mac_res *res;
  1114. res = kzalloc(sizeof *res, GFP_KERNEL);
  1115. if (!res)
  1116. return -ENOMEM;
  1117. res->mac = mac;
  1118. res->port = (u8) port;
  1119. list_add_tail(&res->list,
  1120. &tracker->slave_list[slave].res_list[RES_MAC]);
  1121. return 0;
  1122. }
  1123. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1124. int port)
  1125. {
  1126. struct mlx4_priv *priv = mlx4_priv(dev);
  1127. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1128. struct list_head *mac_list =
  1129. &tracker->slave_list[slave].res_list[RES_MAC];
  1130. struct mac_res *res, *tmp;
  1131. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1132. if (res->mac == mac && res->port == (u8) port) {
  1133. list_del(&res->list);
  1134. kfree(res);
  1135. break;
  1136. }
  1137. }
  1138. }
  1139. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1140. {
  1141. struct mlx4_priv *priv = mlx4_priv(dev);
  1142. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1143. struct list_head *mac_list =
  1144. &tracker->slave_list[slave].res_list[RES_MAC];
  1145. struct mac_res *res, *tmp;
  1146. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1147. list_del(&res->list);
  1148. __mlx4_unregister_mac(dev, res->port, res->mac);
  1149. kfree(res);
  1150. }
  1151. }
  1152. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1153. u64 in_param, u64 *out_param)
  1154. {
  1155. int err = -EINVAL;
  1156. int port;
  1157. u64 mac;
  1158. if (op != RES_OP_RESERVE_AND_MAP)
  1159. return err;
  1160. port = get_param_l(out_param);
  1161. mac = in_param;
  1162. err = __mlx4_register_mac(dev, port, mac);
  1163. if (err >= 0) {
  1164. set_param_l(out_param, err);
  1165. err = 0;
  1166. }
  1167. if (!err) {
  1168. err = mac_add_to_slave(dev, slave, mac, port);
  1169. if (err)
  1170. __mlx4_unregister_mac(dev, port, mac);
  1171. }
  1172. return err;
  1173. }
  1174. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1175. u64 in_param, u64 *out_param)
  1176. {
  1177. return 0;
  1178. }
  1179. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1180. u64 in_param, u64 *out_param)
  1181. {
  1182. u32 index;
  1183. int err;
  1184. if (op != RES_OP_RESERVE)
  1185. return -EINVAL;
  1186. err = __mlx4_counter_alloc(dev, &index);
  1187. if (err)
  1188. return err;
  1189. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1190. if (err)
  1191. __mlx4_counter_free(dev, index);
  1192. else
  1193. set_param_l(out_param, index);
  1194. return err;
  1195. }
  1196. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1197. u64 in_param, u64 *out_param)
  1198. {
  1199. u32 xrcdn;
  1200. int err;
  1201. if (op != RES_OP_RESERVE)
  1202. return -EINVAL;
  1203. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1204. if (err)
  1205. return err;
  1206. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1207. if (err)
  1208. __mlx4_xrcd_free(dev, xrcdn);
  1209. else
  1210. set_param_l(out_param, xrcdn);
  1211. return err;
  1212. }
  1213. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1214. struct mlx4_vhcr *vhcr,
  1215. struct mlx4_cmd_mailbox *inbox,
  1216. struct mlx4_cmd_mailbox *outbox,
  1217. struct mlx4_cmd_info *cmd)
  1218. {
  1219. int err;
  1220. int alop = vhcr->op_modifier;
  1221. switch (vhcr->in_modifier) {
  1222. case RES_QP:
  1223. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1224. vhcr->in_param, &vhcr->out_param);
  1225. break;
  1226. case RES_MTT:
  1227. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1228. vhcr->in_param, &vhcr->out_param);
  1229. break;
  1230. case RES_MPT:
  1231. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1232. vhcr->in_param, &vhcr->out_param);
  1233. break;
  1234. case RES_CQ:
  1235. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1236. vhcr->in_param, &vhcr->out_param);
  1237. break;
  1238. case RES_SRQ:
  1239. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1240. vhcr->in_param, &vhcr->out_param);
  1241. break;
  1242. case RES_MAC:
  1243. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1244. vhcr->in_param, &vhcr->out_param);
  1245. break;
  1246. case RES_VLAN:
  1247. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1248. vhcr->in_param, &vhcr->out_param);
  1249. break;
  1250. case RES_COUNTER:
  1251. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1252. vhcr->in_param, &vhcr->out_param);
  1253. break;
  1254. case RES_XRCD:
  1255. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1256. vhcr->in_param, &vhcr->out_param);
  1257. break;
  1258. default:
  1259. err = -EINVAL;
  1260. break;
  1261. }
  1262. return err;
  1263. }
  1264. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1265. u64 in_param)
  1266. {
  1267. int err;
  1268. int count;
  1269. int base;
  1270. int qpn;
  1271. switch (op) {
  1272. case RES_OP_RESERVE:
  1273. base = get_param_l(&in_param) & 0x7fffff;
  1274. count = get_param_h(&in_param);
  1275. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1276. if (err)
  1277. break;
  1278. __mlx4_qp_release_range(dev, base, count);
  1279. break;
  1280. case RES_OP_MAP_ICM:
  1281. qpn = get_param_l(&in_param) & 0x7fffff;
  1282. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1283. NULL, 0);
  1284. if (err)
  1285. return err;
  1286. if (!fw_reserved(dev, qpn))
  1287. __mlx4_qp_free_icm(dev, qpn);
  1288. res_end_move(dev, slave, RES_QP, qpn);
  1289. if (valid_reserved(dev, slave, qpn))
  1290. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1291. break;
  1292. default:
  1293. err = -EINVAL;
  1294. break;
  1295. }
  1296. return err;
  1297. }
  1298. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1299. u64 in_param, u64 *out_param)
  1300. {
  1301. int err = -EINVAL;
  1302. int base;
  1303. int order;
  1304. if (op != RES_OP_RESERVE_AND_MAP)
  1305. return err;
  1306. base = get_param_l(&in_param);
  1307. order = get_param_h(&in_param);
  1308. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1309. if (!err)
  1310. __mlx4_free_mtt_range(dev, base, order);
  1311. return err;
  1312. }
  1313. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1314. u64 in_param)
  1315. {
  1316. int err = -EINVAL;
  1317. int index;
  1318. int id;
  1319. struct res_mpt *mpt;
  1320. switch (op) {
  1321. case RES_OP_RESERVE:
  1322. index = get_param_l(&in_param);
  1323. id = index & mpt_mask(dev);
  1324. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1325. if (err)
  1326. break;
  1327. index = mpt->key;
  1328. put_res(dev, slave, id, RES_MPT);
  1329. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1330. if (err)
  1331. break;
  1332. __mlx4_mpt_release(dev, index);
  1333. break;
  1334. case RES_OP_MAP_ICM:
  1335. index = get_param_l(&in_param);
  1336. id = index & mpt_mask(dev);
  1337. err = mr_res_start_move_to(dev, slave, id,
  1338. RES_MPT_RESERVED, &mpt);
  1339. if (err)
  1340. return err;
  1341. __mlx4_mpt_free_icm(dev, mpt->key);
  1342. res_end_move(dev, slave, RES_MPT, id);
  1343. return err;
  1344. break;
  1345. default:
  1346. err = -EINVAL;
  1347. break;
  1348. }
  1349. return err;
  1350. }
  1351. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1352. u64 in_param, u64 *out_param)
  1353. {
  1354. int cqn;
  1355. int err;
  1356. switch (op) {
  1357. case RES_OP_RESERVE_AND_MAP:
  1358. cqn = get_param_l(&in_param);
  1359. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1360. if (err)
  1361. break;
  1362. __mlx4_cq_free_icm(dev, cqn);
  1363. break;
  1364. default:
  1365. err = -EINVAL;
  1366. break;
  1367. }
  1368. return err;
  1369. }
  1370. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1371. u64 in_param, u64 *out_param)
  1372. {
  1373. int srqn;
  1374. int err;
  1375. switch (op) {
  1376. case RES_OP_RESERVE_AND_MAP:
  1377. srqn = get_param_l(&in_param);
  1378. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1379. if (err)
  1380. break;
  1381. __mlx4_srq_free_icm(dev, srqn);
  1382. break;
  1383. default:
  1384. err = -EINVAL;
  1385. break;
  1386. }
  1387. return err;
  1388. }
  1389. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1390. u64 in_param, u64 *out_param)
  1391. {
  1392. int port;
  1393. int err = 0;
  1394. switch (op) {
  1395. case RES_OP_RESERVE_AND_MAP:
  1396. port = get_param_l(out_param);
  1397. mac_del_from_slave(dev, slave, in_param, port);
  1398. __mlx4_unregister_mac(dev, port, in_param);
  1399. break;
  1400. default:
  1401. err = -EINVAL;
  1402. break;
  1403. }
  1404. return err;
  1405. }
  1406. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1407. u64 in_param, u64 *out_param)
  1408. {
  1409. return 0;
  1410. }
  1411. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1412. u64 in_param, u64 *out_param)
  1413. {
  1414. int index;
  1415. int err;
  1416. if (op != RES_OP_RESERVE)
  1417. return -EINVAL;
  1418. index = get_param_l(&in_param);
  1419. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1420. if (err)
  1421. return err;
  1422. __mlx4_counter_free(dev, index);
  1423. return err;
  1424. }
  1425. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1426. u64 in_param, u64 *out_param)
  1427. {
  1428. int xrcdn;
  1429. int err;
  1430. if (op != RES_OP_RESERVE)
  1431. return -EINVAL;
  1432. xrcdn = get_param_l(&in_param);
  1433. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1434. if (err)
  1435. return err;
  1436. __mlx4_xrcd_free(dev, xrcdn);
  1437. return err;
  1438. }
  1439. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  1440. struct mlx4_vhcr *vhcr,
  1441. struct mlx4_cmd_mailbox *inbox,
  1442. struct mlx4_cmd_mailbox *outbox,
  1443. struct mlx4_cmd_info *cmd)
  1444. {
  1445. int err = -EINVAL;
  1446. int alop = vhcr->op_modifier;
  1447. switch (vhcr->in_modifier) {
  1448. case RES_QP:
  1449. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  1450. vhcr->in_param);
  1451. break;
  1452. case RES_MTT:
  1453. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  1454. vhcr->in_param, &vhcr->out_param);
  1455. break;
  1456. case RES_MPT:
  1457. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  1458. vhcr->in_param);
  1459. break;
  1460. case RES_CQ:
  1461. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  1462. vhcr->in_param, &vhcr->out_param);
  1463. break;
  1464. case RES_SRQ:
  1465. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  1466. vhcr->in_param, &vhcr->out_param);
  1467. break;
  1468. case RES_MAC:
  1469. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  1470. vhcr->in_param, &vhcr->out_param);
  1471. break;
  1472. case RES_VLAN:
  1473. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  1474. vhcr->in_param, &vhcr->out_param);
  1475. break;
  1476. case RES_COUNTER:
  1477. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  1478. vhcr->in_param, &vhcr->out_param);
  1479. break;
  1480. case RES_XRCD:
  1481. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  1482. vhcr->in_param, &vhcr->out_param);
  1483. default:
  1484. break;
  1485. }
  1486. return err;
  1487. }
  1488. /* ugly but other choices are uglier */
  1489. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  1490. {
  1491. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  1492. }
  1493. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  1494. {
  1495. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  1496. }
  1497. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  1498. {
  1499. return be32_to_cpu(mpt->mtt_sz);
  1500. }
  1501. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  1502. {
  1503. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  1504. }
  1505. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  1506. {
  1507. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  1508. }
  1509. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  1510. {
  1511. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  1512. }
  1513. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  1514. {
  1515. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  1516. }
  1517. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  1518. {
  1519. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  1520. }
  1521. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  1522. {
  1523. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  1524. }
  1525. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  1526. {
  1527. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  1528. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  1529. int log_sq_sride = qpc->sq_size_stride & 7;
  1530. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  1531. int log_rq_stride = qpc->rq_size_stride & 7;
  1532. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  1533. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  1534. int xrc = (be32_to_cpu(qpc->local_qpn) >> 23) & 1;
  1535. int sq_size;
  1536. int rq_size;
  1537. int total_pages;
  1538. int total_mem;
  1539. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  1540. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  1541. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  1542. total_mem = sq_size + rq_size;
  1543. total_pages =
  1544. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  1545. page_shift);
  1546. return total_pages;
  1547. }
  1548. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  1549. int size, struct res_mtt *mtt)
  1550. {
  1551. int res_start = mtt->com.res_id;
  1552. int res_size = (1 << mtt->order);
  1553. if (start < res_start || start + size > res_start + res_size)
  1554. return -EPERM;
  1555. return 0;
  1556. }
  1557. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1558. struct mlx4_vhcr *vhcr,
  1559. struct mlx4_cmd_mailbox *inbox,
  1560. struct mlx4_cmd_mailbox *outbox,
  1561. struct mlx4_cmd_info *cmd)
  1562. {
  1563. int err;
  1564. int index = vhcr->in_modifier;
  1565. struct res_mtt *mtt;
  1566. struct res_mpt *mpt;
  1567. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  1568. int phys;
  1569. int id;
  1570. u32 pd;
  1571. int pd_slave;
  1572. id = index & mpt_mask(dev);
  1573. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  1574. if (err)
  1575. return err;
  1576. /* Disable memory windows for VFs. */
  1577. if (!mr_is_region(inbox->buf)) {
  1578. err = -EPERM;
  1579. goto ex_abort;
  1580. }
  1581. /* Make sure that the PD bits related to the slave id are zeros. */
  1582. pd = mr_get_pd(inbox->buf);
  1583. pd_slave = (pd >> 17) & 0x7f;
  1584. if (pd_slave != 0 && pd_slave != slave) {
  1585. err = -EPERM;
  1586. goto ex_abort;
  1587. }
  1588. if (mr_is_fmr(inbox->buf)) {
  1589. /* FMR and Bind Enable are forbidden in slave devices. */
  1590. if (mr_is_bind_enabled(inbox->buf)) {
  1591. err = -EPERM;
  1592. goto ex_abort;
  1593. }
  1594. /* FMR and Memory Windows are also forbidden. */
  1595. if (!mr_is_region(inbox->buf)) {
  1596. err = -EPERM;
  1597. goto ex_abort;
  1598. }
  1599. }
  1600. phys = mr_phys_mpt(inbox->buf);
  1601. if (!phys) {
  1602. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1603. if (err)
  1604. goto ex_abort;
  1605. err = check_mtt_range(dev, slave, mtt_base,
  1606. mr_get_mtt_size(inbox->buf), mtt);
  1607. if (err)
  1608. goto ex_put;
  1609. mpt->mtt = mtt;
  1610. }
  1611. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1612. if (err)
  1613. goto ex_put;
  1614. if (!phys) {
  1615. atomic_inc(&mtt->ref_count);
  1616. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1617. }
  1618. res_end_move(dev, slave, RES_MPT, id);
  1619. return 0;
  1620. ex_put:
  1621. if (!phys)
  1622. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1623. ex_abort:
  1624. res_abort_move(dev, slave, RES_MPT, id);
  1625. return err;
  1626. }
  1627. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1628. struct mlx4_vhcr *vhcr,
  1629. struct mlx4_cmd_mailbox *inbox,
  1630. struct mlx4_cmd_mailbox *outbox,
  1631. struct mlx4_cmd_info *cmd)
  1632. {
  1633. int err;
  1634. int index = vhcr->in_modifier;
  1635. struct res_mpt *mpt;
  1636. int id;
  1637. id = index & mpt_mask(dev);
  1638. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  1639. if (err)
  1640. return err;
  1641. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1642. if (err)
  1643. goto ex_abort;
  1644. if (mpt->mtt)
  1645. atomic_dec(&mpt->mtt->ref_count);
  1646. res_end_move(dev, slave, RES_MPT, id);
  1647. return 0;
  1648. ex_abort:
  1649. res_abort_move(dev, slave, RES_MPT, id);
  1650. return err;
  1651. }
  1652. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1653. struct mlx4_vhcr *vhcr,
  1654. struct mlx4_cmd_mailbox *inbox,
  1655. struct mlx4_cmd_mailbox *outbox,
  1656. struct mlx4_cmd_info *cmd)
  1657. {
  1658. int err;
  1659. int index = vhcr->in_modifier;
  1660. struct res_mpt *mpt;
  1661. int id;
  1662. id = index & mpt_mask(dev);
  1663. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1664. if (err)
  1665. return err;
  1666. if (mpt->com.from_state != RES_MPT_HW) {
  1667. err = -EBUSY;
  1668. goto out;
  1669. }
  1670. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1671. out:
  1672. put_res(dev, slave, id, RES_MPT);
  1673. return err;
  1674. }
  1675. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  1676. {
  1677. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  1678. }
  1679. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  1680. {
  1681. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  1682. }
  1683. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  1684. {
  1685. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  1686. }
  1687. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  1688. struct mlx4_qp_context *context)
  1689. {
  1690. u32 qpn = vhcr->in_modifier & 0xffffff;
  1691. u32 qkey = 0;
  1692. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  1693. return;
  1694. /* adjust qkey in qp context */
  1695. context->qkey = cpu_to_be32(qkey);
  1696. }
  1697. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  1698. struct mlx4_vhcr *vhcr,
  1699. struct mlx4_cmd_mailbox *inbox,
  1700. struct mlx4_cmd_mailbox *outbox,
  1701. struct mlx4_cmd_info *cmd)
  1702. {
  1703. int err;
  1704. int qpn = vhcr->in_modifier & 0x7fffff;
  1705. struct res_mtt *mtt;
  1706. struct res_qp *qp;
  1707. struct mlx4_qp_context *qpc = inbox->buf + 8;
  1708. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  1709. int mtt_size = qp_get_mtt_size(qpc);
  1710. struct res_cq *rcq;
  1711. struct res_cq *scq;
  1712. int rcqn = qp_get_rcqn(qpc);
  1713. int scqn = qp_get_scqn(qpc);
  1714. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  1715. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  1716. struct res_srq *srq;
  1717. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  1718. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  1719. if (err)
  1720. return err;
  1721. qp->local_qpn = local_qpn;
  1722. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1723. if (err)
  1724. goto ex_abort;
  1725. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1726. if (err)
  1727. goto ex_put_mtt;
  1728. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  1729. if (err)
  1730. goto ex_put_mtt;
  1731. if (scqn != rcqn) {
  1732. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  1733. if (err)
  1734. goto ex_put_rcq;
  1735. } else
  1736. scq = rcq;
  1737. if (use_srq) {
  1738. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  1739. if (err)
  1740. goto ex_put_scq;
  1741. }
  1742. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  1743. update_pkey_index(dev, slave, inbox);
  1744. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1745. if (err)
  1746. goto ex_put_srq;
  1747. atomic_inc(&mtt->ref_count);
  1748. qp->mtt = mtt;
  1749. atomic_inc(&rcq->ref_count);
  1750. qp->rcq = rcq;
  1751. atomic_inc(&scq->ref_count);
  1752. qp->scq = scq;
  1753. if (scqn != rcqn)
  1754. put_res(dev, slave, scqn, RES_CQ);
  1755. if (use_srq) {
  1756. atomic_inc(&srq->ref_count);
  1757. put_res(dev, slave, srqn, RES_SRQ);
  1758. qp->srq = srq;
  1759. }
  1760. put_res(dev, slave, rcqn, RES_CQ);
  1761. put_res(dev, slave, mtt_base, RES_MTT);
  1762. res_end_move(dev, slave, RES_QP, qpn);
  1763. return 0;
  1764. ex_put_srq:
  1765. if (use_srq)
  1766. put_res(dev, slave, srqn, RES_SRQ);
  1767. ex_put_scq:
  1768. if (scqn != rcqn)
  1769. put_res(dev, slave, scqn, RES_CQ);
  1770. ex_put_rcq:
  1771. put_res(dev, slave, rcqn, RES_CQ);
  1772. ex_put_mtt:
  1773. put_res(dev, slave, mtt_base, RES_MTT);
  1774. ex_abort:
  1775. res_abort_move(dev, slave, RES_QP, qpn);
  1776. return err;
  1777. }
  1778. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  1779. {
  1780. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  1781. }
  1782. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  1783. {
  1784. int log_eq_size = eqc->log_eq_size & 0x1f;
  1785. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  1786. if (log_eq_size + 5 < page_shift)
  1787. return 1;
  1788. return 1 << (log_eq_size + 5 - page_shift);
  1789. }
  1790. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  1791. {
  1792. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  1793. }
  1794. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  1795. {
  1796. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  1797. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  1798. if (log_cq_size + 5 < page_shift)
  1799. return 1;
  1800. return 1 << (log_cq_size + 5 - page_shift);
  1801. }
  1802. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1803. struct mlx4_vhcr *vhcr,
  1804. struct mlx4_cmd_mailbox *inbox,
  1805. struct mlx4_cmd_mailbox *outbox,
  1806. struct mlx4_cmd_info *cmd)
  1807. {
  1808. int err;
  1809. int eqn = vhcr->in_modifier;
  1810. int res_id = (slave << 8) | eqn;
  1811. struct mlx4_eq_context *eqc = inbox->buf;
  1812. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  1813. int mtt_size = eq_get_mtt_size(eqc);
  1814. struct res_eq *eq;
  1815. struct res_mtt *mtt;
  1816. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1817. if (err)
  1818. return err;
  1819. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  1820. if (err)
  1821. goto out_add;
  1822. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1823. if (err)
  1824. goto out_move;
  1825. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1826. if (err)
  1827. goto out_put;
  1828. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1829. if (err)
  1830. goto out_put;
  1831. atomic_inc(&mtt->ref_count);
  1832. eq->mtt = mtt;
  1833. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1834. res_end_move(dev, slave, RES_EQ, res_id);
  1835. return 0;
  1836. out_put:
  1837. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1838. out_move:
  1839. res_abort_move(dev, slave, RES_EQ, res_id);
  1840. out_add:
  1841. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1842. return err;
  1843. }
  1844. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  1845. int len, struct res_mtt **res)
  1846. {
  1847. struct mlx4_priv *priv = mlx4_priv(dev);
  1848. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1849. struct res_mtt *mtt;
  1850. int err = -EINVAL;
  1851. spin_lock_irq(mlx4_tlock(dev));
  1852. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  1853. com.list) {
  1854. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  1855. *res = mtt;
  1856. mtt->com.from_state = mtt->com.state;
  1857. mtt->com.state = RES_MTT_BUSY;
  1858. err = 0;
  1859. break;
  1860. }
  1861. }
  1862. spin_unlock_irq(mlx4_tlock(dev));
  1863. return err;
  1864. }
  1865. static int verify_qp_parameters(struct mlx4_dev *dev,
  1866. struct mlx4_cmd_mailbox *inbox,
  1867. enum qp_transition transition, u8 slave)
  1868. {
  1869. u32 qp_type;
  1870. struct mlx4_qp_context *qp_ctx;
  1871. enum mlx4_qp_optpar optpar;
  1872. qp_ctx = inbox->buf + 8;
  1873. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  1874. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  1875. switch (qp_type) {
  1876. case MLX4_QP_ST_RC:
  1877. case MLX4_QP_ST_UC:
  1878. switch (transition) {
  1879. case QP_TRANS_INIT2RTR:
  1880. case QP_TRANS_RTR2RTS:
  1881. case QP_TRANS_RTS2RTS:
  1882. case QP_TRANS_SQD2SQD:
  1883. case QP_TRANS_SQD2RTS:
  1884. if (slave != mlx4_master_func_num(dev))
  1885. /* slaves have only gid index 0 */
  1886. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  1887. if (qp_ctx->pri_path.mgid_index)
  1888. return -EINVAL;
  1889. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  1890. if (qp_ctx->alt_path.mgid_index)
  1891. return -EINVAL;
  1892. break;
  1893. default:
  1894. break;
  1895. }
  1896. break;
  1897. default:
  1898. break;
  1899. }
  1900. return 0;
  1901. }
  1902. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  1903. struct mlx4_vhcr *vhcr,
  1904. struct mlx4_cmd_mailbox *inbox,
  1905. struct mlx4_cmd_mailbox *outbox,
  1906. struct mlx4_cmd_info *cmd)
  1907. {
  1908. struct mlx4_mtt mtt;
  1909. __be64 *page_list = inbox->buf;
  1910. u64 *pg_list = (u64 *)page_list;
  1911. int i;
  1912. struct res_mtt *rmtt = NULL;
  1913. int start = be64_to_cpu(page_list[0]);
  1914. int npages = vhcr->in_modifier;
  1915. int err;
  1916. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  1917. if (err)
  1918. return err;
  1919. /* Call the SW implementation of write_mtt:
  1920. * - Prepare a dummy mtt struct
  1921. * - Translate inbox contents to simple addresses in host endianess */
  1922. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  1923. we don't really use it */
  1924. mtt.order = 0;
  1925. mtt.page_shift = 0;
  1926. for (i = 0; i < npages; ++i)
  1927. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  1928. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  1929. ((u64 *)page_list + 2));
  1930. if (rmtt)
  1931. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  1932. return err;
  1933. }
  1934. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1935. struct mlx4_vhcr *vhcr,
  1936. struct mlx4_cmd_mailbox *inbox,
  1937. struct mlx4_cmd_mailbox *outbox,
  1938. struct mlx4_cmd_info *cmd)
  1939. {
  1940. int eqn = vhcr->in_modifier;
  1941. int res_id = eqn | (slave << 8);
  1942. struct res_eq *eq;
  1943. int err;
  1944. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  1945. if (err)
  1946. return err;
  1947. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  1948. if (err)
  1949. goto ex_abort;
  1950. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1951. if (err)
  1952. goto ex_put;
  1953. atomic_dec(&eq->mtt->ref_count);
  1954. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  1955. res_end_move(dev, slave, RES_EQ, res_id);
  1956. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1957. return 0;
  1958. ex_put:
  1959. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  1960. ex_abort:
  1961. res_abort_move(dev, slave, RES_EQ, res_id);
  1962. return err;
  1963. }
  1964. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  1965. {
  1966. struct mlx4_priv *priv = mlx4_priv(dev);
  1967. struct mlx4_slave_event_eq_info *event_eq;
  1968. struct mlx4_cmd_mailbox *mailbox;
  1969. u32 in_modifier = 0;
  1970. int err;
  1971. int res_id;
  1972. struct res_eq *req;
  1973. if (!priv->mfunc.master.slave_state)
  1974. return -EINVAL;
  1975. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  1976. /* Create the event only if the slave is registered */
  1977. if (event_eq->eqn < 0)
  1978. return 0;
  1979. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  1980. res_id = (slave << 8) | event_eq->eqn;
  1981. err = get_res(dev, slave, res_id, RES_EQ, &req);
  1982. if (err)
  1983. goto unlock;
  1984. if (req->com.from_state != RES_EQ_HW) {
  1985. err = -EINVAL;
  1986. goto put;
  1987. }
  1988. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1989. if (IS_ERR(mailbox)) {
  1990. err = PTR_ERR(mailbox);
  1991. goto put;
  1992. }
  1993. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  1994. ++event_eq->token;
  1995. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  1996. }
  1997. memcpy(mailbox->buf, (u8 *) eqe, 28);
  1998. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  1999. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2000. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2001. MLX4_CMD_NATIVE);
  2002. put_res(dev, slave, res_id, RES_EQ);
  2003. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2004. mlx4_free_cmd_mailbox(dev, mailbox);
  2005. return err;
  2006. put:
  2007. put_res(dev, slave, res_id, RES_EQ);
  2008. unlock:
  2009. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2010. return err;
  2011. }
  2012. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2013. struct mlx4_vhcr *vhcr,
  2014. struct mlx4_cmd_mailbox *inbox,
  2015. struct mlx4_cmd_mailbox *outbox,
  2016. struct mlx4_cmd_info *cmd)
  2017. {
  2018. int eqn = vhcr->in_modifier;
  2019. int res_id = eqn | (slave << 8);
  2020. struct res_eq *eq;
  2021. int err;
  2022. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2023. if (err)
  2024. return err;
  2025. if (eq->com.from_state != RES_EQ_HW) {
  2026. err = -EINVAL;
  2027. goto ex_put;
  2028. }
  2029. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2030. ex_put:
  2031. put_res(dev, slave, res_id, RES_EQ);
  2032. return err;
  2033. }
  2034. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2035. struct mlx4_vhcr *vhcr,
  2036. struct mlx4_cmd_mailbox *inbox,
  2037. struct mlx4_cmd_mailbox *outbox,
  2038. struct mlx4_cmd_info *cmd)
  2039. {
  2040. int err;
  2041. int cqn = vhcr->in_modifier;
  2042. struct mlx4_cq_context *cqc = inbox->buf;
  2043. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2044. struct res_cq *cq;
  2045. struct res_mtt *mtt;
  2046. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2047. if (err)
  2048. return err;
  2049. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2050. if (err)
  2051. goto out_move;
  2052. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2053. if (err)
  2054. goto out_put;
  2055. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2056. if (err)
  2057. goto out_put;
  2058. atomic_inc(&mtt->ref_count);
  2059. cq->mtt = mtt;
  2060. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2061. res_end_move(dev, slave, RES_CQ, cqn);
  2062. return 0;
  2063. out_put:
  2064. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2065. out_move:
  2066. res_abort_move(dev, slave, RES_CQ, cqn);
  2067. return err;
  2068. }
  2069. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2070. struct mlx4_vhcr *vhcr,
  2071. struct mlx4_cmd_mailbox *inbox,
  2072. struct mlx4_cmd_mailbox *outbox,
  2073. struct mlx4_cmd_info *cmd)
  2074. {
  2075. int err;
  2076. int cqn = vhcr->in_modifier;
  2077. struct res_cq *cq;
  2078. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2079. if (err)
  2080. return err;
  2081. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2082. if (err)
  2083. goto out_move;
  2084. atomic_dec(&cq->mtt->ref_count);
  2085. res_end_move(dev, slave, RES_CQ, cqn);
  2086. return 0;
  2087. out_move:
  2088. res_abort_move(dev, slave, RES_CQ, cqn);
  2089. return err;
  2090. }
  2091. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2092. struct mlx4_vhcr *vhcr,
  2093. struct mlx4_cmd_mailbox *inbox,
  2094. struct mlx4_cmd_mailbox *outbox,
  2095. struct mlx4_cmd_info *cmd)
  2096. {
  2097. int cqn = vhcr->in_modifier;
  2098. struct res_cq *cq;
  2099. int err;
  2100. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2101. if (err)
  2102. return err;
  2103. if (cq->com.from_state != RES_CQ_HW)
  2104. goto ex_put;
  2105. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2106. ex_put:
  2107. put_res(dev, slave, cqn, RES_CQ);
  2108. return err;
  2109. }
  2110. static int handle_resize(struct mlx4_dev *dev, int slave,
  2111. struct mlx4_vhcr *vhcr,
  2112. struct mlx4_cmd_mailbox *inbox,
  2113. struct mlx4_cmd_mailbox *outbox,
  2114. struct mlx4_cmd_info *cmd,
  2115. struct res_cq *cq)
  2116. {
  2117. int err;
  2118. struct res_mtt *orig_mtt;
  2119. struct res_mtt *mtt;
  2120. struct mlx4_cq_context *cqc = inbox->buf;
  2121. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2122. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2123. if (err)
  2124. return err;
  2125. if (orig_mtt != cq->mtt) {
  2126. err = -EINVAL;
  2127. goto ex_put;
  2128. }
  2129. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2130. if (err)
  2131. goto ex_put;
  2132. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2133. if (err)
  2134. goto ex_put1;
  2135. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2136. if (err)
  2137. goto ex_put1;
  2138. atomic_dec(&orig_mtt->ref_count);
  2139. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2140. atomic_inc(&mtt->ref_count);
  2141. cq->mtt = mtt;
  2142. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2143. return 0;
  2144. ex_put1:
  2145. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2146. ex_put:
  2147. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2148. return err;
  2149. }
  2150. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2151. struct mlx4_vhcr *vhcr,
  2152. struct mlx4_cmd_mailbox *inbox,
  2153. struct mlx4_cmd_mailbox *outbox,
  2154. struct mlx4_cmd_info *cmd)
  2155. {
  2156. int cqn = vhcr->in_modifier;
  2157. struct res_cq *cq;
  2158. int err;
  2159. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2160. if (err)
  2161. return err;
  2162. if (cq->com.from_state != RES_CQ_HW)
  2163. goto ex_put;
  2164. if (vhcr->op_modifier == 0) {
  2165. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2166. goto ex_put;
  2167. }
  2168. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2169. ex_put:
  2170. put_res(dev, slave, cqn, RES_CQ);
  2171. return err;
  2172. }
  2173. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2174. {
  2175. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2176. int log_rq_stride = srqc->logstride & 7;
  2177. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2178. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2179. return 1;
  2180. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2181. }
  2182. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2183. struct mlx4_vhcr *vhcr,
  2184. struct mlx4_cmd_mailbox *inbox,
  2185. struct mlx4_cmd_mailbox *outbox,
  2186. struct mlx4_cmd_info *cmd)
  2187. {
  2188. int err;
  2189. int srqn = vhcr->in_modifier;
  2190. struct res_mtt *mtt;
  2191. struct res_srq *srq;
  2192. struct mlx4_srq_context *srqc = inbox->buf;
  2193. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2194. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2195. return -EINVAL;
  2196. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2197. if (err)
  2198. return err;
  2199. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2200. if (err)
  2201. goto ex_abort;
  2202. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2203. mtt);
  2204. if (err)
  2205. goto ex_put_mtt;
  2206. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2207. if (err)
  2208. goto ex_put_mtt;
  2209. atomic_inc(&mtt->ref_count);
  2210. srq->mtt = mtt;
  2211. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2212. res_end_move(dev, slave, RES_SRQ, srqn);
  2213. return 0;
  2214. ex_put_mtt:
  2215. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2216. ex_abort:
  2217. res_abort_move(dev, slave, RES_SRQ, srqn);
  2218. return err;
  2219. }
  2220. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2221. struct mlx4_vhcr *vhcr,
  2222. struct mlx4_cmd_mailbox *inbox,
  2223. struct mlx4_cmd_mailbox *outbox,
  2224. struct mlx4_cmd_info *cmd)
  2225. {
  2226. int err;
  2227. int srqn = vhcr->in_modifier;
  2228. struct res_srq *srq;
  2229. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2230. if (err)
  2231. return err;
  2232. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2233. if (err)
  2234. goto ex_abort;
  2235. atomic_dec(&srq->mtt->ref_count);
  2236. if (srq->cq)
  2237. atomic_dec(&srq->cq->ref_count);
  2238. res_end_move(dev, slave, RES_SRQ, srqn);
  2239. return 0;
  2240. ex_abort:
  2241. res_abort_move(dev, slave, RES_SRQ, srqn);
  2242. return err;
  2243. }
  2244. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2245. struct mlx4_vhcr *vhcr,
  2246. struct mlx4_cmd_mailbox *inbox,
  2247. struct mlx4_cmd_mailbox *outbox,
  2248. struct mlx4_cmd_info *cmd)
  2249. {
  2250. int err;
  2251. int srqn = vhcr->in_modifier;
  2252. struct res_srq *srq;
  2253. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2254. if (err)
  2255. return err;
  2256. if (srq->com.from_state != RES_SRQ_HW) {
  2257. err = -EBUSY;
  2258. goto out;
  2259. }
  2260. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2261. out:
  2262. put_res(dev, slave, srqn, RES_SRQ);
  2263. return err;
  2264. }
  2265. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2266. struct mlx4_vhcr *vhcr,
  2267. struct mlx4_cmd_mailbox *inbox,
  2268. struct mlx4_cmd_mailbox *outbox,
  2269. struct mlx4_cmd_info *cmd)
  2270. {
  2271. int err;
  2272. int srqn = vhcr->in_modifier;
  2273. struct res_srq *srq;
  2274. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2275. if (err)
  2276. return err;
  2277. if (srq->com.from_state != RES_SRQ_HW) {
  2278. err = -EBUSY;
  2279. goto out;
  2280. }
  2281. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2282. out:
  2283. put_res(dev, slave, srqn, RES_SRQ);
  2284. return err;
  2285. }
  2286. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2287. struct mlx4_vhcr *vhcr,
  2288. struct mlx4_cmd_mailbox *inbox,
  2289. struct mlx4_cmd_mailbox *outbox,
  2290. struct mlx4_cmd_info *cmd)
  2291. {
  2292. int err;
  2293. int qpn = vhcr->in_modifier & 0x7fffff;
  2294. struct res_qp *qp;
  2295. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2296. if (err)
  2297. return err;
  2298. if (qp->com.from_state != RES_QP_HW) {
  2299. err = -EBUSY;
  2300. goto out;
  2301. }
  2302. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2303. out:
  2304. put_res(dev, slave, qpn, RES_QP);
  2305. return err;
  2306. }
  2307. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2308. struct mlx4_vhcr *vhcr,
  2309. struct mlx4_cmd_mailbox *inbox,
  2310. struct mlx4_cmd_mailbox *outbox,
  2311. struct mlx4_cmd_info *cmd)
  2312. {
  2313. struct mlx4_qp_context *context = inbox->buf + 8;
  2314. adjust_proxy_tun_qkey(dev, vhcr, context);
  2315. update_pkey_index(dev, slave, inbox);
  2316. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2317. }
  2318. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2319. struct mlx4_vhcr *vhcr,
  2320. struct mlx4_cmd_mailbox *inbox,
  2321. struct mlx4_cmd_mailbox *outbox,
  2322. struct mlx4_cmd_info *cmd)
  2323. {
  2324. int err;
  2325. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2326. err = verify_qp_parameters(dev, inbox, QP_TRANS_INIT2RTR, slave);
  2327. if (err)
  2328. return err;
  2329. update_pkey_index(dev, slave, inbox);
  2330. update_gid(dev, inbox, (u8)slave);
  2331. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2332. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2333. }
  2334. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2335. struct mlx4_vhcr *vhcr,
  2336. struct mlx4_cmd_mailbox *inbox,
  2337. struct mlx4_cmd_mailbox *outbox,
  2338. struct mlx4_cmd_info *cmd)
  2339. {
  2340. int err;
  2341. struct mlx4_qp_context *context = inbox->buf + 8;
  2342. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTR2RTS, slave);
  2343. if (err)
  2344. return err;
  2345. update_pkey_index(dev, slave, inbox);
  2346. update_gid(dev, inbox, (u8)slave);
  2347. adjust_proxy_tun_qkey(dev, vhcr, context);
  2348. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2349. }
  2350. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2351. struct mlx4_vhcr *vhcr,
  2352. struct mlx4_cmd_mailbox *inbox,
  2353. struct mlx4_cmd_mailbox *outbox,
  2354. struct mlx4_cmd_info *cmd)
  2355. {
  2356. int err;
  2357. struct mlx4_qp_context *context = inbox->buf + 8;
  2358. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTS2RTS, slave);
  2359. if (err)
  2360. return err;
  2361. update_pkey_index(dev, slave, inbox);
  2362. update_gid(dev, inbox, (u8)slave);
  2363. adjust_proxy_tun_qkey(dev, vhcr, context);
  2364. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2365. }
  2366. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2367. struct mlx4_vhcr *vhcr,
  2368. struct mlx4_cmd_mailbox *inbox,
  2369. struct mlx4_cmd_mailbox *outbox,
  2370. struct mlx4_cmd_info *cmd)
  2371. {
  2372. struct mlx4_qp_context *context = inbox->buf + 8;
  2373. adjust_proxy_tun_qkey(dev, vhcr, context);
  2374. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2375. }
  2376. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  2377. struct mlx4_vhcr *vhcr,
  2378. struct mlx4_cmd_mailbox *inbox,
  2379. struct mlx4_cmd_mailbox *outbox,
  2380. struct mlx4_cmd_info *cmd)
  2381. {
  2382. int err;
  2383. struct mlx4_qp_context *context = inbox->buf + 8;
  2384. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2SQD, slave);
  2385. if (err)
  2386. return err;
  2387. adjust_proxy_tun_qkey(dev, vhcr, context);
  2388. update_gid(dev, inbox, (u8)slave);
  2389. update_pkey_index(dev, slave, inbox);
  2390. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2391. }
  2392. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2393. struct mlx4_vhcr *vhcr,
  2394. struct mlx4_cmd_mailbox *inbox,
  2395. struct mlx4_cmd_mailbox *outbox,
  2396. struct mlx4_cmd_info *cmd)
  2397. {
  2398. int err;
  2399. struct mlx4_qp_context *context = inbox->buf + 8;
  2400. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2RTS, slave);
  2401. if (err)
  2402. return err;
  2403. adjust_proxy_tun_qkey(dev, vhcr, context);
  2404. update_gid(dev, inbox, (u8)slave);
  2405. update_pkey_index(dev, slave, inbox);
  2406. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2407. }
  2408. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  2409. struct mlx4_vhcr *vhcr,
  2410. struct mlx4_cmd_mailbox *inbox,
  2411. struct mlx4_cmd_mailbox *outbox,
  2412. struct mlx4_cmd_info *cmd)
  2413. {
  2414. int err;
  2415. int qpn = vhcr->in_modifier & 0x7fffff;
  2416. struct res_qp *qp;
  2417. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  2418. if (err)
  2419. return err;
  2420. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2421. if (err)
  2422. goto ex_abort;
  2423. atomic_dec(&qp->mtt->ref_count);
  2424. atomic_dec(&qp->rcq->ref_count);
  2425. atomic_dec(&qp->scq->ref_count);
  2426. if (qp->srq)
  2427. atomic_dec(&qp->srq->ref_count);
  2428. res_end_move(dev, slave, RES_QP, qpn);
  2429. return 0;
  2430. ex_abort:
  2431. res_abort_move(dev, slave, RES_QP, qpn);
  2432. return err;
  2433. }
  2434. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  2435. struct res_qp *rqp, u8 *gid)
  2436. {
  2437. struct res_gid *res;
  2438. list_for_each_entry(res, &rqp->mcg_list, list) {
  2439. if (!memcmp(res->gid, gid, 16))
  2440. return res;
  2441. }
  2442. return NULL;
  2443. }
  2444. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2445. u8 *gid, enum mlx4_protocol prot,
  2446. enum mlx4_steer_type steer, u64 reg_id)
  2447. {
  2448. struct res_gid *res;
  2449. int err;
  2450. res = kzalloc(sizeof *res, GFP_KERNEL);
  2451. if (!res)
  2452. return -ENOMEM;
  2453. spin_lock_irq(&rqp->mcg_spl);
  2454. if (find_gid(dev, slave, rqp, gid)) {
  2455. kfree(res);
  2456. err = -EEXIST;
  2457. } else {
  2458. memcpy(res->gid, gid, 16);
  2459. res->prot = prot;
  2460. res->steer = steer;
  2461. res->reg_id = reg_id;
  2462. list_add_tail(&res->list, &rqp->mcg_list);
  2463. err = 0;
  2464. }
  2465. spin_unlock_irq(&rqp->mcg_spl);
  2466. return err;
  2467. }
  2468. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2469. u8 *gid, enum mlx4_protocol prot,
  2470. enum mlx4_steer_type steer, u64 *reg_id)
  2471. {
  2472. struct res_gid *res;
  2473. int err;
  2474. spin_lock_irq(&rqp->mcg_spl);
  2475. res = find_gid(dev, slave, rqp, gid);
  2476. if (!res || res->prot != prot || res->steer != steer)
  2477. err = -EINVAL;
  2478. else {
  2479. *reg_id = res->reg_id;
  2480. list_del(&res->list);
  2481. kfree(res);
  2482. err = 0;
  2483. }
  2484. spin_unlock_irq(&rqp->mcg_spl);
  2485. return err;
  2486. }
  2487. static int qp_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2488. int block_loopback, enum mlx4_protocol prot,
  2489. enum mlx4_steer_type type, u64 *reg_id)
  2490. {
  2491. switch (dev->caps.steering_mode) {
  2492. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2493. return mlx4_trans_to_dmfs_attach(dev, qp, gid, gid[5],
  2494. block_loopback, prot,
  2495. reg_id);
  2496. case MLX4_STEERING_MODE_B0:
  2497. return mlx4_qp_attach_common(dev, qp, gid,
  2498. block_loopback, prot, type);
  2499. default:
  2500. return -EINVAL;
  2501. }
  2502. }
  2503. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2504. enum mlx4_protocol prot, enum mlx4_steer_type type,
  2505. u64 reg_id)
  2506. {
  2507. switch (dev->caps.steering_mode) {
  2508. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2509. return mlx4_flow_detach(dev, reg_id);
  2510. case MLX4_STEERING_MODE_B0:
  2511. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  2512. default:
  2513. return -EINVAL;
  2514. }
  2515. }
  2516. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2517. struct mlx4_vhcr *vhcr,
  2518. struct mlx4_cmd_mailbox *inbox,
  2519. struct mlx4_cmd_mailbox *outbox,
  2520. struct mlx4_cmd_info *cmd)
  2521. {
  2522. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2523. u8 *gid = inbox->buf;
  2524. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  2525. int err;
  2526. int qpn;
  2527. struct res_qp *rqp;
  2528. u64 reg_id = 0;
  2529. int attach = vhcr->op_modifier;
  2530. int block_loopback = vhcr->in_modifier >> 31;
  2531. u8 steer_type_mask = 2;
  2532. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  2533. qpn = vhcr->in_modifier & 0xffffff;
  2534. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2535. if (err)
  2536. return err;
  2537. qp.qpn = qpn;
  2538. if (attach) {
  2539. err = qp_attach(dev, &qp, gid, block_loopback, prot,
  2540. type, &reg_id);
  2541. if (err) {
  2542. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  2543. goto ex_put;
  2544. }
  2545. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  2546. if (err)
  2547. goto ex_detach;
  2548. } else {
  2549. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  2550. if (err)
  2551. goto ex_put;
  2552. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  2553. if (err)
  2554. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  2555. qpn, reg_id);
  2556. }
  2557. put_res(dev, slave, qpn, RES_QP);
  2558. return err;
  2559. ex_detach:
  2560. qp_detach(dev, &qp, gid, prot, type, reg_id);
  2561. ex_put:
  2562. put_res(dev, slave, qpn, RES_QP);
  2563. return err;
  2564. }
  2565. /*
  2566. * MAC validation for Flow Steering rules.
  2567. * VF can attach rules only with a mac address which is assigned to it.
  2568. */
  2569. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  2570. struct list_head *rlist)
  2571. {
  2572. struct mac_res *res, *tmp;
  2573. __be64 be_mac;
  2574. /* make sure it isn't multicast or broadcast mac*/
  2575. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  2576. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  2577. list_for_each_entry_safe(res, tmp, rlist, list) {
  2578. be_mac = cpu_to_be64(res->mac << 16);
  2579. if (!memcmp(&be_mac, eth_header->eth.dst_mac, ETH_ALEN))
  2580. return 0;
  2581. }
  2582. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  2583. eth_header->eth.dst_mac, slave);
  2584. return -EINVAL;
  2585. }
  2586. return 0;
  2587. }
  2588. /*
  2589. * In case of missing eth header, append eth header with a MAC address
  2590. * assigned to the VF.
  2591. */
  2592. static int add_eth_header(struct mlx4_dev *dev, int slave,
  2593. struct mlx4_cmd_mailbox *inbox,
  2594. struct list_head *rlist, int header_id)
  2595. {
  2596. struct mac_res *res, *tmp;
  2597. u8 port;
  2598. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2599. struct mlx4_net_trans_rule_hw_eth *eth_header;
  2600. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  2601. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  2602. __be64 be_mac = 0;
  2603. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  2604. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2605. port = ctrl->port;
  2606. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  2607. /* Clear a space in the inbox for eth header */
  2608. switch (header_id) {
  2609. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2610. ip_header =
  2611. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  2612. memmove(ip_header, eth_header,
  2613. sizeof(*ip_header) + sizeof(*l4_header));
  2614. break;
  2615. case MLX4_NET_TRANS_RULE_ID_TCP:
  2616. case MLX4_NET_TRANS_RULE_ID_UDP:
  2617. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  2618. (eth_header + 1);
  2619. memmove(l4_header, eth_header, sizeof(*l4_header));
  2620. break;
  2621. default:
  2622. return -EINVAL;
  2623. }
  2624. list_for_each_entry_safe(res, tmp, rlist, list) {
  2625. if (port == res->port) {
  2626. be_mac = cpu_to_be64(res->mac << 16);
  2627. break;
  2628. }
  2629. }
  2630. if (!be_mac) {
  2631. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d .\n",
  2632. port);
  2633. return -EINVAL;
  2634. }
  2635. memset(eth_header, 0, sizeof(*eth_header));
  2636. eth_header->size = sizeof(*eth_header) >> 2;
  2637. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  2638. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  2639. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  2640. return 0;
  2641. }
  2642. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2643. struct mlx4_vhcr *vhcr,
  2644. struct mlx4_cmd_mailbox *inbox,
  2645. struct mlx4_cmd_mailbox *outbox,
  2646. struct mlx4_cmd_info *cmd)
  2647. {
  2648. struct mlx4_priv *priv = mlx4_priv(dev);
  2649. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2650. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  2651. int err;
  2652. int qpn;
  2653. struct res_qp *rqp;
  2654. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2655. struct _rule_hw *rule_header;
  2656. int header_id;
  2657. if (dev->caps.steering_mode !=
  2658. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2659. return -EOPNOTSUPP;
  2660. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2661. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  2662. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2663. if (err) {
  2664. pr_err("Steering rule with qpn 0x%x rejected.\n", qpn);
  2665. return err;
  2666. }
  2667. rule_header = (struct _rule_hw *)(ctrl + 1);
  2668. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  2669. switch (header_id) {
  2670. case MLX4_NET_TRANS_RULE_ID_ETH:
  2671. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  2672. err = -EINVAL;
  2673. goto err_put;
  2674. }
  2675. break;
  2676. case MLX4_NET_TRANS_RULE_ID_IB:
  2677. break;
  2678. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2679. case MLX4_NET_TRANS_RULE_ID_TCP:
  2680. case MLX4_NET_TRANS_RULE_ID_UDP:
  2681. pr_warn("Can't attach FS rule without L2 headers, adding L2 header.\n");
  2682. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  2683. err = -EINVAL;
  2684. goto err_put;
  2685. }
  2686. vhcr->in_modifier +=
  2687. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  2688. break;
  2689. default:
  2690. pr_err("Corrupted mailbox.\n");
  2691. err = -EINVAL;
  2692. goto err_put;
  2693. }
  2694. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  2695. vhcr->in_modifier, 0,
  2696. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  2697. MLX4_CMD_NATIVE);
  2698. if (err)
  2699. goto err_put;
  2700. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  2701. if (err) {
  2702. mlx4_err(dev, "Fail to add flow steering resources.\n ");
  2703. /* detach rule*/
  2704. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  2705. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2706. MLX4_CMD_NATIVE);
  2707. goto err_put;
  2708. }
  2709. atomic_inc(&rqp->ref_count);
  2710. err_put:
  2711. put_res(dev, slave, qpn, RES_QP);
  2712. return err;
  2713. }
  2714. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  2715. struct mlx4_vhcr *vhcr,
  2716. struct mlx4_cmd_mailbox *inbox,
  2717. struct mlx4_cmd_mailbox *outbox,
  2718. struct mlx4_cmd_info *cmd)
  2719. {
  2720. int err;
  2721. struct res_qp *rqp;
  2722. struct res_fs_rule *rrule;
  2723. if (dev->caps.steering_mode !=
  2724. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2725. return -EOPNOTSUPP;
  2726. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  2727. if (err)
  2728. return err;
  2729. /* Release the rule form busy state before removal */
  2730. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  2731. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  2732. if (err)
  2733. return err;
  2734. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  2735. if (err) {
  2736. mlx4_err(dev, "Fail to remove flow steering resources.\n ");
  2737. goto out;
  2738. }
  2739. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  2740. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2741. MLX4_CMD_NATIVE);
  2742. if (!err)
  2743. atomic_dec(&rqp->ref_count);
  2744. out:
  2745. put_res(dev, slave, rrule->qpn, RES_QP);
  2746. return err;
  2747. }
  2748. enum {
  2749. BUSY_MAX_RETRIES = 10
  2750. };
  2751. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  2752. struct mlx4_vhcr *vhcr,
  2753. struct mlx4_cmd_mailbox *inbox,
  2754. struct mlx4_cmd_mailbox *outbox,
  2755. struct mlx4_cmd_info *cmd)
  2756. {
  2757. int err;
  2758. int index = vhcr->in_modifier & 0xffff;
  2759. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  2760. if (err)
  2761. return err;
  2762. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2763. put_res(dev, slave, index, RES_COUNTER);
  2764. return err;
  2765. }
  2766. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  2767. {
  2768. struct res_gid *rgid;
  2769. struct res_gid *tmp;
  2770. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2771. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  2772. switch (dev->caps.steering_mode) {
  2773. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2774. mlx4_flow_detach(dev, rgid->reg_id);
  2775. break;
  2776. case MLX4_STEERING_MODE_B0:
  2777. qp.qpn = rqp->local_qpn;
  2778. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  2779. rgid->prot, rgid->steer);
  2780. break;
  2781. }
  2782. list_del(&rgid->list);
  2783. kfree(rgid);
  2784. }
  2785. }
  2786. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  2787. enum mlx4_resource type, int print)
  2788. {
  2789. struct mlx4_priv *priv = mlx4_priv(dev);
  2790. struct mlx4_resource_tracker *tracker =
  2791. &priv->mfunc.master.res_tracker;
  2792. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  2793. struct res_common *r;
  2794. struct res_common *tmp;
  2795. int busy;
  2796. busy = 0;
  2797. spin_lock_irq(mlx4_tlock(dev));
  2798. list_for_each_entry_safe(r, tmp, rlist, list) {
  2799. if (r->owner == slave) {
  2800. if (!r->removing) {
  2801. if (r->state == RES_ANY_BUSY) {
  2802. if (print)
  2803. mlx4_dbg(dev,
  2804. "%s id 0x%llx is busy\n",
  2805. ResourceType(type),
  2806. r->res_id);
  2807. ++busy;
  2808. } else {
  2809. r->from_state = r->state;
  2810. r->state = RES_ANY_BUSY;
  2811. r->removing = 1;
  2812. }
  2813. }
  2814. }
  2815. }
  2816. spin_unlock_irq(mlx4_tlock(dev));
  2817. return busy;
  2818. }
  2819. static int move_all_busy(struct mlx4_dev *dev, int slave,
  2820. enum mlx4_resource type)
  2821. {
  2822. unsigned long begin;
  2823. int busy;
  2824. begin = jiffies;
  2825. do {
  2826. busy = _move_all_busy(dev, slave, type, 0);
  2827. if (time_after(jiffies, begin + 5 * HZ))
  2828. break;
  2829. if (busy)
  2830. cond_resched();
  2831. } while (busy);
  2832. if (busy)
  2833. busy = _move_all_busy(dev, slave, type, 1);
  2834. return busy;
  2835. }
  2836. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  2837. {
  2838. struct mlx4_priv *priv = mlx4_priv(dev);
  2839. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2840. struct list_head *qp_list =
  2841. &tracker->slave_list[slave].res_list[RES_QP];
  2842. struct res_qp *qp;
  2843. struct res_qp *tmp;
  2844. int state;
  2845. u64 in_param;
  2846. int qpn;
  2847. int err;
  2848. err = move_all_busy(dev, slave, RES_QP);
  2849. if (err)
  2850. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy"
  2851. "for slave %d\n", slave);
  2852. spin_lock_irq(mlx4_tlock(dev));
  2853. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  2854. spin_unlock_irq(mlx4_tlock(dev));
  2855. if (qp->com.owner == slave) {
  2856. qpn = qp->com.res_id;
  2857. detach_qp(dev, slave, qp);
  2858. state = qp->com.from_state;
  2859. while (state != 0) {
  2860. switch (state) {
  2861. case RES_QP_RESERVED:
  2862. spin_lock_irq(mlx4_tlock(dev));
  2863. rb_erase(&qp->com.node,
  2864. &tracker->res_tree[RES_QP]);
  2865. list_del(&qp->com.list);
  2866. spin_unlock_irq(mlx4_tlock(dev));
  2867. kfree(qp);
  2868. state = 0;
  2869. break;
  2870. case RES_QP_MAPPED:
  2871. if (!valid_reserved(dev, slave, qpn))
  2872. __mlx4_qp_free_icm(dev, qpn);
  2873. state = RES_QP_RESERVED;
  2874. break;
  2875. case RES_QP_HW:
  2876. in_param = slave;
  2877. err = mlx4_cmd(dev, in_param,
  2878. qp->local_qpn, 2,
  2879. MLX4_CMD_2RST_QP,
  2880. MLX4_CMD_TIME_CLASS_A,
  2881. MLX4_CMD_NATIVE);
  2882. if (err)
  2883. mlx4_dbg(dev, "rem_slave_qps: failed"
  2884. " to move slave %d qpn %d to"
  2885. " reset\n", slave,
  2886. qp->local_qpn);
  2887. atomic_dec(&qp->rcq->ref_count);
  2888. atomic_dec(&qp->scq->ref_count);
  2889. atomic_dec(&qp->mtt->ref_count);
  2890. if (qp->srq)
  2891. atomic_dec(&qp->srq->ref_count);
  2892. state = RES_QP_MAPPED;
  2893. break;
  2894. default:
  2895. state = 0;
  2896. }
  2897. }
  2898. }
  2899. spin_lock_irq(mlx4_tlock(dev));
  2900. }
  2901. spin_unlock_irq(mlx4_tlock(dev));
  2902. }
  2903. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  2904. {
  2905. struct mlx4_priv *priv = mlx4_priv(dev);
  2906. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2907. struct list_head *srq_list =
  2908. &tracker->slave_list[slave].res_list[RES_SRQ];
  2909. struct res_srq *srq;
  2910. struct res_srq *tmp;
  2911. int state;
  2912. u64 in_param;
  2913. LIST_HEAD(tlist);
  2914. int srqn;
  2915. int err;
  2916. err = move_all_busy(dev, slave, RES_SRQ);
  2917. if (err)
  2918. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs to "
  2919. "busy for slave %d\n", slave);
  2920. spin_lock_irq(mlx4_tlock(dev));
  2921. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  2922. spin_unlock_irq(mlx4_tlock(dev));
  2923. if (srq->com.owner == slave) {
  2924. srqn = srq->com.res_id;
  2925. state = srq->com.from_state;
  2926. while (state != 0) {
  2927. switch (state) {
  2928. case RES_SRQ_ALLOCATED:
  2929. __mlx4_srq_free_icm(dev, srqn);
  2930. spin_lock_irq(mlx4_tlock(dev));
  2931. rb_erase(&srq->com.node,
  2932. &tracker->res_tree[RES_SRQ]);
  2933. list_del(&srq->com.list);
  2934. spin_unlock_irq(mlx4_tlock(dev));
  2935. kfree(srq);
  2936. state = 0;
  2937. break;
  2938. case RES_SRQ_HW:
  2939. in_param = slave;
  2940. err = mlx4_cmd(dev, in_param, srqn, 1,
  2941. MLX4_CMD_HW2SW_SRQ,
  2942. MLX4_CMD_TIME_CLASS_A,
  2943. MLX4_CMD_NATIVE);
  2944. if (err)
  2945. mlx4_dbg(dev, "rem_slave_srqs: failed"
  2946. " to move slave %d srq %d to"
  2947. " SW ownership\n",
  2948. slave, srqn);
  2949. atomic_dec(&srq->mtt->ref_count);
  2950. if (srq->cq)
  2951. atomic_dec(&srq->cq->ref_count);
  2952. state = RES_SRQ_ALLOCATED;
  2953. break;
  2954. default:
  2955. state = 0;
  2956. }
  2957. }
  2958. }
  2959. spin_lock_irq(mlx4_tlock(dev));
  2960. }
  2961. spin_unlock_irq(mlx4_tlock(dev));
  2962. }
  2963. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  2964. {
  2965. struct mlx4_priv *priv = mlx4_priv(dev);
  2966. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2967. struct list_head *cq_list =
  2968. &tracker->slave_list[slave].res_list[RES_CQ];
  2969. struct res_cq *cq;
  2970. struct res_cq *tmp;
  2971. int state;
  2972. u64 in_param;
  2973. LIST_HEAD(tlist);
  2974. int cqn;
  2975. int err;
  2976. err = move_all_busy(dev, slave, RES_CQ);
  2977. if (err)
  2978. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs to "
  2979. "busy for slave %d\n", slave);
  2980. spin_lock_irq(mlx4_tlock(dev));
  2981. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  2982. spin_unlock_irq(mlx4_tlock(dev));
  2983. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  2984. cqn = cq->com.res_id;
  2985. state = cq->com.from_state;
  2986. while (state != 0) {
  2987. switch (state) {
  2988. case RES_CQ_ALLOCATED:
  2989. __mlx4_cq_free_icm(dev, cqn);
  2990. spin_lock_irq(mlx4_tlock(dev));
  2991. rb_erase(&cq->com.node,
  2992. &tracker->res_tree[RES_CQ]);
  2993. list_del(&cq->com.list);
  2994. spin_unlock_irq(mlx4_tlock(dev));
  2995. kfree(cq);
  2996. state = 0;
  2997. break;
  2998. case RES_CQ_HW:
  2999. in_param = slave;
  3000. err = mlx4_cmd(dev, in_param, cqn, 1,
  3001. MLX4_CMD_HW2SW_CQ,
  3002. MLX4_CMD_TIME_CLASS_A,
  3003. MLX4_CMD_NATIVE);
  3004. if (err)
  3005. mlx4_dbg(dev, "rem_slave_cqs: failed"
  3006. " to move slave %d cq %d to"
  3007. " SW ownership\n",
  3008. slave, cqn);
  3009. atomic_dec(&cq->mtt->ref_count);
  3010. state = RES_CQ_ALLOCATED;
  3011. break;
  3012. default:
  3013. state = 0;
  3014. }
  3015. }
  3016. }
  3017. spin_lock_irq(mlx4_tlock(dev));
  3018. }
  3019. spin_unlock_irq(mlx4_tlock(dev));
  3020. }
  3021. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3022. {
  3023. struct mlx4_priv *priv = mlx4_priv(dev);
  3024. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3025. struct list_head *mpt_list =
  3026. &tracker->slave_list[slave].res_list[RES_MPT];
  3027. struct res_mpt *mpt;
  3028. struct res_mpt *tmp;
  3029. int state;
  3030. u64 in_param;
  3031. LIST_HEAD(tlist);
  3032. int mptn;
  3033. int err;
  3034. err = move_all_busy(dev, slave, RES_MPT);
  3035. if (err)
  3036. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts to "
  3037. "busy for slave %d\n", slave);
  3038. spin_lock_irq(mlx4_tlock(dev));
  3039. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3040. spin_unlock_irq(mlx4_tlock(dev));
  3041. if (mpt->com.owner == slave) {
  3042. mptn = mpt->com.res_id;
  3043. state = mpt->com.from_state;
  3044. while (state != 0) {
  3045. switch (state) {
  3046. case RES_MPT_RESERVED:
  3047. __mlx4_mpt_release(dev, mpt->key);
  3048. spin_lock_irq(mlx4_tlock(dev));
  3049. rb_erase(&mpt->com.node,
  3050. &tracker->res_tree[RES_MPT]);
  3051. list_del(&mpt->com.list);
  3052. spin_unlock_irq(mlx4_tlock(dev));
  3053. kfree(mpt);
  3054. state = 0;
  3055. break;
  3056. case RES_MPT_MAPPED:
  3057. __mlx4_mpt_free_icm(dev, mpt->key);
  3058. state = RES_MPT_RESERVED;
  3059. break;
  3060. case RES_MPT_HW:
  3061. in_param = slave;
  3062. err = mlx4_cmd(dev, in_param, mptn, 0,
  3063. MLX4_CMD_HW2SW_MPT,
  3064. MLX4_CMD_TIME_CLASS_A,
  3065. MLX4_CMD_NATIVE);
  3066. if (err)
  3067. mlx4_dbg(dev, "rem_slave_mrs: failed"
  3068. " to move slave %d mpt %d to"
  3069. " SW ownership\n",
  3070. slave, mptn);
  3071. if (mpt->mtt)
  3072. atomic_dec(&mpt->mtt->ref_count);
  3073. state = RES_MPT_MAPPED;
  3074. break;
  3075. default:
  3076. state = 0;
  3077. }
  3078. }
  3079. }
  3080. spin_lock_irq(mlx4_tlock(dev));
  3081. }
  3082. spin_unlock_irq(mlx4_tlock(dev));
  3083. }
  3084. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3085. {
  3086. struct mlx4_priv *priv = mlx4_priv(dev);
  3087. struct mlx4_resource_tracker *tracker =
  3088. &priv->mfunc.master.res_tracker;
  3089. struct list_head *mtt_list =
  3090. &tracker->slave_list[slave].res_list[RES_MTT];
  3091. struct res_mtt *mtt;
  3092. struct res_mtt *tmp;
  3093. int state;
  3094. LIST_HEAD(tlist);
  3095. int base;
  3096. int err;
  3097. err = move_all_busy(dev, slave, RES_MTT);
  3098. if (err)
  3099. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts to "
  3100. "busy for slave %d\n", slave);
  3101. spin_lock_irq(mlx4_tlock(dev));
  3102. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3103. spin_unlock_irq(mlx4_tlock(dev));
  3104. if (mtt->com.owner == slave) {
  3105. base = mtt->com.res_id;
  3106. state = mtt->com.from_state;
  3107. while (state != 0) {
  3108. switch (state) {
  3109. case RES_MTT_ALLOCATED:
  3110. __mlx4_free_mtt_range(dev, base,
  3111. mtt->order);
  3112. spin_lock_irq(mlx4_tlock(dev));
  3113. rb_erase(&mtt->com.node,
  3114. &tracker->res_tree[RES_MTT]);
  3115. list_del(&mtt->com.list);
  3116. spin_unlock_irq(mlx4_tlock(dev));
  3117. kfree(mtt);
  3118. state = 0;
  3119. break;
  3120. default:
  3121. state = 0;
  3122. }
  3123. }
  3124. }
  3125. spin_lock_irq(mlx4_tlock(dev));
  3126. }
  3127. spin_unlock_irq(mlx4_tlock(dev));
  3128. }
  3129. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3130. {
  3131. struct mlx4_priv *priv = mlx4_priv(dev);
  3132. struct mlx4_resource_tracker *tracker =
  3133. &priv->mfunc.master.res_tracker;
  3134. struct list_head *fs_rule_list =
  3135. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3136. struct res_fs_rule *fs_rule;
  3137. struct res_fs_rule *tmp;
  3138. int state;
  3139. u64 base;
  3140. int err;
  3141. err = move_all_busy(dev, slave, RES_FS_RULE);
  3142. if (err)
  3143. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3144. slave);
  3145. spin_lock_irq(mlx4_tlock(dev));
  3146. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3147. spin_unlock_irq(mlx4_tlock(dev));
  3148. if (fs_rule->com.owner == slave) {
  3149. base = fs_rule->com.res_id;
  3150. state = fs_rule->com.from_state;
  3151. while (state != 0) {
  3152. switch (state) {
  3153. case RES_FS_RULE_ALLOCATED:
  3154. /* detach rule */
  3155. err = mlx4_cmd(dev, base, 0, 0,
  3156. MLX4_QP_FLOW_STEERING_DETACH,
  3157. MLX4_CMD_TIME_CLASS_A,
  3158. MLX4_CMD_NATIVE);
  3159. spin_lock_irq(mlx4_tlock(dev));
  3160. rb_erase(&fs_rule->com.node,
  3161. &tracker->res_tree[RES_FS_RULE]);
  3162. list_del(&fs_rule->com.list);
  3163. spin_unlock_irq(mlx4_tlock(dev));
  3164. kfree(fs_rule);
  3165. state = 0;
  3166. break;
  3167. default:
  3168. state = 0;
  3169. }
  3170. }
  3171. }
  3172. spin_lock_irq(mlx4_tlock(dev));
  3173. }
  3174. spin_unlock_irq(mlx4_tlock(dev));
  3175. }
  3176. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3177. {
  3178. struct mlx4_priv *priv = mlx4_priv(dev);
  3179. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3180. struct list_head *eq_list =
  3181. &tracker->slave_list[slave].res_list[RES_EQ];
  3182. struct res_eq *eq;
  3183. struct res_eq *tmp;
  3184. int err;
  3185. int state;
  3186. LIST_HEAD(tlist);
  3187. int eqn;
  3188. struct mlx4_cmd_mailbox *mailbox;
  3189. err = move_all_busy(dev, slave, RES_EQ);
  3190. if (err)
  3191. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs to "
  3192. "busy for slave %d\n", slave);
  3193. spin_lock_irq(mlx4_tlock(dev));
  3194. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  3195. spin_unlock_irq(mlx4_tlock(dev));
  3196. if (eq->com.owner == slave) {
  3197. eqn = eq->com.res_id;
  3198. state = eq->com.from_state;
  3199. while (state != 0) {
  3200. switch (state) {
  3201. case RES_EQ_RESERVED:
  3202. spin_lock_irq(mlx4_tlock(dev));
  3203. rb_erase(&eq->com.node,
  3204. &tracker->res_tree[RES_EQ]);
  3205. list_del(&eq->com.list);
  3206. spin_unlock_irq(mlx4_tlock(dev));
  3207. kfree(eq);
  3208. state = 0;
  3209. break;
  3210. case RES_EQ_HW:
  3211. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3212. if (IS_ERR(mailbox)) {
  3213. cond_resched();
  3214. continue;
  3215. }
  3216. err = mlx4_cmd_box(dev, slave, 0,
  3217. eqn & 0xff, 0,
  3218. MLX4_CMD_HW2SW_EQ,
  3219. MLX4_CMD_TIME_CLASS_A,
  3220. MLX4_CMD_NATIVE);
  3221. if (err)
  3222. mlx4_dbg(dev, "rem_slave_eqs: failed"
  3223. " to move slave %d eqs %d to"
  3224. " SW ownership\n", slave, eqn);
  3225. mlx4_free_cmd_mailbox(dev, mailbox);
  3226. atomic_dec(&eq->mtt->ref_count);
  3227. state = RES_EQ_RESERVED;
  3228. break;
  3229. default:
  3230. state = 0;
  3231. }
  3232. }
  3233. }
  3234. spin_lock_irq(mlx4_tlock(dev));
  3235. }
  3236. spin_unlock_irq(mlx4_tlock(dev));
  3237. }
  3238. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  3239. {
  3240. struct mlx4_priv *priv = mlx4_priv(dev);
  3241. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3242. struct list_head *counter_list =
  3243. &tracker->slave_list[slave].res_list[RES_COUNTER];
  3244. struct res_counter *counter;
  3245. struct res_counter *tmp;
  3246. int err;
  3247. int index;
  3248. err = move_all_busy(dev, slave, RES_COUNTER);
  3249. if (err)
  3250. mlx4_warn(dev, "rem_slave_counters: Could not move all counters to "
  3251. "busy for slave %d\n", slave);
  3252. spin_lock_irq(mlx4_tlock(dev));
  3253. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  3254. if (counter->com.owner == slave) {
  3255. index = counter->com.res_id;
  3256. rb_erase(&counter->com.node,
  3257. &tracker->res_tree[RES_COUNTER]);
  3258. list_del(&counter->com.list);
  3259. kfree(counter);
  3260. __mlx4_counter_free(dev, index);
  3261. }
  3262. }
  3263. spin_unlock_irq(mlx4_tlock(dev));
  3264. }
  3265. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  3266. {
  3267. struct mlx4_priv *priv = mlx4_priv(dev);
  3268. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3269. struct list_head *xrcdn_list =
  3270. &tracker->slave_list[slave].res_list[RES_XRCD];
  3271. struct res_xrcdn *xrcd;
  3272. struct res_xrcdn *tmp;
  3273. int err;
  3274. int xrcdn;
  3275. err = move_all_busy(dev, slave, RES_XRCD);
  3276. if (err)
  3277. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns to "
  3278. "busy for slave %d\n", slave);
  3279. spin_lock_irq(mlx4_tlock(dev));
  3280. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  3281. if (xrcd->com.owner == slave) {
  3282. xrcdn = xrcd->com.res_id;
  3283. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  3284. list_del(&xrcd->com.list);
  3285. kfree(xrcd);
  3286. __mlx4_xrcd_free(dev, xrcdn);
  3287. }
  3288. }
  3289. spin_unlock_irq(mlx4_tlock(dev));
  3290. }
  3291. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  3292. {
  3293. struct mlx4_priv *priv = mlx4_priv(dev);
  3294. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3295. /*VLAN*/
  3296. rem_slave_macs(dev, slave);
  3297. rem_slave_fs_rule(dev, slave);
  3298. rem_slave_qps(dev, slave);
  3299. rem_slave_srqs(dev, slave);
  3300. rem_slave_cqs(dev, slave);
  3301. rem_slave_mrs(dev, slave);
  3302. rem_slave_eqs(dev, slave);
  3303. rem_slave_mtts(dev, slave);
  3304. rem_slave_counters(dev, slave);
  3305. rem_slave_xrcdns(dev, slave);
  3306. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3307. }