rt2800lib.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. /*
  230. * Some devices are really slow to respond here. Wait a whole second
  231. * before timing out.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  235. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  236. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  237. return 0;
  238. msleep(10);
  239. }
  240. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  241. return -EACCES;
  242. }
  243. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  244. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  245. {
  246. u16 fw_crc;
  247. u16 crc;
  248. /*
  249. * The last 2 bytes in the firmware array are the crc checksum itself,
  250. * this means that we should never pass those 2 bytes to the crc
  251. * algorithm.
  252. */
  253. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  254. /*
  255. * Use the crc ccitt algorithm.
  256. * This will return the same value as the legacy driver which
  257. * used bit ordering reversion on the both the firmware bytes
  258. * before input input as well as on the final output.
  259. * Obviously using crc ccitt directly is much more efficient.
  260. */
  261. crc = crc_ccitt(~0, data, len - 2);
  262. /*
  263. * There is a small difference between the crc-itu-t + bitrev and
  264. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  265. * will be swapped, use swab16 to convert the crc to the correct
  266. * value.
  267. */
  268. crc = swab16(crc);
  269. return fw_crc == crc;
  270. }
  271. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  272. const u8 *data, const size_t len)
  273. {
  274. size_t offset = 0;
  275. size_t fw_len;
  276. bool multiple;
  277. /*
  278. * PCI(e) & SOC devices require firmware with a length
  279. * of 8kb. USB devices require firmware files with a length
  280. * of 4kb. Certain USB chipsets however require different firmware,
  281. * which Ralink only provides attached to the original firmware
  282. * file. Thus for USB devices, firmware files have a length
  283. * which is a multiple of 4kb.
  284. */
  285. if (rt2x00_is_usb(rt2x00dev)) {
  286. fw_len = 4096;
  287. multiple = true;
  288. } else {
  289. fw_len = 8192;
  290. multiple = true;
  291. }
  292. /*
  293. * Validate the firmware length
  294. */
  295. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  296. return FW_BAD_LENGTH;
  297. /*
  298. * Check if the chipset requires one of the upper parts
  299. * of the firmware.
  300. */
  301. if (rt2x00_is_usb(rt2x00dev) &&
  302. !rt2x00_rt(rt2x00dev, RT2860) &&
  303. !rt2x00_rt(rt2x00dev, RT2872) &&
  304. !rt2x00_rt(rt2x00dev, RT3070) &&
  305. ((len / fw_len) == 1))
  306. return FW_BAD_VERSION;
  307. /*
  308. * 8kb firmware files must be checked as if it were
  309. * 2 separate firmware files.
  310. */
  311. while (offset < len) {
  312. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  313. return FW_BAD_CRC;
  314. offset += fw_len;
  315. }
  316. return FW_OK;
  317. }
  318. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  319. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  320. const u8 *data, const size_t len)
  321. {
  322. unsigned int i;
  323. u32 reg;
  324. /*
  325. * If driver doesn't wake up firmware here,
  326. * rt2800_load_firmware will hang forever when interface is up again.
  327. */
  328. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  329. /*
  330. * Wait for stable hardware.
  331. */
  332. if (rt2800_wait_csr_ready(rt2x00dev))
  333. return -EBUSY;
  334. if (rt2x00_is_pci(rt2x00dev))
  335. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  336. /*
  337. * Disable DMA, will be reenabled later when enabling
  338. * the radio.
  339. */
  340. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  341. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  342. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  343. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  344. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  345. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  346. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  347. /*
  348. * Write firmware to the device.
  349. */
  350. rt2800_drv_write_firmware(rt2x00dev, data, len);
  351. /*
  352. * Wait for device to stabilize.
  353. */
  354. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  355. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  356. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  357. break;
  358. msleep(1);
  359. }
  360. if (i == REGISTER_BUSY_COUNT) {
  361. ERROR(rt2x00dev, "PBF system register not ready.\n");
  362. return -EBUSY;
  363. }
  364. /*
  365. * Initialize firmware.
  366. */
  367. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  368. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  369. msleep(1);
  370. return 0;
  371. }
  372. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  373. void rt2800_write_tx_data(struct queue_entry *entry,
  374. struct txentry_desc *txdesc)
  375. {
  376. __le32 *txwi = rt2800_drv_get_txwi(entry);
  377. u32 word;
  378. /*
  379. * Initialize TX Info descriptor
  380. */
  381. rt2x00_desc_read(txwi, 0, &word);
  382. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  383. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  384. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  385. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  386. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  387. rt2x00_set_field32(&word, TXWI_W0_TS,
  388. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  389. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  390. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  391. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  392. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  393. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  394. rt2x00_set_field32(&word, TXWI_W0_BW,
  395. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  396. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  397. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  398. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  399. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  400. rt2x00_desc_write(txwi, 0, word);
  401. rt2x00_desc_read(txwi, 1, &word);
  402. rt2x00_set_field32(&word, TXWI_W1_ACK,
  403. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  404. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  405. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  406. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  407. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  408. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  409. txdesc->key_idx : 0xff);
  410. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  411. txdesc->length);
  412. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  413. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  414. rt2x00_desc_write(txwi, 1, word);
  415. /*
  416. * Always write 0 to IV/EIV fields, hardware will insert the IV
  417. * from the IVEIV register when TXD_W3_WIV is set to 0.
  418. * When TXD_W3_WIV is set to 1 it will use the IV data
  419. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  420. * crypto entry in the registers should be used to encrypt the frame.
  421. */
  422. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  423. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  424. }
  425. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  426. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  427. {
  428. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  429. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  430. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  431. u16 eeprom;
  432. u8 offset0;
  433. u8 offset1;
  434. u8 offset2;
  435. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  436. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  437. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  438. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  439. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  440. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  441. } else {
  442. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  443. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  444. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  445. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  446. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  447. }
  448. /*
  449. * Convert the value from the descriptor into the RSSI value
  450. * If the value in the descriptor is 0, it is considered invalid
  451. * and the default (extremely low) rssi value is assumed
  452. */
  453. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  454. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  455. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  456. /*
  457. * mac80211 only accepts a single RSSI value. Calculating the
  458. * average doesn't deliver a fair answer either since -60:-60 would
  459. * be considered equally good as -50:-70 while the second is the one
  460. * which gives less energy...
  461. */
  462. rssi0 = max(rssi0, rssi1);
  463. return max(rssi0, rssi2);
  464. }
  465. void rt2800_process_rxwi(struct queue_entry *entry,
  466. struct rxdone_entry_desc *rxdesc)
  467. {
  468. __le32 *rxwi = (__le32 *) entry->skb->data;
  469. u32 word;
  470. rt2x00_desc_read(rxwi, 0, &word);
  471. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  472. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  473. rt2x00_desc_read(rxwi, 1, &word);
  474. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  475. rxdesc->flags |= RX_FLAG_SHORT_GI;
  476. if (rt2x00_get_field32(word, RXWI_W1_BW))
  477. rxdesc->flags |= RX_FLAG_40MHZ;
  478. /*
  479. * Detect RX rate, always use MCS as signal type.
  480. */
  481. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  482. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  483. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  484. /*
  485. * Mask of 0x8 bit to remove the short preamble flag.
  486. */
  487. if (rxdesc->rate_mode == RATE_MODE_CCK)
  488. rxdesc->signal &= ~0x8;
  489. rt2x00_desc_read(rxwi, 2, &word);
  490. /*
  491. * Convert descriptor AGC value to RSSI value.
  492. */
  493. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  494. /*
  495. * Remove RXWI descriptor from start of buffer.
  496. */
  497. skb_pull(entry->skb, RXWI_DESC_SIZE);
  498. }
  499. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  500. static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
  501. {
  502. __le32 *txwi;
  503. u32 word;
  504. int wcid, ack, pid;
  505. int tx_wcid, tx_ack, tx_pid;
  506. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  507. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  508. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  509. /*
  510. * This frames has returned with an IO error,
  511. * so the status report is not intended for this
  512. * frame.
  513. */
  514. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
  515. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  516. return false;
  517. }
  518. /*
  519. * Validate if this TX status report is intended for
  520. * this entry by comparing the WCID/ACK/PID fields.
  521. */
  522. txwi = rt2800_drv_get_txwi(entry);
  523. rt2x00_desc_read(txwi, 1, &word);
  524. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  525. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  526. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  527. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
  528. WARNING(entry->queue->rt2x00dev,
  529. "TX status report missed for queue %d entry %d\n",
  530. entry->queue->qid, entry->entry_idx);
  531. rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
  532. return false;
  533. }
  534. return true;
  535. }
  536. void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
  537. {
  538. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  539. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  540. struct txdone_entry_desc txdesc;
  541. u32 word;
  542. u16 mcs, real_mcs;
  543. int aggr, ampdu;
  544. __le32 *txwi;
  545. /*
  546. * Obtain the status about this packet.
  547. */
  548. txdesc.flags = 0;
  549. txwi = rt2800_drv_get_txwi(entry);
  550. rt2x00_desc_read(txwi, 0, &word);
  551. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  552. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  553. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  554. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  555. /*
  556. * If a frame was meant to be sent as a single non-aggregated MPDU
  557. * but ended up in an aggregate the used tx rate doesn't correlate
  558. * with the one specified in the TXWI as the whole aggregate is sent
  559. * with the same rate.
  560. *
  561. * For example: two frames are sent to rt2x00, the first one sets
  562. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  563. * and requests MCS15. If the hw aggregates both frames into one
  564. * AMDPU the tx status for both frames will contain MCS7 although
  565. * the frame was sent successfully.
  566. *
  567. * Hence, replace the requested rate with the real tx rate to not
  568. * confuse the rate control algortihm by providing clearly wrong
  569. * data.
  570. */
  571. if (aggr == 1 && ampdu == 0 && real_mcs != mcs) {
  572. skbdesc->tx_rate_idx = real_mcs;
  573. mcs = real_mcs;
  574. }
  575. /*
  576. * Ralink has a retry mechanism using a global fallback
  577. * table. We setup this fallback table to try the immediate
  578. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  579. * always contains the MCS used for the last transmission, be
  580. * it successful or not.
  581. */
  582. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  583. /*
  584. * Transmission succeeded. The number of retries is
  585. * mcs - real_mcs
  586. */
  587. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  588. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  589. } else {
  590. /*
  591. * Transmission failed. The number of retries is
  592. * always 7 in this case (for a total number of 8
  593. * frames sent).
  594. */
  595. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  596. txdesc.retry = rt2x00dev->long_retry;
  597. }
  598. /*
  599. * the frame was retried at least once
  600. * -> hw used fallback rates
  601. */
  602. if (txdesc.retry)
  603. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  604. rt2x00lib_txdone(entry, &txdesc);
  605. }
  606. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  607. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  608. {
  609. struct data_queue *queue;
  610. struct queue_entry *entry;
  611. u32 reg;
  612. u8 pid;
  613. int i;
  614. /*
  615. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  616. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  617. * flag is not set anymore.
  618. *
  619. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  620. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  621. * tx ring size for now.
  622. */
  623. for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
  624. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  625. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  626. break;
  627. /*
  628. * Skip this entry when it contains an invalid
  629. * queue identication number.
  630. */
  631. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
  632. if (pid >= QID_RX)
  633. continue;
  634. queue = rt2x00queue_get_queue(rt2x00dev, pid);
  635. if (unlikely(!queue))
  636. continue;
  637. /*
  638. * Inside each queue, we process each entry in a chronological
  639. * order. We first check that the queue is not empty.
  640. */
  641. entry = NULL;
  642. while (!rt2x00queue_empty(queue)) {
  643. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  644. if (rt2800_txdone_entry_check(entry, reg))
  645. break;
  646. }
  647. if (!entry || rt2x00queue_empty(queue))
  648. break;
  649. rt2800_txdone_entry(entry, reg);
  650. }
  651. }
  652. EXPORT_SYMBOL_GPL(rt2800_txdone);
  653. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  654. {
  655. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  656. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  657. unsigned int beacon_base;
  658. unsigned int padding_len;
  659. u32 reg;
  660. /*
  661. * Disable beaconing while we are reloading the beacon data,
  662. * otherwise we might be sending out invalid data.
  663. */
  664. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  665. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  666. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  667. /*
  668. * Add space for the TXWI in front of the skb.
  669. */
  670. skb_push(entry->skb, TXWI_DESC_SIZE);
  671. memset(entry->skb, 0, TXWI_DESC_SIZE);
  672. /*
  673. * Register descriptor details in skb frame descriptor.
  674. */
  675. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  676. skbdesc->desc = entry->skb->data;
  677. skbdesc->desc_len = TXWI_DESC_SIZE;
  678. /*
  679. * Add the TXWI for the beacon to the skb.
  680. */
  681. rt2800_write_tx_data(entry, txdesc);
  682. /*
  683. * Dump beacon to userspace through debugfs.
  684. */
  685. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  686. /*
  687. * Write entire beacon with TXWI and padding to register.
  688. */
  689. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  690. skb_pad(entry->skb, padding_len);
  691. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  692. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  693. entry->skb->len + padding_len);
  694. /*
  695. * Enable beaconing again.
  696. */
  697. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  698. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  699. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  700. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  701. /*
  702. * Clean up beacon skb.
  703. */
  704. dev_kfree_skb_any(entry->skb);
  705. entry->skb = NULL;
  706. }
  707. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  708. static inline void rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  709. unsigned int beacon_base)
  710. {
  711. int i;
  712. /*
  713. * For the Beacon base registers we only need to clear
  714. * the whole TXWI which (when set to 0) will invalidate
  715. * the entire beacon.
  716. */
  717. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  718. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  719. }
  720. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  721. const struct rt2x00debug rt2800_rt2x00debug = {
  722. .owner = THIS_MODULE,
  723. .csr = {
  724. .read = rt2800_register_read,
  725. .write = rt2800_register_write,
  726. .flags = RT2X00DEBUGFS_OFFSET,
  727. .word_base = CSR_REG_BASE,
  728. .word_size = sizeof(u32),
  729. .word_count = CSR_REG_SIZE / sizeof(u32),
  730. },
  731. .eeprom = {
  732. .read = rt2x00_eeprom_read,
  733. .write = rt2x00_eeprom_write,
  734. .word_base = EEPROM_BASE,
  735. .word_size = sizeof(u16),
  736. .word_count = EEPROM_SIZE / sizeof(u16),
  737. },
  738. .bbp = {
  739. .read = rt2800_bbp_read,
  740. .write = rt2800_bbp_write,
  741. .word_base = BBP_BASE,
  742. .word_size = sizeof(u8),
  743. .word_count = BBP_SIZE / sizeof(u8),
  744. },
  745. .rf = {
  746. .read = rt2x00_rf_read,
  747. .write = rt2800_rf_write,
  748. .word_base = RF_BASE,
  749. .word_size = sizeof(u32),
  750. .word_count = RF_SIZE / sizeof(u32),
  751. },
  752. };
  753. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  754. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  755. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  756. {
  757. u32 reg;
  758. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  759. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  760. }
  761. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  762. #ifdef CONFIG_RT2X00_LIB_LEDS
  763. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  764. enum led_brightness brightness)
  765. {
  766. struct rt2x00_led *led =
  767. container_of(led_cdev, struct rt2x00_led, led_dev);
  768. unsigned int enabled = brightness != LED_OFF;
  769. unsigned int bg_mode =
  770. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  771. unsigned int polarity =
  772. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  773. EEPROM_FREQ_LED_POLARITY);
  774. unsigned int ledmode =
  775. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  776. EEPROM_FREQ_LED_MODE);
  777. if (led->type == LED_TYPE_RADIO) {
  778. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  779. enabled ? 0x20 : 0);
  780. } else if (led->type == LED_TYPE_ASSOC) {
  781. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  782. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  783. } else if (led->type == LED_TYPE_QUALITY) {
  784. /*
  785. * The brightness is divided into 6 levels (0 - 5),
  786. * The specs tell us the following levels:
  787. * 0, 1 ,3, 7, 15, 31
  788. * to determine the level in a simple way we can simply
  789. * work with bitshifting:
  790. * (1 << level) - 1
  791. */
  792. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  793. (1 << brightness / (LED_FULL / 6)) - 1,
  794. polarity);
  795. }
  796. }
  797. static int rt2800_blink_set(struct led_classdev *led_cdev,
  798. unsigned long *delay_on, unsigned long *delay_off)
  799. {
  800. struct rt2x00_led *led =
  801. container_of(led_cdev, struct rt2x00_led, led_dev);
  802. u32 reg;
  803. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  804. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  805. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  806. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  807. return 0;
  808. }
  809. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  810. struct rt2x00_led *led, enum led_type type)
  811. {
  812. led->rt2x00dev = rt2x00dev;
  813. led->type = type;
  814. led->led_dev.brightness_set = rt2800_brightness_set;
  815. led->led_dev.blink_set = rt2800_blink_set;
  816. led->flags = LED_INITIALIZED;
  817. }
  818. #endif /* CONFIG_RT2X00_LIB_LEDS */
  819. /*
  820. * Configuration handlers.
  821. */
  822. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  823. struct rt2x00lib_crypto *crypto,
  824. struct ieee80211_key_conf *key)
  825. {
  826. struct mac_wcid_entry wcid_entry;
  827. struct mac_iveiv_entry iveiv_entry;
  828. u32 offset;
  829. u32 reg;
  830. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  831. if (crypto->cmd == SET_KEY) {
  832. rt2800_register_read(rt2x00dev, offset, &reg);
  833. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  834. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  835. /*
  836. * Both the cipher as the BSS Idx numbers are split in a main
  837. * value of 3 bits, and a extended field for adding one additional
  838. * bit to the value.
  839. */
  840. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  841. (crypto->cipher & 0x7));
  842. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  843. (crypto->cipher & 0x8) >> 3);
  844. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  845. (crypto->bssidx & 0x7));
  846. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  847. (crypto->bssidx & 0x8) >> 3);
  848. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  849. rt2800_register_write(rt2x00dev, offset, reg);
  850. } else {
  851. rt2800_register_write(rt2x00dev, offset, 0);
  852. }
  853. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  854. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  855. if ((crypto->cipher == CIPHER_TKIP) ||
  856. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  857. (crypto->cipher == CIPHER_AES))
  858. iveiv_entry.iv[3] |= 0x20;
  859. iveiv_entry.iv[3] |= key->keyidx << 6;
  860. rt2800_register_multiwrite(rt2x00dev, offset,
  861. &iveiv_entry, sizeof(iveiv_entry));
  862. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  863. memset(&wcid_entry, 0, sizeof(wcid_entry));
  864. if (crypto->cmd == SET_KEY)
  865. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  866. rt2800_register_multiwrite(rt2x00dev, offset,
  867. &wcid_entry, sizeof(wcid_entry));
  868. }
  869. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  870. struct rt2x00lib_crypto *crypto,
  871. struct ieee80211_key_conf *key)
  872. {
  873. struct hw_key_entry key_entry;
  874. struct rt2x00_field32 field;
  875. u32 offset;
  876. u32 reg;
  877. if (crypto->cmd == SET_KEY) {
  878. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  879. memcpy(key_entry.key, crypto->key,
  880. sizeof(key_entry.key));
  881. memcpy(key_entry.tx_mic, crypto->tx_mic,
  882. sizeof(key_entry.tx_mic));
  883. memcpy(key_entry.rx_mic, crypto->rx_mic,
  884. sizeof(key_entry.rx_mic));
  885. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  886. rt2800_register_multiwrite(rt2x00dev, offset,
  887. &key_entry, sizeof(key_entry));
  888. }
  889. /*
  890. * The cipher types are stored over multiple registers
  891. * starting with SHARED_KEY_MODE_BASE each word will have
  892. * 32 bits and contains the cipher types for 2 bssidx each.
  893. * Using the correct defines correctly will cause overhead,
  894. * so just calculate the correct offset.
  895. */
  896. field.bit_offset = 4 * (key->hw_key_idx % 8);
  897. field.bit_mask = 0x7 << field.bit_offset;
  898. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  899. rt2800_register_read(rt2x00dev, offset, &reg);
  900. rt2x00_set_field32(&reg, field,
  901. (crypto->cmd == SET_KEY) * crypto->cipher);
  902. rt2800_register_write(rt2x00dev, offset, reg);
  903. /*
  904. * Update WCID information
  905. */
  906. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  907. return 0;
  908. }
  909. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  910. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  911. struct rt2x00lib_crypto *crypto,
  912. struct ieee80211_key_conf *key)
  913. {
  914. struct hw_key_entry key_entry;
  915. u32 offset;
  916. if (crypto->cmd == SET_KEY) {
  917. /*
  918. * 1 pairwise key is possible per AID, this means that the AID
  919. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  920. * last possible shared key entry.
  921. *
  922. * Since parts of the pairwise key table might be shared with
  923. * the beacon frame buffers 6 & 7 we should only write into the
  924. * first 222 entries.
  925. */
  926. if (crypto->aid > (222 - 32))
  927. return -ENOSPC;
  928. key->hw_key_idx = 32 + crypto->aid;
  929. memcpy(key_entry.key, crypto->key,
  930. sizeof(key_entry.key));
  931. memcpy(key_entry.tx_mic, crypto->tx_mic,
  932. sizeof(key_entry.tx_mic));
  933. memcpy(key_entry.rx_mic, crypto->rx_mic,
  934. sizeof(key_entry.rx_mic));
  935. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  936. rt2800_register_multiwrite(rt2x00dev, offset,
  937. &key_entry, sizeof(key_entry));
  938. }
  939. /*
  940. * Update WCID information
  941. */
  942. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  943. return 0;
  944. }
  945. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  946. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  947. const unsigned int filter_flags)
  948. {
  949. u32 reg;
  950. /*
  951. * Start configuration steps.
  952. * Note that the version error will always be dropped
  953. * and broadcast frames will always be accepted since
  954. * there is no filter for it at this time.
  955. */
  956. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  957. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  958. !(filter_flags & FIF_FCSFAIL));
  959. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  960. !(filter_flags & FIF_PLCPFAIL));
  961. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  962. !(filter_flags & FIF_PROMISC_IN_BSS));
  963. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  964. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  965. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  966. !(filter_flags & FIF_ALLMULTI));
  967. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  968. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  969. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  970. !(filter_flags & FIF_CONTROL));
  971. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  972. !(filter_flags & FIF_CONTROL));
  973. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  974. !(filter_flags & FIF_CONTROL));
  975. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  976. !(filter_flags & FIF_CONTROL));
  977. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  978. !(filter_flags & FIF_CONTROL));
  979. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  980. !(filter_flags & FIF_PSPOLL));
  981. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  982. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  983. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  984. !(filter_flags & FIF_CONTROL));
  985. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  986. }
  987. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  988. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  989. struct rt2x00intf_conf *conf, const unsigned int flags)
  990. {
  991. u32 reg;
  992. bool update_bssid = false;
  993. if (flags & CONFIG_UPDATE_TYPE) {
  994. /*
  995. * Clear current synchronisation setup.
  996. */
  997. rt2800_clear_beacon(rt2x00dev,
  998. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  999. /*
  1000. * Enable synchronisation.
  1001. */
  1002. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1003. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  1004. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1005. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  1006. (conf->sync == TSF_SYNC_ADHOC ||
  1007. conf->sync == TSF_SYNC_AP_NONE));
  1008. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1009. /*
  1010. * Enable pre tbtt interrupt for beaconing modes
  1011. */
  1012. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  1013. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  1014. (conf->sync == TSF_SYNC_AP_NONE));
  1015. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  1016. }
  1017. if (flags & CONFIG_UPDATE_MAC) {
  1018. if (flags & CONFIG_UPDATE_TYPE &&
  1019. conf->sync == TSF_SYNC_AP_NONE) {
  1020. /*
  1021. * The BSSID register has to be set to our own mac
  1022. * address in AP mode.
  1023. */
  1024. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1025. update_bssid = true;
  1026. }
  1027. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1028. reg = le32_to_cpu(conf->mac[1]);
  1029. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1030. conf->mac[1] = cpu_to_le32(reg);
  1031. }
  1032. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1033. conf->mac, sizeof(conf->mac));
  1034. }
  1035. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1036. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1037. reg = le32_to_cpu(conf->bssid[1]);
  1038. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1039. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1040. conf->bssid[1] = cpu_to_le32(reg);
  1041. }
  1042. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1043. conf->bssid, sizeof(conf->bssid));
  1044. }
  1045. }
  1046. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1047. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1048. struct rt2x00lib_erp *erp)
  1049. {
  1050. bool any_sta_nongf = !!(erp->ht_opmode &
  1051. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1052. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1053. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1054. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1055. u32 reg;
  1056. /* default protection rate for HT20: OFDM 24M */
  1057. mm20_rate = gf20_rate = 0x4004;
  1058. /* default protection rate for HT40: duplicate OFDM 24M */
  1059. mm40_rate = gf40_rate = 0x4084;
  1060. switch (protection) {
  1061. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1062. /*
  1063. * All STAs in this BSS are HT20/40 but there might be
  1064. * STAs not supporting greenfield mode.
  1065. * => Disable protection for HT transmissions.
  1066. */
  1067. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1068. break;
  1069. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1070. /*
  1071. * All STAs in this BSS are HT20 or HT20/40 but there
  1072. * might be STAs not supporting greenfield mode.
  1073. * => Protect all HT40 transmissions.
  1074. */
  1075. mm20_mode = gf20_mode = 0;
  1076. mm40_mode = gf40_mode = 2;
  1077. break;
  1078. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1079. /*
  1080. * Nonmember protection:
  1081. * According to 802.11n we _should_ protect all
  1082. * HT transmissions (but we don't have to).
  1083. *
  1084. * But if cts_protection is enabled we _shall_ protect
  1085. * all HT transmissions using a CCK rate.
  1086. *
  1087. * And if any station is non GF we _shall_ protect
  1088. * GF transmissions.
  1089. *
  1090. * We decide to protect everything
  1091. * -> fall through to mixed mode.
  1092. */
  1093. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1094. /*
  1095. * Legacy STAs are present
  1096. * => Protect all HT transmissions.
  1097. */
  1098. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1099. /*
  1100. * If erp protection is needed we have to protect HT
  1101. * transmissions with CCK 11M long preamble.
  1102. */
  1103. if (erp->cts_protection) {
  1104. /* don't duplicate RTS/CTS in CCK mode */
  1105. mm20_rate = mm40_rate = 0x0003;
  1106. gf20_rate = gf40_rate = 0x0003;
  1107. }
  1108. break;
  1109. };
  1110. /* check for STAs not supporting greenfield mode */
  1111. if (any_sta_nongf)
  1112. gf20_mode = gf40_mode = 2;
  1113. /* Update HT protection config */
  1114. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1115. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1116. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1117. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1118. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1119. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1120. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1121. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1122. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1123. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1124. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1125. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1126. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1127. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1128. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1129. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1130. }
  1131. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1132. u32 changed)
  1133. {
  1134. u32 reg;
  1135. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1136. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1137. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1138. !!erp->short_preamble);
  1139. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1140. !!erp->short_preamble);
  1141. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1142. }
  1143. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1144. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1145. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1146. erp->cts_protection ? 2 : 0);
  1147. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1148. }
  1149. if (changed & BSS_CHANGED_BASIC_RATES) {
  1150. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1151. erp->basic_rates);
  1152. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1153. }
  1154. if (changed & BSS_CHANGED_ERP_SLOT) {
  1155. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1156. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1157. erp->slot_time);
  1158. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1159. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1160. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1161. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1162. }
  1163. if (changed & BSS_CHANGED_BEACON_INT) {
  1164. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1165. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1166. erp->beacon_int * 16);
  1167. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1168. }
  1169. if (changed & BSS_CHANGED_HT)
  1170. rt2800_config_ht_opmode(rt2x00dev, erp);
  1171. }
  1172. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1173. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1174. {
  1175. u8 r1;
  1176. u8 r3;
  1177. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1178. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1179. /*
  1180. * Configure the TX antenna.
  1181. */
  1182. switch ((int)ant->tx) {
  1183. case 1:
  1184. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1185. break;
  1186. case 2:
  1187. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1188. break;
  1189. case 3:
  1190. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1191. break;
  1192. }
  1193. /*
  1194. * Configure the RX antenna.
  1195. */
  1196. switch ((int)ant->rx) {
  1197. case 1:
  1198. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1199. break;
  1200. case 2:
  1201. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1202. break;
  1203. case 3:
  1204. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1205. break;
  1206. }
  1207. rt2800_bbp_write(rt2x00dev, 3, r3);
  1208. rt2800_bbp_write(rt2x00dev, 1, r1);
  1209. }
  1210. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1211. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1212. struct rt2x00lib_conf *libconf)
  1213. {
  1214. u16 eeprom;
  1215. short lna_gain;
  1216. if (libconf->rf.channel <= 14) {
  1217. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1218. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1219. } else if (libconf->rf.channel <= 64) {
  1220. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1221. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1222. } else if (libconf->rf.channel <= 128) {
  1223. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1224. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1225. } else {
  1226. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1227. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1228. }
  1229. rt2x00dev->lna_gain = lna_gain;
  1230. }
  1231. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1232. struct ieee80211_conf *conf,
  1233. struct rf_channel *rf,
  1234. struct channel_info *info)
  1235. {
  1236. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1237. if (rt2x00dev->default_ant.tx == 1)
  1238. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1239. if (rt2x00dev->default_ant.rx == 1) {
  1240. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1241. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1242. } else if (rt2x00dev->default_ant.rx == 2)
  1243. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1244. if (rf->channel > 14) {
  1245. /*
  1246. * When TX power is below 0, we should increase it by 7 to
  1247. * make it a positive value (Minumum value is -7).
  1248. * However this means that values between 0 and 7 have
  1249. * double meaning, and we should set a 7DBm boost flag.
  1250. */
  1251. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1252. (info->default_power1 >= 0));
  1253. if (info->default_power1 < 0)
  1254. info->default_power1 += 7;
  1255. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1256. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1257. (info->default_power2 >= 0));
  1258. if (info->default_power2 < 0)
  1259. info->default_power2 += 7;
  1260. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1261. } else {
  1262. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1263. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1264. }
  1265. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1266. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1267. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1268. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1269. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1270. udelay(200);
  1271. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1272. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1273. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1274. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1275. udelay(200);
  1276. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1277. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1278. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1279. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1280. }
  1281. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1282. struct ieee80211_conf *conf,
  1283. struct rf_channel *rf,
  1284. struct channel_info *info)
  1285. {
  1286. u8 rfcsr;
  1287. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1288. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1289. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1290. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1291. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1292. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1293. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1294. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1295. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1296. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1297. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1298. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1299. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1300. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1301. rt2800_rfcsr_write(rt2x00dev, 24,
  1302. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1303. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1304. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1305. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1306. }
  1307. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1308. struct ieee80211_conf *conf,
  1309. struct rf_channel *rf,
  1310. struct channel_info *info)
  1311. {
  1312. u32 reg;
  1313. unsigned int tx_pin;
  1314. u8 bbp;
  1315. if (rf->channel <= 14) {
  1316. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1317. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1318. } else {
  1319. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1320. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1321. }
  1322. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1323. rt2x00_rf(rt2x00dev, RF3020) ||
  1324. rt2x00_rf(rt2x00dev, RF3021) ||
  1325. rt2x00_rf(rt2x00dev, RF3022) ||
  1326. rt2x00_rf(rt2x00dev, RF3052) ||
  1327. rt2x00_rf(rt2x00dev, RF3320))
  1328. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1329. else
  1330. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1331. /*
  1332. * Change BBP settings
  1333. */
  1334. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1335. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1336. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1337. rt2800_bbp_write(rt2x00dev, 86, 0);
  1338. if (rf->channel <= 14) {
  1339. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1340. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1341. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1342. } else {
  1343. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1344. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1345. }
  1346. } else {
  1347. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1348. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1349. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1350. else
  1351. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1352. }
  1353. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1354. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1355. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1356. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1357. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1358. tx_pin = 0;
  1359. /* Turn on unused PA or LNA when not using 1T or 1R */
  1360. if (rt2x00dev->default_ant.tx != 1) {
  1361. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1362. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1363. }
  1364. /* Turn on unused PA or LNA when not using 1T or 1R */
  1365. if (rt2x00dev->default_ant.rx != 1) {
  1366. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1367. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1368. }
  1369. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1370. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1371. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1372. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1373. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1374. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1375. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1376. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1377. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1378. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1379. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1380. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1381. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1382. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1383. if (conf_is_ht40(conf)) {
  1384. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1385. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1386. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1387. } else {
  1388. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1389. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1390. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1391. }
  1392. }
  1393. msleep(1);
  1394. /*
  1395. * Clear channel statistic counters
  1396. */
  1397. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  1398. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  1399. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  1400. }
  1401. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1402. const int max_txpower)
  1403. {
  1404. u8 txpower;
  1405. u8 max_value = (u8)max_txpower;
  1406. u16 eeprom;
  1407. int i;
  1408. u32 reg;
  1409. u8 r1;
  1410. u32 offset;
  1411. /*
  1412. * set to normal tx power mode: +/- 0dBm
  1413. */
  1414. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1415. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1416. rt2800_bbp_write(rt2x00dev, 1, r1);
  1417. /*
  1418. * The eeprom contains the tx power values for each rate. These
  1419. * values map to 100% tx power. Each 16bit word contains four tx
  1420. * power values and the order is the same as used in the TX_PWR_CFG
  1421. * registers.
  1422. */
  1423. offset = TX_PWR_CFG_0;
  1424. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1425. /* just to be safe */
  1426. if (offset > TX_PWR_CFG_4)
  1427. break;
  1428. rt2800_register_read(rt2x00dev, offset, &reg);
  1429. /* read the next four txpower values */
  1430. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1431. &eeprom);
  1432. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1433. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1434. * TX_PWR_CFG_4: unknown */
  1435. txpower = rt2x00_get_field16(eeprom,
  1436. EEPROM_TXPOWER_BYRATE_RATE0);
  1437. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1438. min(txpower, max_value));
  1439. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1440. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1441. * TX_PWR_CFG_4: unknown */
  1442. txpower = rt2x00_get_field16(eeprom,
  1443. EEPROM_TXPOWER_BYRATE_RATE1);
  1444. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1445. min(txpower, max_value));
  1446. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1447. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1448. * TX_PWR_CFG_4: unknown */
  1449. txpower = rt2x00_get_field16(eeprom,
  1450. EEPROM_TXPOWER_BYRATE_RATE2);
  1451. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1452. min(txpower, max_value));
  1453. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1454. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1455. * TX_PWR_CFG_4: unknown */
  1456. txpower = rt2x00_get_field16(eeprom,
  1457. EEPROM_TXPOWER_BYRATE_RATE3);
  1458. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1459. min(txpower, max_value));
  1460. /* read the next four txpower values */
  1461. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1462. &eeprom);
  1463. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1464. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1465. * TX_PWR_CFG_4: unknown */
  1466. txpower = rt2x00_get_field16(eeprom,
  1467. EEPROM_TXPOWER_BYRATE_RATE0);
  1468. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1469. min(txpower, max_value));
  1470. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1471. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1472. * TX_PWR_CFG_4: unknown */
  1473. txpower = rt2x00_get_field16(eeprom,
  1474. EEPROM_TXPOWER_BYRATE_RATE1);
  1475. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1476. min(txpower, max_value));
  1477. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1478. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1479. * TX_PWR_CFG_4: unknown */
  1480. txpower = rt2x00_get_field16(eeprom,
  1481. EEPROM_TXPOWER_BYRATE_RATE2);
  1482. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1483. min(txpower, max_value));
  1484. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1485. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1486. * TX_PWR_CFG_4: unknown */
  1487. txpower = rt2x00_get_field16(eeprom,
  1488. EEPROM_TXPOWER_BYRATE_RATE3);
  1489. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1490. min(txpower, max_value));
  1491. rt2800_register_write(rt2x00dev, offset, reg);
  1492. /* next TX_PWR_CFG register */
  1493. offset += 4;
  1494. }
  1495. }
  1496. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1497. struct rt2x00lib_conf *libconf)
  1498. {
  1499. u32 reg;
  1500. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1501. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1502. libconf->conf->short_frame_max_tx_count);
  1503. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1504. libconf->conf->long_frame_max_tx_count);
  1505. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1506. }
  1507. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1508. struct rt2x00lib_conf *libconf)
  1509. {
  1510. enum dev_state state =
  1511. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1512. STATE_SLEEP : STATE_AWAKE;
  1513. u32 reg;
  1514. if (state == STATE_SLEEP) {
  1515. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1516. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1517. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1518. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1519. libconf->conf->listen_interval - 1);
  1520. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1521. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1522. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1523. } else {
  1524. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1525. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1526. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1527. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1528. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1529. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1530. }
  1531. }
  1532. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1533. struct rt2x00lib_conf *libconf,
  1534. const unsigned int flags)
  1535. {
  1536. /* Always recalculate LNA gain before changing configuration */
  1537. rt2800_config_lna_gain(rt2x00dev, libconf);
  1538. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1539. rt2800_config_channel(rt2x00dev, libconf->conf,
  1540. &libconf->rf, &libconf->channel);
  1541. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1542. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1543. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1544. rt2800_config_retry_limit(rt2x00dev, libconf);
  1545. if (flags & IEEE80211_CONF_CHANGE_PS)
  1546. rt2800_config_ps(rt2x00dev, libconf);
  1547. }
  1548. EXPORT_SYMBOL_GPL(rt2800_config);
  1549. /*
  1550. * Link tuning
  1551. */
  1552. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1553. {
  1554. u32 reg;
  1555. /*
  1556. * Update FCS error count from register.
  1557. */
  1558. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1559. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1560. }
  1561. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1562. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1563. {
  1564. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1565. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1566. rt2x00_rt(rt2x00dev, RT3071) ||
  1567. rt2x00_rt(rt2x00dev, RT3090) ||
  1568. rt2x00_rt(rt2x00dev, RT3390))
  1569. return 0x1c + (2 * rt2x00dev->lna_gain);
  1570. else
  1571. return 0x2e + rt2x00dev->lna_gain;
  1572. }
  1573. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1574. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1575. else
  1576. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1577. }
  1578. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1579. struct link_qual *qual, u8 vgc_level)
  1580. {
  1581. if (qual->vgc_level != vgc_level) {
  1582. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1583. qual->vgc_level = vgc_level;
  1584. qual->vgc_level_reg = vgc_level;
  1585. }
  1586. }
  1587. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1588. {
  1589. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1590. }
  1591. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1592. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1593. const u32 count)
  1594. {
  1595. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1596. return;
  1597. /*
  1598. * When RSSI is better then -80 increase VGC level with 0x10
  1599. */
  1600. rt2800_set_vgc(rt2x00dev, qual,
  1601. rt2800_get_default_vgc(rt2x00dev) +
  1602. ((qual->rssi > -80) * 0x10));
  1603. }
  1604. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1605. /*
  1606. * Initialization functions.
  1607. */
  1608. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1609. {
  1610. u32 reg;
  1611. u16 eeprom;
  1612. unsigned int i;
  1613. int ret;
  1614. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1615. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1616. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1617. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1618. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1619. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1620. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1621. ret = rt2800_drv_init_registers(rt2x00dev);
  1622. if (ret)
  1623. return ret;
  1624. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1625. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1626. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1627. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1628. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1629. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1630. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1631. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1632. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1633. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1634. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1635. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1636. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1637. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1638. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1639. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1640. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1641. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1642. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1643. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1644. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1645. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1646. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1647. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1648. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1649. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1650. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1651. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1652. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1653. rt2x00_rt(rt2x00dev, RT3090) ||
  1654. rt2x00_rt(rt2x00dev, RT3390)) {
  1655. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1656. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1657. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1658. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1659. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1660. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  1661. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  1662. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1663. 0x0000002c);
  1664. else
  1665. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1666. 0x0000000f);
  1667. } else {
  1668. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1669. }
  1670. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1671. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1672. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1673. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1674. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1675. } else {
  1676. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1677. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1678. }
  1679. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1680. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1681. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1682. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1683. } else {
  1684. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1685. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1686. }
  1687. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1688. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1689. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1690. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1691. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1692. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1693. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1694. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1695. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1696. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1697. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1698. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1699. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1700. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1701. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1702. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1703. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1704. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1705. rt2x00_rt(rt2x00dev, RT2883) ||
  1706. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1707. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1708. else
  1709. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1710. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1711. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1712. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1713. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1714. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1715. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1716. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1717. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1718. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1719. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1720. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1721. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1722. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1723. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1724. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1725. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1726. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1727. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1728. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1729. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1730. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1731. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1732. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1733. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1734. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1735. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1736. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1737. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1738. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1739. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1740. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1741. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1742. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1743. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1744. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1745. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1746. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1747. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1748. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1749. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1750. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1751. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1752. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1753. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1754. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1755. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1756. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1757. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1758. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1759. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1760. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1761. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1762. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1763. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1764. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1765. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1766. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1767. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1768. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1769. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1770. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1771. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1772. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1773. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1774. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1775. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1776. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1777. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1778. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  1779. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1780. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1781. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1782. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1783. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1784. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1785. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1786. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1787. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1788. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1789. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1790. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1791. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1792. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1793. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1794. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1795. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1796. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1797. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1798. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1799. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1800. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1801. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1802. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1803. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1804. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1805. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1806. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1807. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1808. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1809. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1810. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1811. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1812. if (rt2x00_is_usb(rt2x00dev)) {
  1813. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1814. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1815. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1816. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1817. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1818. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1819. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1820. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1821. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1822. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1823. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1824. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1825. }
  1826. /*
  1827. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  1828. * although it is reserved.
  1829. */
  1830. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  1831. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  1832. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  1833. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  1834. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  1835. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  1836. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  1837. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  1838. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  1839. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  1840. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  1841. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  1842. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1843. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1844. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1845. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1846. IEEE80211_MAX_RTS_THRESHOLD);
  1847. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1848. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1849. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1850. /*
  1851. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1852. * time should be set to 16. However, the original Ralink driver uses
  1853. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1854. * connection problems with 11g + CTS protection. Hence, use the same
  1855. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1856. */
  1857. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1858. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1859. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1860. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1861. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1862. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1863. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1864. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1865. /*
  1866. * ASIC will keep garbage value after boot, clear encryption keys.
  1867. */
  1868. for (i = 0; i < 4; i++)
  1869. rt2800_register_write(rt2x00dev,
  1870. SHARED_KEY_MODE_ENTRY(i), 0);
  1871. for (i = 0; i < 256; i++) {
  1872. static const u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1873. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1874. wcid, sizeof(wcid));
  1875. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1876. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1877. }
  1878. /*
  1879. * Clear all beacons
  1880. */
  1881. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1882. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1883. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1884. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1885. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1886. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1887. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1888. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1889. if (rt2x00_is_usb(rt2x00dev)) {
  1890. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1891. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1892. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1893. }
  1894. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1895. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1896. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1897. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1898. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1899. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1900. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1901. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1902. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1903. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1904. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1905. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1906. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1907. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1908. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1909. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1910. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1911. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1912. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1913. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1914. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1915. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1916. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1917. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1918. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1919. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1920. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1921. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1922. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1923. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1924. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1925. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1926. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1927. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1928. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1929. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1930. /*
  1931. * Do not force the BA window size, we use the TXWI to set it
  1932. */
  1933. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  1934. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  1935. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  1936. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  1937. /*
  1938. * We must clear the error counters.
  1939. * These registers are cleared on read,
  1940. * so we may pass a useless variable to store the value.
  1941. */
  1942. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1943. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1944. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1945. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1946. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1947. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1948. /*
  1949. * Setup leadtime for pre tbtt interrupt to 6ms
  1950. */
  1951. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1952. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1953. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1954. /*
  1955. * Set up channel statistics timer
  1956. */
  1957. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  1958. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  1959. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  1960. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  1961. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  1962. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  1963. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  1964. return 0;
  1965. }
  1966. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1967. {
  1968. unsigned int i;
  1969. u32 reg;
  1970. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1971. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1972. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1973. return 0;
  1974. udelay(REGISTER_BUSY_DELAY);
  1975. }
  1976. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1977. return -EACCES;
  1978. }
  1979. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1980. {
  1981. unsigned int i;
  1982. u8 value;
  1983. /*
  1984. * BBP was enabled after firmware was loaded,
  1985. * but we need to reactivate it now.
  1986. */
  1987. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1988. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1989. msleep(1);
  1990. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1991. rt2800_bbp_read(rt2x00dev, 0, &value);
  1992. if ((value != 0xff) && (value != 0x00))
  1993. return 0;
  1994. udelay(REGISTER_BUSY_DELAY);
  1995. }
  1996. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1997. return -EACCES;
  1998. }
  1999. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2000. {
  2001. unsigned int i;
  2002. u16 eeprom;
  2003. u8 reg_id;
  2004. u8 value;
  2005. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2006. rt2800_wait_bbp_ready(rt2x00dev)))
  2007. return -EACCES;
  2008. if (rt2800_is_305x_soc(rt2x00dev))
  2009. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  2010. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  2011. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  2012. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2013. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2014. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  2015. } else {
  2016. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2017. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  2018. }
  2019. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2020. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2021. rt2x00_rt(rt2x00dev, RT3071) ||
  2022. rt2x00_rt(rt2x00dev, RT3090) ||
  2023. rt2x00_rt(rt2x00dev, RT3390)) {
  2024. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  2025. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  2026. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2027. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2028. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  2029. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  2030. } else {
  2031. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  2032. }
  2033. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2034. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  2035. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  2036. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  2037. else
  2038. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  2039. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  2040. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  2041. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  2042. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  2043. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  2044. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  2045. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  2046. rt2800_is_305x_soc(rt2x00dev))
  2047. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  2048. else
  2049. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  2050. if (rt2800_is_305x_soc(rt2x00dev))
  2051. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  2052. else
  2053. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  2054. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  2055. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2056. rt2x00_rt(rt2x00dev, RT3090) ||
  2057. rt2x00_rt(rt2x00dev, RT3390)) {
  2058. rt2800_bbp_read(rt2x00dev, 138, &value);
  2059. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2060. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  2061. value |= 0x20;
  2062. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  2063. value &= ~0x02;
  2064. rt2800_bbp_write(rt2x00dev, 138, value);
  2065. }
  2066. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  2067. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  2068. if (eeprom != 0xffff && eeprom != 0x0000) {
  2069. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  2070. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  2071. rt2800_bbp_write(rt2x00dev, reg_id, value);
  2072. }
  2073. }
  2074. return 0;
  2075. }
  2076. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  2077. bool bw40, u8 rfcsr24, u8 filter_target)
  2078. {
  2079. unsigned int i;
  2080. u8 bbp;
  2081. u8 rfcsr;
  2082. u8 passband;
  2083. u8 stopband;
  2084. u8 overtuned = 0;
  2085. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2086. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2087. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  2088. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2089. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2090. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  2091. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2092. /*
  2093. * Set power & frequency of passband test tone
  2094. */
  2095. rt2800_bbp_write(rt2x00dev, 24, 0);
  2096. for (i = 0; i < 100; i++) {
  2097. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2098. msleep(1);
  2099. rt2800_bbp_read(rt2x00dev, 55, &passband);
  2100. if (passband)
  2101. break;
  2102. }
  2103. /*
  2104. * Set power & frequency of stopband test tone
  2105. */
  2106. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  2107. for (i = 0; i < 100; i++) {
  2108. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2109. msleep(1);
  2110. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  2111. if ((passband - stopband) <= filter_target) {
  2112. rfcsr24++;
  2113. overtuned += ((passband - stopband) == filter_target);
  2114. } else
  2115. break;
  2116. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2117. }
  2118. rfcsr24 -= !!overtuned;
  2119. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2120. return rfcsr24;
  2121. }
  2122. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  2123. {
  2124. u8 rfcsr;
  2125. u8 bbp;
  2126. u32 reg;
  2127. u16 eeprom;
  2128. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  2129. !rt2x00_rt(rt2x00dev, RT3071) &&
  2130. !rt2x00_rt(rt2x00dev, RT3090) &&
  2131. !rt2x00_rt(rt2x00dev, RT3390) &&
  2132. !rt2800_is_305x_soc(rt2x00dev))
  2133. return 0;
  2134. /*
  2135. * Init RF calibration.
  2136. */
  2137. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2138. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2139. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2140. msleep(1);
  2141. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  2142. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2143. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2144. rt2x00_rt(rt2x00dev, RT3071) ||
  2145. rt2x00_rt(rt2x00dev, RT3090)) {
  2146. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2147. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2148. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2149. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  2150. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2151. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  2152. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2153. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  2154. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2155. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2156. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2157. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2158. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2159. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2160. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2161. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2162. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  2163. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2164. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  2165. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2166. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  2167. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  2168. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  2169. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  2170. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2171. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  2172. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  2173. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  2174. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  2175. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2176. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  2177. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2178. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  2179. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  2180. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2181. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2182. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  2183. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  2184. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  2185. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  2186. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  2187. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  2188. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2189. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  2190. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2191. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2192. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2193. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2194. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  2195. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  2196. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  2197. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  2198. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2199. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  2200. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  2201. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  2202. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  2203. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2204. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2205. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2206. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  2207. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  2208. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2209. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  2210. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2211. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  2212. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  2213. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2214. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2215. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2216. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2217. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2218. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2219. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2220. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2221. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2222. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  2223. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2224. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2225. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2226. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2227. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2228. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2229. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2230. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2231. return 0;
  2232. }
  2233. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2234. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2235. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2236. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2237. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2238. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2239. rt2x00_rt(rt2x00dev, RT3090)) {
  2240. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2241. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2242. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2243. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2244. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2245. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2246. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2247. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2248. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2249. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2250. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2251. else
  2252. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2253. }
  2254. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2255. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2256. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2257. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2258. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2259. }
  2260. /*
  2261. * Set RX Filter calibration for 20MHz and 40MHz
  2262. */
  2263. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2264. rt2x00dev->calibration[0] =
  2265. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2266. rt2x00dev->calibration[1] =
  2267. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2268. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2269. rt2x00_rt(rt2x00dev, RT3090) ||
  2270. rt2x00_rt(rt2x00dev, RT3390)) {
  2271. rt2x00dev->calibration[0] =
  2272. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2273. rt2x00dev->calibration[1] =
  2274. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2275. }
  2276. /*
  2277. * Set back to initial state
  2278. */
  2279. rt2800_bbp_write(rt2x00dev, 24, 0);
  2280. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2281. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2282. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2283. /*
  2284. * set BBP back to BW20
  2285. */
  2286. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2287. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2288. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2289. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2290. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2291. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2292. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2293. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2294. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2295. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2296. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2297. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2298. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2299. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2300. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2301. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2302. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2303. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2304. }
  2305. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2306. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2307. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2308. rt2x00_get_field16(eeprom,
  2309. EEPROM_TXMIXER_GAIN_BG_VAL));
  2310. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2311. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2312. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2313. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2314. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  2315. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2316. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  2317. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2318. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2319. }
  2320. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2321. rt2x00_rt(rt2x00dev, RT3090) ||
  2322. rt2x00_rt(rt2x00dev, RT3390)) {
  2323. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2324. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2325. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2326. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2327. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2328. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2329. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2330. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2331. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2332. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2333. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2334. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2335. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2336. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2337. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2338. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2339. }
  2340. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2341. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2342. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2343. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2344. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2345. else
  2346. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2347. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2348. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2349. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2350. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2351. }
  2352. return 0;
  2353. }
  2354. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  2355. {
  2356. u32 reg;
  2357. u16 word;
  2358. /*
  2359. * Initialize all registers.
  2360. */
  2361. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  2362. rt2800_init_registers(rt2x00dev) ||
  2363. rt2800_init_bbp(rt2x00dev) ||
  2364. rt2800_init_rfcsr(rt2x00dev)))
  2365. return -EIO;
  2366. /*
  2367. * Send signal to firmware during boot time.
  2368. */
  2369. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  2370. if (rt2x00_is_usb(rt2x00dev) &&
  2371. (rt2x00_rt(rt2x00dev, RT3070) ||
  2372. rt2x00_rt(rt2x00dev, RT3071) ||
  2373. rt2x00_rt(rt2x00dev, RT3572))) {
  2374. udelay(200);
  2375. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  2376. udelay(10);
  2377. }
  2378. /*
  2379. * Enable RX.
  2380. */
  2381. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2382. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2383. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2384. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2385. udelay(50);
  2386. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2387. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  2388. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  2389. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  2390. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2391. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2392. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2393. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2394. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  2395. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2396. /*
  2397. * Initialize LED control
  2398. */
  2399. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  2400. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  2401. word & 0xff, (word >> 8) & 0xff);
  2402. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  2403. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  2404. word & 0xff, (word >> 8) & 0xff);
  2405. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  2406. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  2407. word & 0xff, (word >> 8) & 0xff);
  2408. return 0;
  2409. }
  2410. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  2411. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  2412. {
  2413. u32 reg;
  2414. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2415. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2416. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2417. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2418. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2419. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2420. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2421. /* Wait for DMA, ignore error */
  2422. rt2800_wait_wpdma_ready(rt2x00dev);
  2423. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2424. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  2425. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2426. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2427. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  2428. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  2429. }
  2430. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  2431. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2432. {
  2433. u32 reg;
  2434. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2435. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2436. }
  2437. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2438. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2439. {
  2440. u32 reg;
  2441. mutex_lock(&rt2x00dev->csr_mutex);
  2442. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2443. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2444. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2445. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2446. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2447. /* Wait until the EEPROM has been loaded */
  2448. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2449. /* Apparently the data is read from end to start */
  2450. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2451. (u32 *)&rt2x00dev->eeprom[i]);
  2452. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2453. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2454. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2455. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2456. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2457. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2458. mutex_unlock(&rt2x00dev->csr_mutex);
  2459. }
  2460. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2461. {
  2462. unsigned int i;
  2463. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2464. rt2800_efuse_read(rt2x00dev, i);
  2465. }
  2466. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2467. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2468. {
  2469. u16 word;
  2470. u8 *mac;
  2471. u8 default_lna_gain;
  2472. /*
  2473. * Start validation of the data that has been read.
  2474. */
  2475. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2476. if (!is_valid_ether_addr(mac)) {
  2477. random_ether_addr(mac);
  2478. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2479. }
  2480. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  2481. if (word == 0xffff) {
  2482. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  2483. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  2484. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  2485. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  2486. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2487. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2488. rt2x00_rt(rt2x00dev, RT2872)) {
  2489. /*
  2490. * There is a max of 2 RX streams for RT28x0 series
  2491. */
  2492. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  2493. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  2494. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  2495. }
  2496. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  2497. if (word == 0xffff) {
  2498. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  2499. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  2500. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  2501. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  2502. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  2503. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  2504. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  2505. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  2506. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  2507. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  2508. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  2509. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  2510. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  2511. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  2512. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  2513. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  2514. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2515. }
  2516. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2517. if ((word & 0x00ff) == 0x00ff) {
  2518. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2519. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2520. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2521. }
  2522. if ((word & 0xff00) == 0xff00) {
  2523. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2524. LED_MODE_TXRX_ACTIVITY);
  2525. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2526. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2527. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  2528. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  2529. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  2530. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2531. }
  2532. /*
  2533. * During the LNA validation we are going to use
  2534. * lna0 as correct value. Note that EEPROM_LNA
  2535. * is never validated.
  2536. */
  2537. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2538. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2539. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2540. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2541. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2542. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2543. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2544. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2545. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2546. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2547. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2548. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2549. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2550. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2551. default_lna_gain);
  2552. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2553. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2554. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2555. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2556. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2557. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2558. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2559. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2560. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2561. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2562. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2563. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2564. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2565. default_lna_gain);
  2566. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2567. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
  2568. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
  2569. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
  2570. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
  2571. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
  2572. rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
  2573. return 0;
  2574. }
  2575. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2576. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2577. {
  2578. u32 reg;
  2579. u16 value;
  2580. u16 eeprom;
  2581. /*
  2582. * Read EEPROM word for configuration.
  2583. */
  2584. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2585. /*
  2586. * Identify RF chipset.
  2587. */
  2588. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  2589. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2590. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2591. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2592. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2593. !rt2x00_rt(rt2x00dev, RT2872) &&
  2594. !rt2x00_rt(rt2x00dev, RT2883) &&
  2595. !rt2x00_rt(rt2x00dev, RT3070) &&
  2596. !rt2x00_rt(rt2x00dev, RT3071) &&
  2597. !rt2x00_rt(rt2x00dev, RT3090) &&
  2598. !rt2x00_rt(rt2x00dev, RT3390) &&
  2599. !rt2x00_rt(rt2x00dev, RT3572)) {
  2600. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2601. return -ENODEV;
  2602. }
  2603. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2604. !rt2x00_rf(rt2x00dev, RF2850) &&
  2605. !rt2x00_rf(rt2x00dev, RF2720) &&
  2606. !rt2x00_rf(rt2x00dev, RF2750) &&
  2607. !rt2x00_rf(rt2x00dev, RF3020) &&
  2608. !rt2x00_rf(rt2x00dev, RF2020) &&
  2609. !rt2x00_rf(rt2x00dev, RF3021) &&
  2610. !rt2x00_rf(rt2x00dev, RF3022) &&
  2611. !rt2x00_rf(rt2x00dev, RF3052) &&
  2612. !rt2x00_rf(rt2x00dev, RF3320)) {
  2613. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2614. return -ENODEV;
  2615. }
  2616. /*
  2617. * Identify default antenna configuration.
  2618. */
  2619. rt2x00dev->default_ant.tx =
  2620. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  2621. rt2x00dev->default_ant.rx =
  2622. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  2623. /*
  2624. * Read frequency offset and RF programming sequence.
  2625. */
  2626. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2627. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2628. /*
  2629. * Read external LNA informations.
  2630. */
  2631. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2632. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  2633. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2634. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  2635. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2636. /*
  2637. * Detect if this device has an hardware controlled radio.
  2638. */
  2639. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  2640. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2641. /*
  2642. * Store led settings, for correct led behaviour.
  2643. */
  2644. #ifdef CONFIG_RT2X00_LIB_LEDS
  2645. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2646. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2647. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2648. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2649. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2650. return 0;
  2651. }
  2652. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2653. /*
  2654. * RF value list for rt28xx
  2655. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2656. */
  2657. static const struct rf_channel rf_vals[] = {
  2658. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2659. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2660. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2661. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2662. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2663. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2664. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2665. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2666. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2667. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2668. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2669. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2670. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2671. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2672. /* 802.11 UNI / HyperLan 2 */
  2673. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2674. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2675. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2676. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2677. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2678. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2679. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2680. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2681. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2682. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2683. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2684. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2685. /* 802.11 HyperLan 2 */
  2686. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2687. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2688. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2689. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2690. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2691. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2692. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2693. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2694. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2695. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2696. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2697. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2698. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2699. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2700. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2701. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2702. /* 802.11 UNII */
  2703. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2704. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2705. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2706. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2707. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2708. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2709. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2710. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2711. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2712. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2713. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2714. /* 802.11 Japan */
  2715. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2716. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2717. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2718. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2719. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2720. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2721. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2722. };
  2723. /*
  2724. * RF value list for rt3xxx
  2725. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2726. */
  2727. static const struct rf_channel rf_vals_3x[] = {
  2728. {1, 241, 2, 2 },
  2729. {2, 241, 2, 7 },
  2730. {3, 242, 2, 2 },
  2731. {4, 242, 2, 7 },
  2732. {5, 243, 2, 2 },
  2733. {6, 243, 2, 7 },
  2734. {7, 244, 2, 2 },
  2735. {8, 244, 2, 7 },
  2736. {9, 245, 2, 2 },
  2737. {10, 245, 2, 7 },
  2738. {11, 246, 2, 2 },
  2739. {12, 246, 2, 7 },
  2740. {13, 247, 2, 2 },
  2741. {14, 248, 2, 4 },
  2742. /* 802.11 UNI / HyperLan 2 */
  2743. {36, 0x56, 0, 4},
  2744. {38, 0x56, 0, 6},
  2745. {40, 0x56, 0, 8},
  2746. {44, 0x57, 0, 0},
  2747. {46, 0x57, 0, 2},
  2748. {48, 0x57, 0, 4},
  2749. {52, 0x57, 0, 8},
  2750. {54, 0x57, 0, 10},
  2751. {56, 0x58, 0, 0},
  2752. {60, 0x58, 0, 4},
  2753. {62, 0x58, 0, 6},
  2754. {64, 0x58, 0, 8},
  2755. /* 802.11 HyperLan 2 */
  2756. {100, 0x5b, 0, 8},
  2757. {102, 0x5b, 0, 10},
  2758. {104, 0x5c, 0, 0},
  2759. {108, 0x5c, 0, 4},
  2760. {110, 0x5c, 0, 6},
  2761. {112, 0x5c, 0, 8},
  2762. {116, 0x5d, 0, 0},
  2763. {118, 0x5d, 0, 2},
  2764. {120, 0x5d, 0, 4},
  2765. {124, 0x5d, 0, 8},
  2766. {126, 0x5d, 0, 10},
  2767. {128, 0x5e, 0, 0},
  2768. {132, 0x5e, 0, 4},
  2769. {134, 0x5e, 0, 6},
  2770. {136, 0x5e, 0, 8},
  2771. {140, 0x5f, 0, 0},
  2772. /* 802.11 UNII */
  2773. {149, 0x5f, 0, 9},
  2774. {151, 0x5f, 0, 11},
  2775. {153, 0x60, 0, 1},
  2776. {157, 0x60, 0, 5},
  2777. {159, 0x60, 0, 7},
  2778. {161, 0x60, 0, 9},
  2779. {165, 0x61, 0, 1},
  2780. {167, 0x61, 0, 3},
  2781. {169, 0x61, 0, 5},
  2782. {171, 0x61, 0, 7},
  2783. {173, 0x61, 0, 9},
  2784. };
  2785. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2786. {
  2787. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2788. struct channel_info *info;
  2789. char *default_power1;
  2790. char *default_power2;
  2791. unsigned int i;
  2792. unsigned short max_power;
  2793. u16 eeprom;
  2794. /*
  2795. * Disable powersaving as default on PCI devices.
  2796. */
  2797. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2798. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2799. /*
  2800. * Initialize all hw fields.
  2801. */
  2802. rt2x00dev->hw->flags =
  2803. IEEE80211_HW_SIGNAL_DBM |
  2804. IEEE80211_HW_SUPPORTS_PS |
  2805. IEEE80211_HW_PS_NULLFUNC_STACK |
  2806. IEEE80211_HW_AMPDU_AGGREGATION;
  2807. /*
  2808. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  2809. * unless we are capable of sending the buffered frames out after the
  2810. * DTIM transmission using rt2x00lib_beacondone. This will send out
  2811. * multicast and broadcast traffic immediately instead of buffering it
  2812. * infinitly and thus dropping it after some time.
  2813. */
  2814. if (!rt2x00_is_usb(rt2x00dev))
  2815. rt2x00dev->hw->flags |=
  2816. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  2817. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2818. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2819. rt2x00_eeprom_addr(rt2x00dev,
  2820. EEPROM_MAC_ADDR_0));
  2821. /*
  2822. * As rt2800 has a global fallback table we cannot specify
  2823. * more then one tx rate per frame but since the hw will
  2824. * try several rates (based on the fallback table) we should
  2825. * initialize max_report_rates to the maximum number of rates
  2826. * we are going to try. Otherwise mac80211 will truncate our
  2827. * reported tx rates and the rc algortihm will end up with
  2828. * incorrect data.
  2829. */
  2830. rt2x00dev->hw->max_rates = 1;
  2831. rt2x00dev->hw->max_report_rates = 7;
  2832. rt2x00dev->hw->max_rate_tries = 1;
  2833. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2834. /*
  2835. * Initialize hw_mode information.
  2836. */
  2837. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2838. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2839. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2840. rt2x00_rf(rt2x00dev, RF2720)) {
  2841. spec->num_channels = 14;
  2842. spec->channels = rf_vals;
  2843. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2844. rt2x00_rf(rt2x00dev, RF2750)) {
  2845. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2846. spec->num_channels = ARRAY_SIZE(rf_vals);
  2847. spec->channels = rf_vals;
  2848. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2849. rt2x00_rf(rt2x00dev, RF2020) ||
  2850. rt2x00_rf(rt2x00dev, RF3021) ||
  2851. rt2x00_rf(rt2x00dev, RF3022) ||
  2852. rt2x00_rf(rt2x00dev, RF3320)) {
  2853. spec->num_channels = 14;
  2854. spec->channels = rf_vals_3x;
  2855. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2856. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2857. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2858. spec->channels = rf_vals_3x;
  2859. }
  2860. /*
  2861. * Initialize HT information.
  2862. */
  2863. if (!rt2x00_rf(rt2x00dev, RF2020))
  2864. spec->ht.ht_supported = true;
  2865. else
  2866. spec->ht.ht_supported = false;
  2867. spec->ht.cap =
  2868. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2869. IEEE80211_HT_CAP_GRN_FLD |
  2870. IEEE80211_HT_CAP_SGI_20 |
  2871. IEEE80211_HT_CAP_SGI_40;
  2872. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  2873. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2874. spec->ht.cap |=
  2875. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  2876. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2877. spec->ht.ampdu_factor = 3;
  2878. spec->ht.ampdu_density = 4;
  2879. spec->ht.mcs.tx_params =
  2880. IEEE80211_HT_MCS_TX_DEFINED |
  2881. IEEE80211_HT_MCS_TX_RX_DIFF |
  2882. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  2883. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2884. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  2885. case 3:
  2886. spec->ht.mcs.rx_mask[2] = 0xff;
  2887. case 2:
  2888. spec->ht.mcs.rx_mask[1] = 0xff;
  2889. case 1:
  2890. spec->ht.mcs.rx_mask[0] = 0xff;
  2891. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2892. break;
  2893. }
  2894. /*
  2895. * Create channel information array
  2896. */
  2897. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  2898. if (!info)
  2899. return -ENOMEM;
  2900. spec->channels_info = info;
  2901. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
  2902. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
  2903. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2904. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2905. for (i = 0; i < 14; i++) {
  2906. info[i].max_power = max_power;
  2907. info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
  2908. info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
  2909. }
  2910. if (spec->num_channels > 14) {
  2911. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
  2912. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2913. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2914. for (i = 14; i < spec->num_channels; i++) {
  2915. info[i].max_power = max_power;
  2916. info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
  2917. info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
  2918. }
  2919. }
  2920. return 0;
  2921. }
  2922. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2923. /*
  2924. * IEEE80211 stack callback functions.
  2925. */
  2926. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2927. u16 *iv16)
  2928. {
  2929. struct rt2x00_dev *rt2x00dev = hw->priv;
  2930. struct mac_iveiv_entry iveiv_entry;
  2931. u32 offset;
  2932. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2933. rt2800_register_multiread(rt2x00dev, offset,
  2934. &iveiv_entry, sizeof(iveiv_entry));
  2935. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2936. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2937. }
  2938. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2939. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2940. {
  2941. struct rt2x00_dev *rt2x00dev = hw->priv;
  2942. u32 reg;
  2943. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2944. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2945. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2946. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2947. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2948. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2949. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2950. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2951. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2952. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2953. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2954. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2955. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2956. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2957. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2958. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2959. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2960. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2961. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2962. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2963. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2964. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2965. return 0;
  2966. }
  2967. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2968. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2969. const struct ieee80211_tx_queue_params *params)
  2970. {
  2971. struct rt2x00_dev *rt2x00dev = hw->priv;
  2972. struct data_queue *queue;
  2973. struct rt2x00_field32 field;
  2974. int retval;
  2975. u32 reg;
  2976. u32 offset;
  2977. /*
  2978. * First pass the configuration through rt2x00lib, that will
  2979. * update the queue settings and validate the input. After that
  2980. * we are free to update the registers based on the value
  2981. * in the queue parameter.
  2982. */
  2983. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2984. if (retval)
  2985. return retval;
  2986. /*
  2987. * We only need to perform additional register initialization
  2988. * for WMM queues/
  2989. */
  2990. if (queue_idx >= 4)
  2991. return 0;
  2992. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2993. /* Update WMM TXOP register */
  2994. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2995. field.bit_offset = (queue_idx & 1) * 16;
  2996. field.bit_mask = 0xffff << field.bit_offset;
  2997. rt2800_register_read(rt2x00dev, offset, &reg);
  2998. rt2x00_set_field32(&reg, field, queue->txop);
  2999. rt2800_register_write(rt2x00dev, offset, reg);
  3000. /* Update WMM registers */
  3001. field.bit_offset = queue_idx * 4;
  3002. field.bit_mask = 0xf << field.bit_offset;
  3003. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  3004. rt2x00_set_field32(&reg, field, queue->aifs);
  3005. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  3006. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  3007. rt2x00_set_field32(&reg, field, queue->cw_min);
  3008. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  3009. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  3010. rt2x00_set_field32(&reg, field, queue->cw_max);
  3011. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  3012. /* Update EDCA registers */
  3013. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  3014. rt2800_register_read(rt2x00dev, offset, &reg);
  3015. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  3016. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  3017. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  3018. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  3019. rt2800_register_write(rt2x00dev, offset, reg);
  3020. return 0;
  3021. }
  3022. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  3023. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  3024. {
  3025. struct rt2x00_dev *rt2x00dev = hw->priv;
  3026. u64 tsf;
  3027. u32 reg;
  3028. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  3029. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  3030. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  3031. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  3032. return tsf;
  3033. }
  3034. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  3035. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  3036. enum ieee80211_ampdu_mlme_action action,
  3037. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3038. {
  3039. int ret = 0;
  3040. switch (action) {
  3041. case IEEE80211_AMPDU_RX_START:
  3042. case IEEE80211_AMPDU_RX_STOP:
  3043. /*
  3044. * The hw itself takes care of setting up BlockAck mechanisms.
  3045. * So, we only have to allow mac80211 to nagotiate a BlockAck
  3046. * agreement. Once that is done, the hw will BlockAck incoming
  3047. * AMPDUs without further setup.
  3048. */
  3049. break;
  3050. case IEEE80211_AMPDU_TX_START:
  3051. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3052. break;
  3053. case IEEE80211_AMPDU_TX_STOP:
  3054. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3055. break;
  3056. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3057. break;
  3058. default:
  3059. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  3060. }
  3061. return ret;
  3062. }
  3063. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  3064. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  3065. struct survey_info *survey)
  3066. {
  3067. struct rt2x00_dev *rt2x00dev = hw->priv;
  3068. struct ieee80211_conf *conf = &hw->conf;
  3069. u32 idle, busy, busy_ext;
  3070. if (idx != 0)
  3071. return -ENOENT;
  3072. survey->channel = conf->channel;
  3073. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  3074. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  3075. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  3076. if (idle || busy) {
  3077. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  3078. SURVEY_INFO_CHANNEL_TIME_BUSY |
  3079. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  3080. survey->channel_time = (idle + busy) / 1000;
  3081. survey->channel_time_busy = busy / 1000;
  3082. survey->channel_time_ext_busy = busy_ext / 1000;
  3083. }
  3084. return 0;
  3085. }
  3086. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  3087. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  3088. MODULE_VERSION(DRV_VERSION);
  3089. MODULE_DESCRIPTION("Ralink RT2800 library");
  3090. MODULE_LICENSE("GPL");