rt2400pci.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include <linux/slab.h>
  30. #include "rt2x00.h"
  31. #include "rt2x00pci.h"
  32. #include "rt2400pci.h"
  33. /*
  34. * Register access.
  35. * All access to the CSR registers will go through the methods
  36. * rt2x00pci_register_read and rt2x00pci_register_write.
  37. * BBP and RF register require indirect register access,
  38. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  39. * These indirect registers work with busy bits,
  40. * and we will try maximal REGISTER_BUSY_COUNT times to access
  41. * the register while taking a REGISTER_BUSY_DELAY us delay
  42. * between each attampt. When the busy bit is still set at that time,
  43. * the access attempt is considered to have failed,
  44. * and we will print an error.
  45. */
  46. #define WAIT_FOR_BBP(__dev, __reg) \
  47. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  48. #define WAIT_FOR_RF(__dev, __reg) \
  49. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  50. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  51. const unsigned int word, const u8 value)
  52. {
  53. u32 reg;
  54. mutex_lock(&rt2x00dev->csr_mutex);
  55. /*
  56. * Wait until the BBP becomes available, afterwards we
  57. * can safely write the new data into the register.
  58. */
  59. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  60. reg = 0;
  61. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  62. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  63. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  64. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  65. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  66. }
  67. mutex_unlock(&rt2x00dev->csr_mutex);
  68. }
  69. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int word, u8 *value)
  71. {
  72. u32 reg;
  73. mutex_lock(&rt2x00dev->csr_mutex);
  74. /*
  75. * Wait until the BBP becomes available, afterwards we
  76. * can safely write the read request into the register.
  77. * After the data has been written, we wait until hardware
  78. * returns the correct value, if at any time the register
  79. * doesn't become available in time, reg will be 0xffffffff
  80. * which means we return 0xff to the caller.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  85. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  86. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  87. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  88. WAIT_FOR_BBP(rt2x00dev, &reg);
  89. }
  90. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, const u32 value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the RF becomes available, afterwards we
  100. * can safely write the new data into the register.
  101. */
  102. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  103. reg = 0;
  104. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  105. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  106. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  107. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  108. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  109. rt2x00_rf_write(rt2x00dev, word, value);
  110. }
  111. mutex_unlock(&rt2x00dev->csr_mutex);
  112. }
  113. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  114. {
  115. struct rt2x00_dev *rt2x00dev = eeprom->data;
  116. u32 reg;
  117. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  118. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  119. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  120. eeprom->reg_data_clock =
  121. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  122. eeprom->reg_chip_select =
  123. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  124. }
  125. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  126. {
  127. struct rt2x00_dev *rt2x00dev = eeprom->data;
  128. u32 reg = 0;
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  131. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  132. !!eeprom->reg_data_clock);
  133. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  134. !!eeprom->reg_chip_select);
  135. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  136. }
  137. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  138. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  139. .owner = THIS_MODULE,
  140. .csr = {
  141. .read = rt2x00pci_register_read,
  142. .write = rt2x00pci_register_write,
  143. .flags = RT2X00DEBUGFS_OFFSET,
  144. .word_base = CSR_REG_BASE,
  145. .word_size = sizeof(u32),
  146. .word_count = CSR_REG_SIZE / sizeof(u32),
  147. },
  148. .eeprom = {
  149. .read = rt2x00_eeprom_read,
  150. .write = rt2x00_eeprom_write,
  151. .word_base = EEPROM_BASE,
  152. .word_size = sizeof(u16),
  153. .word_count = EEPROM_SIZE / sizeof(u16),
  154. },
  155. .bbp = {
  156. .read = rt2400pci_bbp_read,
  157. .write = rt2400pci_bbp_write,
  158. .word_base = BBP_BASE,
  159. .word_size = sizeof(u8),
  160. .word_count = BBP_SIZE / sizeof(u8),
  161. },
  162. .rf = {
  163. .read = rt2x00_rf_read,
  164. .write = rt2400pci_rf_write,
  165. .word_base = RF_BASE,
  166. .word_size = sizeof(u32),
  167. .word_count = RF_SIZE / sizeof(u32),
  168. },
  169. };
  170. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  171. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  172. {
  173. u32 reg;
  174. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  175. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  176. }
  177. #ifdef CONFIG_RT2X00_LIB_LEDS
  178. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  179. enum led_brightness brightness)
  180. {
  181. struct rt2x00_led *led =
  182. container_of(led_cdev, struct rt2x00_led, led_dev);
  183. unsigned int enabled = brightness != LED_OFF;
  184. u32 reg;
  185. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  186. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  187. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  188. else if (led->type == LED_TYPE_ACTIVITY)
  189. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  190. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  191. }
  192. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  193. unsigned long *delay_on,
  194. unsigned long *delay_off)
  195. {
  196. struct rt2x00_led *led =
  197. container_of(led_cdev, struct rt2x00_led, led_dev);
  198. u32 reg;
  199. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  200. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  201. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  202. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  203. return 0;
  204. }
  205. static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
  206. struct rt2x00_led *led,
  207. enum led_type type)
  208. {
  209. led->rt2x00dev = rt2x00dev;
  210. led->type = type;
  211. led->led_dev.brightness_set = rt2400pci_brightness_set;
  212. led->led_dev.blink_set = rt2400pci_blink_set;
  213. led->flags = LED_INITIALIZED;
  214. }
  215. #endif /* CONFIG_RT2X00_LIB_LEDS */
  216. /*
  217. * Configuration handlers.
  218. */
  219. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  220. const unsigned int filter_flags)
  221. {
  222. u32 reg;
  223. /*
  224. * Start configuration steps.
  225. * Note that the version error will always be dropped
  226. * since there is no filter for it at this time.
  227. */
  228. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  229. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  230. !(filter_flags & FIF_FCSFAIL));
  231. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  232. !(filter_flags & FIF_PLCPFAIL));
  233. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  234. !(filter_flags & FIF_CONTROL));
  235. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  236. !(filter_flags & FIF_PROMISC_IN_BSS));
  237. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  238. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  239. !rt2x00dev->intf_ap_count);
  240. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  241. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  242. }
  243. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  244. struct rt2x00_intf *intf,
  245. struct rt2x00intf_conf *conf,
  246. const unsigned int flags)
  247. {
  248. unsigned int bcn_preload;
  249. u32 reg;
  250. if (flags & CONFIG_UPDATE_TYPE) {
  251. /*
  252. * Enable beacon config
  253. */
  254. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  255. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  256. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  257. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  258. /*
  259. * Enable synchronisation.
  260. */
  261. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  262. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  263. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  264. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  265. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  266. }
  267. if (flags & CONFIG_UPDATE_MAC)
  268. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  269. conf->mac, sizeof(conf->mac));
  270. if (flags & CONFIG_UPDATE_BSSID)
  271. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  272. conf->bssid, sizeof(conf->bssid));
  273. }
  274. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  275. struct rt2x00lib_erp *erp,
  276. u32 changed)
  277. {
  278. int preamble_mask;
  279. u32 reg;
  280. /*
  281. * When short preamble is enabled, we should set bit 0x08
  282. */
  283. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  284. preamble_mask = erp->short_preamble << 3;
  285. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  286. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
  287. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
  288. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  289. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  290. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  291. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  292. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  293. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  294. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  295. GET_DURATION(ACK_SIZE, 10));
  296. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  297. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  298. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  299. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  300. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  301. GET_DURATION(ACK_SIZE, 20));
  302. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  303. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  304. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  305. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  306. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  307. GET_DURATION(ACK_SIZE, 55));
  308. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  309. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  310. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  311. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  312. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  313. GET_DURATION(ACK_SIZE, 110));
  314. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  315. }
  316. if (changed & BSS_CHANGED_BASIC_RATES)
  317. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  318. if (changed & BSS_CHANGED_ERP_SLOT) {
  319. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  320. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  321. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  322. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  323. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  324. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  325. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  326. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  327. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  328. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  329. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  330. }
  331. if (changed & BSS_CHANGED_BEACON_INT) {
  332. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  333. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  334. erp->beacon_int * 16);
  335. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  336. erp->beacon_int * 16);
  337. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  338. }
  339. }
  340. static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
  341. struct antenna_setup *ant)
  342. {
  343. u8 r1;
  344. u8 r4;
  345. /*
  346. * We should never come here because rt2x00lib is supposed
  347. * to catch this and send us the correct antenna explicitely.
  348. */
  349. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  350. ant->tx == ANTENNA_SW_DIVERSITY);
  351. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  352. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  353. /*
  354. * Configure the TX antenna.
  355. */
  356. switch (ant->tx) {
  357. case ANTENNA_HW_DIVERSITY:
  358. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  359. break;
  360. case ANTENNA_A:
  361. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  362. break;
  363. case ANTENNA_B:
  364. default:
  365. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  366. break;
  367. }
  368. /*
  369. * Configure the RX antenna.
  370. */
  371. switch (ant->rx) {
  372. case ANTENNA_HW_DIVERSITY:
  373. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  374. break;
  375. case ANTENNA_A:
  376. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  377. break;
  378. case ANTENNA_B:
  379. default:
  380. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  381. break;
  382. }
  383. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  384. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  385. }
  386. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  387. struct rf_channel *rf)
  388. {
  389. /*
  390. * Switch on tuning bits.
  391. */
  392. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  393. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  394. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  395. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  396. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  397. /*
  398. * RF2420 chipset don't need any additional actions.
  399. */
  400. if (rt2x00_rf(rt2x00dev, RF2420))
  401. return;
  402. /*
  403. * For the RT2421 chipsets we need to write an invalid
  404. * reference clock rate to activate auto_tune.
  405. * After that we set the value back to the correct channel.
  406. */
  407. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  408. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  409. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  410. msleep(1);
  411. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  412. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  413. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  414. msleep(1);
  415. /*
  416. * Switch off tuning bits.
  417. */
  418. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  419. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  420. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  421. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  422. /*
  423. * Clear false CRC during channel switch.
  424. */
  425. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  426. }
  427. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  428. {
  429. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  430. }
  431. static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  432. struct rt2x00lib_conf *libconf)
  433. {
  434. u32 reg;
  435. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  436. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  437. libconf->conf->long_frame_max_tx_count);
  438. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  439. libconf->conf->short_frame_max_tx_count);
  440. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  441. }
  442. static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
  443. struct rt2x00lib_conf *libconf)
  444. {
  445. enum dev_state state =
  446. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  447. STATE_SLEEP : STATE_AWAKE;
  448. u32 reg;
  449. if (state == STATE_SLEEP) {
  450. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  451. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  452. (rt2x00dev->beacon_int - 20) * 16);
  453. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  454. libconf->conf->listen_interval - 1);
  455. /* We must first disable autowake before it can be enabled */
  456. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  457. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  458. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  459. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  460. } else {
  461. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  462. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  463. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  464. }
  465. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  466. }
  467. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  468. struct rt2x00lib_conf *libconf,
  469. const unsigned int flags)
  470. {
  471. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  472. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  473. if (flags & IEEE80211_CONF_CHANGE_POWER)
  474. rt2400pci_config_txpower(rt2x00dev,
  475. libconf->conf->power_level);
  476. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  477. rt2400pci_config_retry_limit(rt2x00dev, libconf);
  478. if (flags & IEEE80211_CONF_CHANGE_PS)
  479. rt2400pci_config_ps(rt2x00dev, libconf);
  480. }
  481. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  482. const int cw_min, const int cw_max)
  483. {
  484. u32 reg;
  485. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  486. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  487. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  488. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  489. }
  490. /*
  491. * Link tuning
  492. */
  493. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  494. struct link_qual *qual)
  495. {
  496. u32 reg;
  497. u8 bbp;
  498. /*
  499. * Update FCS error count from register.
  500. */
  501. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  502. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  503. /*
  504. * Update False CCA count from register.
  505. */
  506. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  507. qual->false_cca = bbp;
  508. }
  509. static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  510. struct link_qual *qual, u8 vgc_level)
  511. {
  512. if (qual->vgc_level_reg != vgc_level) {
  513. rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
  514. qual->vgc_level = vgc_level;
  515. qual->vgc_level_reg = vgc_level;
  516. }
  517. }
  518. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  519. struct link_qual *qual)
  520. {
  521. rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
  522. }
  523. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  524. struct link_qual *qual, const u32 count)
  525. {
  526. /*
  527. * The link tuner should not run longer then 60 seconds,
  528. * and should run once every 2 seconds.
  529. */
  530. if (count > 60 || !(count & 1))
  531. return;
  532. /*
  533. * Base r13 link tuning on the false cca count.
  534. */
  535. if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
  536. rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
  537. else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
  538. rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
  539. }
  540. /*
  541. * Queue handlers.
  542. */
  543. static void rt2400pci_start_queue(struct data_queue *queue)
  544. {
  545. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  546. u32 reg;
  547. switch (queue->qid) {
  548. case QID_RX:
  549. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  550. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
  551. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  552. break;
  553. case QID_BEACON:
  554. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  555. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  556. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  557. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  558. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  559. break;
  560. default:
  561. break;
  562. }
  563. }
  564. static void rt2400pci_kick_queue(struct data_queue *queue)
  565. {
  566. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  567. u32 reg;
  568. switch (queue->qid) {
  569. case QID_AC_VO:
  570. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  571. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
  572. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  573. break;
  574. case QID_AC_VI:
  575. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  576. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
  577. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  578. break;
  579. case QID_ATIM:
  580. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  581. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
  582. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  583. break;
  584. default:
  585. break;
  586. }
  587. }
  588. static void rt2400pci_stop_queue(struct data_queue *queue)
  589. {
  590. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  591. u32 reg;
  592. switch (queue->qid) {
  593. case QID_AC_VO:
  594. case QID_AC_VI:
  595. case QID_ATIM:
  596. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  597. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  598. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  599. break;
  600. case QID_RX:
  601. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  602. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
  603. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  604. break;
  605. case QID_BEACON:
  606. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  607. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  608. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  609. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  610. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  611. break;
  612. default:
  613. break;
  614. }
  615. }
  616. /*
  617. * Initialization functions.
  618. */
  619. static bool rt2400pci_get_entry_state(struct queue_entry *entry)
  620. {
  621. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  622. u32 word;
  623. if (entry->queue->qid == QID_RX) {
  624. rt2x00_desc_read(entry_priv->desc, 0, &word);
  625. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  626. } else {
  627. rt2x00_desc_read(entry_priv->desc, 0, &word);
  628. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  629. rt2x00_get_field32(word, TXD_W0_VALID));
  630. }
  631. }
  632. static void rt2400pci_clear_entry(struct queue_entry *entry)
  633. {
  634. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  635. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  636. u32 word;
  637. if (entry->queue->qid == QID_RX) {
  638. rt2x00_desc_read(entry_priv->desc, 2, &word);
  639. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
  640. rt2x00_desc_write(entry_priv->desc, 2, word);
  641. rt2x00_desc_read(entry_priv->desc, 1, &word);
  642. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  643. rt2x00_desc_write(entry_priv->desc, 1, word);
  644. rt2x00_desc_read(entry_priv->desc, 0, &word);
  645. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  646. rt2x00_desc_write(entry_priv->desc, 0, word);
  647. } else {
  648. rt2x00_desc_read(entry_priv->desc, 0, &word);
  649. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  650. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  651. rt2x00_desc_write(entry_priv->desc, 0, word);
  652. }
  653. }
  654. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  655. {
  656. struct queue_entry_priv_pci *entry_priv;
  657. u32 reg;
  658. /*
  659. * Initialize registers.
  660. */
  661. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  662. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  663. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  664. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  665. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  666. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  667. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  668. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  669. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  670. entry_priv->desc_dma);
  671. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  672. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  673. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  674. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  675. entry_priv->desc_dma);
  676. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  677. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  678. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  679. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  680. entry_priv->desc_dma);
  681. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  682. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  683. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  684. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  685. entry_priv->desc_dma);
  686. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  687. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  688. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  689. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  690. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  691. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  692. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  693. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  694. entry_priv->desc_dma);
  695. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  696. return 0;
  697. }
  698. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  699. {
  700. u32 reg;
  701. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  702. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  703. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  704. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  705. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  706. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  707. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  708. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  709. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  710. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  711. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  712. (rt2x00dev->rx->data_size / 128));
  713. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  714. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  715. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  716. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  717. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  718. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  719. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  720. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  721. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  722. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  723. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  724. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  725. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  726. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  727. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  728. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  729. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  730. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  731. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  732. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  733. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  734. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  735. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  736. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  737. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  738. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  739. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  740. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  741. return -EBUSY;
  742. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  743. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  744. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  745. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  746. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  747. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  748. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  749. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  750. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  751. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  752. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  753. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  754. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  755. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  756. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  757. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  758. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  759. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  760. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  761. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  762. /*
  763. * We must clear the FCS and FIFO error count.
  764. * These registers are cleared on read,
  765. * so we may pass a useless variable to store the value.
  766. */
  767. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  768. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  769. return 0;
  770. }
  771. static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  772. {
  773. unsigned int i;
  774. u8 value;
  775. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  776. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  777. if ((value != 0xff) && (value != 0x00))
  778. return 0;
  779. udelay(REGISTER_BUSY_DELAY);
  780. }
  781. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  782. return -EACCES;
  783. }
  784. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  785. {
  786. unsigned int i;
  787. u16 eeprom;
  788. u8 reg_id;
  789. u8 value;
  790. if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
  791. return -EACCES;
  792. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  793. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  794. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  795. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  796. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  797. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  798. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  799. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  800. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  801. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  802. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  803. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  804. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  805. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  806. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  807. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  808. if (eeprom != 0xffff && eeprom != 0x0000) {
  809. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  810. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  811. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  812. }
  813. }
  814. return 0;
  815. }
  816. /*
  817. * Device state switch handlers.
  818. */
  819. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  820. enum dev_state state)
  821. {
  822. int mask = (state == STATE_RADIO_IRQ_OFF) ||
  823. (state == STATE_RADIO_IRQ_OFF_ISR);
  824. u32 reg;
  825. /*
  826. * When interrupts are being enabled, the interrupt registers
  827. * should clear the register to assure a clean state.
  828. */
  829. if (state == STATE_RADIO_IRQ_ON) {
  830. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  831. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  832. }
  833. /*
  834. * Only toggle the interrupts bits we are going to use.
  835. * Non-checked interrupt bits are disabled by default.
  836. */
  837. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  838. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  839. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  840. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  841. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  842. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  843. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  844. }
  845. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  846. {
  847. /*
  848. * Initialize all registers.
  849. */
  850. if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
  851. rt2400pci_init_registers(rt2x00dev) ||
  852. rt2400pci_init_bbp(rt2x00dev)))
  853. return -EIO;
  854. return 0;
  855. }
  856. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  857. {
  858. /*
  859. * Disable power
  860. */
  861. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  862. }
  863. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  864. enum dev_state state)
  865. {
  866. u32 reg, reg2;
  867. unsigned int i;
  868. char put_to_sleep;
  869. char bbp_state;
  870. char rf_state;
  871. put_to_sleep = (state != STATE_AWAKE);
  872. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  873. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  874. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  875. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  876. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  877. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  878. /*
  879. * Device is not guaranteed to be in the requested state yet.
  880. * We must wait until the register indicates that the
  881. * device has entered the correct state.
  882. */
  883. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  884. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg2);
  885. bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
  886. rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
  887. if (bbp_state == state && rf_state == state)
  888. return 0;
  889. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  890. msleep(10);
  891. }
  892. return -EBUSY;
  893. }
  894. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  895. enum dev_state state)
  896. {
  897. int retval = 0;
  898. switch (state) {
  899. case STATE_RADIO_ON:
  900. retval = rt2400pci_enable_radio(rt2x00dev);
  901. break;
  902. case STATE_RADIO_OFF:
  903. rt2400pci_disable_radio(rt2x00dev);
  904. break;
  905. case STATE_RADIO_IRQ_ON:
  906. case STATE_RADIO_IRQ_ON_ISR:
  907. case STATE_RADIO_IRQ_OFF:
  908. case STATE_RADIO_IRQ_OFF_ISR:
  909. rt2400pci_toggle_irq(rt2x00dev, state);
  910. break;
  911. case STATE_DEEP_SLEEP:
  912. case STATE_SLEEP:
  913. case STATE_STANDBY:
  914. case STATE_AWAKE:
  915. retval = rt2400pci_set_state(rt2x00dev, state);
  916. break;
  917. default:
  918. retval = -ENOTSUPP;
  919. break;
  920. }
  921. if (unlikely(retval))
  922. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  923. state, retval);
  924. return retval;
  925. }
  926. /*
  927. * TX descriptor initialization
  928. */
  929. static void rt2400pci_write_tx_desc(struct queue_entry *entry,
  930. struct txentry_desc *txdesc)
  931. {
  932. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  933. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  934. __le32 *txd = entry_priv->desc;
  935. u32 word;
  936. /*
  937. * Start writing the descriptor words.
  938. */
  939. rt2x00_desc_read(txd, 1, &word);
  940. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  941. rt2x00_desc_write(txd, 1, word);
  942. rt2x00_desc_read(txd, 2, &word);
  943. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length);
  944. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length);
  945. rt2x00_desc_write(txd, 2, word);
  946. rt2x00_desc_read(txd, 3, &word);
  947. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  948. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  949. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  950. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  951. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  952. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  953. rt2x00_desc_write(txd, 3, word);
  954. rt2x00_desc_read(txd, 4, &word);
  955. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  956. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  957. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  958. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  959. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  960. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  961. rt2x00_desc_write(txd, 4, word);
  962. /*
  963. * Writing TXD word 0 must the last to prevent a race condition with
  964. * the device, whereby the device may take hold of the TXD before we
  965. * finished updating it.
  966. */
  967. rt2x00_desc_read(txd, 0, &word);
  968. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  969. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  970. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  971. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  972. rt2x00_set_field32(&word, TXD_W0_ACK,
  973. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  974. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  975. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  976. rt2x00_set_field32(&word, TXD_W0_RTS,
  977. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  978. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  979. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  980. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  981. rt2x00_desc_write(txd, 0, word);
  982. /*
  983. * Register descriptor details in skb frame descriptor.
  984. */
  985. skbdesc->desc = txd;
  986. skbdesc->desc_len = TXD_DESC_SIZE;
  987. }
  988. /*
  989. * TX data initialization
  990. */
  991. static void rt2400pci_write_beacon(struct queue_entry *entry,
  992. struct txentry_desc *txdesc)
  993. {
  994. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  995. u32 reg;
  996. /*
  997. * Disable beaconing while we are reloading the beacon data,
  998. * otherwise we might be sending out invalid data.
  999. */
  1000. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1001. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1002. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1003. rt2x00queue_map_txskb(entry);
  1004. /*
  1005. * Write the TX descriptor for the beacon.
  1006. */
  1007. rt2400pci_write_tx_desc(entry, txdesc);
  1008. /*
  1009. * Dump beacon to userspace through debugfs.
  1010. */
  1011. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  1012. /*
  1013. * Enable beaconing again.
  1014. */
  1015. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1016. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1017. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1018. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1019. }
  1020. /*
  1021. * RX control handlers
  1022. */
  1023. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  1024. struct rxdone_entry_desc *rxdesc)
  1025. {
  1026. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1027. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1028. u32 word0;
  1029. u32 word2;
  1030. u32 word3;
  1031. u32 word4;
  1032. u64 tsf;
  1033. u32 rx_low;
  1034. u32 rx_high;
  1035. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1036. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1037. rt2x00_desc_read(entry_priv->desc, 3, &word3);
  1038. rt2x00_desc_read(entry_priv->desc, 4, &word4);
  1039. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1040. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1041. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1042. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1043. /*
  1044. * We only get the lower 32bits from the timestamp,
  1045. * to get the full 64bits we must complement it with
  1046. * the timestamp from get_tsf().
  1047. * Note that when a wraparound of the lower 32bits
  1048. * has occurred between the frame arrival and the get_tsf()
  1049. * call, we must decrease the higher 32bits with 1 to get
  1050. * to correct value.
  1051. */
  1052. tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw);
  1053. rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
  1054. rx_high = upper_32_bits(tsf);
  1055. if ((u32)tsf <= rx_low)
  1056. rx_high--;
  1057. /*
  1058. * Obtain the status about this packet.
  1059. * The signal is the PLCP value, and needs to be stripped
  1060. * of the preamble bit (0x08).
  1061. */
  1062. rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
  1063. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  1064. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  1065. entry->queue->rt2x00dev->rssi_offset;
  1066. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1067. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1068. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1069. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1070. }
  1071. /*
  1072. * Interrupt functions.
  1073. */
  1074. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  1075. const enum data_queue_qid queue_idx)
  1076. {
  1077. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1078. struct queue_entry_priv_pci *entry_priv;
  1079. struct queue_entry *entry;
  1080. struct txdone_entry_desc txdesc;
  1081. u32 word;
  1082. while (!rt2x00queue_empty(queue)) {
  1083. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1084. entry_priv = entry->priv_data;
  1085. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1086. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1087. !rt2x00_get_field32(word, TXD_W0_VALID))
  1088. break;
  1089. /*
  1090. * Obtain the status about this packet.
  1091. */
  1092. txdesc.flags = 0;
  1093. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1094. case 0: /* Success */
  1095. case 1: /* Success with retry */
  1096. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1097. break;
  1098. case 2: /* Failure, excessive retries */
  1099. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1100. /* Don't break, this is a failed frame! */
  1101. default: /* Failure */
  1102. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1103. }
  1104. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1105. rt2x00lib_txdone(entry, &txdesc);
  1106. }
  1107. }
  1108. static irqreturn_t rt2400pci_interrupt_thread(int irq, void *dev_instance)
  1109. {
  1110. struct rt2x00_dev *rt2x00dev = dev_instance;
  1111. u32 reg = rt2x00dev->irqvalue[0];
  1112. /*
  1113. * Handle interrupts, walk through all bits
  1114. * and run the tasks, the bits are checked in order of
  1115. * priority.
  1116. */
  1117. /*
  1118. * 1 - Beacon timer expired interrupt.
  1119. */
  1120. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1121. rt2x00lib_beacondone(rt2x00dev);
  1122. /*
  1123. * 2 - Rx ring done interrupt.
  1124. */
  1125. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1126. rt2x00pci_rxdone(rt2x00dev);
  1127. /*
  1128. * 3 - Atim ring transmit done interrupt.
  1129. */
  1130. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1131. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1132. /*
  1133. * 4 - Priority ring transmit done interrupt.
  1134. */
  1135. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1136. rt2400pci_txdone(rt2x00dev, QID_AC_VO);
  1137. /*
  1138. * 5 - Tx ring transmit done interrupt.
  1139. */
  1140. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1141. rt2400pci_txdone(rt2x00dev, QID_AC_VI);
  1142. /* Enable interrupts again. */
  1143. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1144. STATE_RADIO_IRQ_ON_ISR);
  1145. return IRQ_HANDLED;
  1146. }
  1147. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  1148. {
  1149. struct rt2x00_dev *rt2x00dev = dev_instance;
  1150. u32 reg;
  1151. /*
  1152. * Get the interrupt sources & saved to local variable.
  1153. * Write register value back to clear pending interrupts.
  1154. */
  1155. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1156. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1157. if (!reg)
  1158. return IRQ_NONE;
  1159. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1160. return IRQ_HANDLED;
  1161. /* Store irqvalues for use in the interrupt thread. */
  1162. rt2x00dev->irqvalue[0] = reg;
  1163. /* Disable interrupts, will be enabled again in the interrupt thread. */
  1164. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1165. STATE_RADIO_IRQ_OFF_ISR);
  1166. return IRQ_WAKE_THREAD;
  1167. }
  1168. /*
  1169. * Device probe functions.
  1170. */
  1171. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1172. {
  1173. struct eeprom_93cx6 eeprom;
  1174. u32 reg;
  1175. u16 word;
  1176. u8 *mac;
  1177. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1178. eeprom.data = rt2x00dev;
  1179. eeprom.register_read = rt2400pci_eepromregister_read;
  1180. eeprom.register_write = rt2400pci_eepromregister_write;
  1181. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1182. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1183. eeprom.reg_data_in = 0;
  1184. eeprom.reg_data_out = 0;
  1185. eeprom.reg_data_clock = 0;
  1186. eeprom.reg_chip_select = 0;
  1187. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1188. EEPROM_SIZE / sizeof(u16));
  1189. /*
  1190. * Start validation of the data that has been read.
  1191. */
  1192. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1193. if (!is_valid_ether_addr(mac)) {
  1194. random_ether_addr(mac);
  1195. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1196. }
  1197. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1198. if (word == 0xffff) {
  1199. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1200. return -EINVAL;
  1201. }
  1202. return 0;
  1203. }
  1204. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1205. {
  1206. u32 reg;
  1207. u16 value;
  1208. u16 eeprom;
  1209. /*
  1210. * Read EEPROM word for configuration.
  1211. */
  1212. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1213. /*
  1214. * Identify RF chipset.
  1215. */
  1216. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1217. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1218. rt2x00_set_chip(rt2x00dev, RT2460, value,
  1219. rt2x00_get_field32(reg, CSR0_REVISION));
  1220. if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) {
  1221. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1222. return -ENODEV;
  1223. }
  1224. /*
  1225. * Identify default antenna configuration.
  1226. */
  1227. rt2x00dev->default_ant.tx =
  1228. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1229. rt2x00dev->default_ant.rx =
  1230. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1231. /*
  1232. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1233. * I am not 100% sure about this, but the legacy drivers do not
  1234. * indicate antenna swapping in software is required when
  1235. * diversity is enabled.
  1236. */
  1237. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1238. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1239. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1240. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1241. /*
  1242. * Store led mode, for correct led behaviour.
  1243. */
  1244. #ifdef CONFIG_RT2X00_LIB_LEDS
  1245. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1246. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1247. if (value == LED_MODE_TXRX_ACTIVITY ||
  1248. value == LED_MODE_DEFAULT ||
  1249. value == LED_MODE_ASUS)
  1250. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1251. LED_TYPE_ACTIVITY);
  1252. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1253. /*
  1254. * Detect if this device has an hardware controlled radio.
  1255. */
  1256. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1257. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1258. /*
  1259. * Check if the BBP tuning should be enabled.
  1260. */
  1261. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1262. __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
  1263. return 0;
  1264. }
  1265. /*
  1266. * RF value list for RF2420 & RF2421
  1267. * Supports: 2.4 GHz
  1268. */
  1269. static const struct rf_channel rf_vals_b[] = {
  1270. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1271. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1272. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1273. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1274. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1275. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1276. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1277. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1278. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1279. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1280. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1281. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1282. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1283. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1284. };
  1285. static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1286. {
  1287. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1288. struct channel_info *info;
  1289. char *tx_power;
  1290. unsigned int i;
  1291. /*
  1292. * Initialize all hw fields.
  1293. */
  1294. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1295. IEEE80211_HW_SIGNAL_DBM |
  1296. IEEE80211_HW_SUPPORTS_PS |
  1297. IEEE80211_HW_PS_NULLFUNC_STACK;
  1298. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1299. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1300. rt2x00_eeprom_addr(rt2x00dev,
  1301. EEPROM_MAC_ADDR_0));
  1302. /*
  1303. * Initialize hw_mode information.
  1304. */
  1305. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1306. spec->supported_rates = SUPPORT_RATE_CCK;
  1307. spec->num_channels = ARRAY_SIZE(rf_vals_b);
  1308. spec->channels = rf_vals_b;
  1309. /*
  1310. * Create channel information array
  1311. */
  1312. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  1313. if (!info)
  1314. return -ENOMEM;
  1315. spec->channels_info = info;
  1316. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1317. for (i = 0; i < 14; i++) {
  1318. info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER);
  1319. info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1320. }
  1321. return 0;
  1322. }
  1323. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1324. {
  1325. int retval;
  1326. /*
  1327. * Allocate eeprom data.
  1328. */
  1329. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1330. if (retval)
  1331. return retval;
  1332. retval = rt2400pci_init_eeprom(rt2x00dev);
  1333. if (retval)
  1334. return retval;
  1335. /*
  1336. * Initialize hw specifications.
  1337. */
  1338. retval = rt2400pci_probe_hw_mode(rt2x00dev);
  1339. if (retval)
  1340. return retval;
  1341. /*
  1342. * This device requires the atim queue and DMA-mapped skbs.
  1343. */
  1344. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1345. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1346. /*
  1347. * Set the rssi offset.
  1348. */
  1349. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1350. return 0;
  1351. }
  1352. /*
  1353. * IEEE80211 stack callback functions.
  1354. */
  1355. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1356. const struct ieee80211_tx_queue_params *params)
  1357. {
  1358. struct rt2x00_dev *rt2x00dev = hw->priv;
  1359. /*
  1360. * We don't support variating cw_min and cw_max variables
  1361. * per queue. So by default we only configure the TX queue,
  1362. * and ignore all other configurations.
  1363. */
  1364. if (queue != 0)
  1365. return -EINVAL;
  1366. if (rt2x00mac_conf_tx(hw, queue, params))
  1367. return -EINVAL;
  1368. /*
  1369. * Write configuration to register.
  1370. */
  1371. rt2400pci_config_cw(rt2x00dev,
  1372. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1373. return 0;
  1374. }
  1375. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1376. {
  1377. struct rt2x00_dev *rt2x00dev = hw->priv;
  1378. u64 tsf;
  1379. u32 reg;
  1380. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1381. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1382. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1383. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1384. return tsf;
  1385. }
  1386. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1387. {
  1388. struct rt2x00_dev *rt2x00dev = hw->priv;
  1389. u32 reg;
  1390. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1391. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1392. }
  1393. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1394. .tx = rt2x00mac_tx,
  1395. .start = rt2x00mac_start,
  1396. .stop = rt2x00mac_stop,
  1397. .add_interface = rt2x00mac_add_interface,
  1398. .remove_interface = rt2x00mac_remove_interface,
  1399. .config = rt2x00mac_config,
  1400. .configure_filter = rt2x00mac_configure_filter,
  1401. .sw_scan_start = rt2x00mac_sw_scan_start,
  1402. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  1403. .get_stats = rt2x00mac_get_stats,
  1404. .bss_info_changed = rt2x00mac_bss_info_changed,
  1405. .conf_tx = rt2400pci_conf_tx,
  1406. .get_tsf = rt2400pci_get_tsf,
  1407. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1408. .rfkill_poll = rt2x00mac_rfkill_poll,
  1409. .flush = rt2x00mac_flush,
  1410. };
  1411. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1412. .irq_handler = rt2400pci_interrupt,
  1413. .irq_handler_thread = rt2400pci_interrupt_thread,
  1414. .probe_hw = rt2400pci_probe_hw,
  1415. .initialize = rt2x00pci_initialize,
  1416. .uninitialize = rt2x00pci_uninitialize,
  1417. .get_entry_state = rt2400pci_get_entry_state,
  1418. .clear_entry = rt2400pci_clear_entry,
  1419. .set_device_state = rt2400pci_set_device_state,
  1420. .rfkill_poll = rt2400pci_rfkill_poll,
  1421. .link_stats = rt2400pci_link_stats,
  1422. .reset_tuner = rt2400pci_reset_tuner,
  1423. .link_tuner = rt2400pci_link_tuner,
  1424. .start_queue = rt2400pci_start_queue,
  1425. .kick_queue = rt2400pci_kick_queue,
  1426. .stop_queue = rt2400pci_stop_queue,
  1427. .write_tx_desc = rt2400pci_write_tx_desc,
  1428. .write_beacon = rt2400pci_write_beacon,
  1429. .fill_rxdone = rt2400pci_fill_rxdone,
  1430. .config_filter = rt2400pci_config_filter,
  1431. .config_intf = rt2400pci_config_intf,
  1432. .config_erp = rt2400pci_config_erp,
  1433. .config_ant = rt2400pci_config_ant,
  1434. .config = rt2400pci_config,
  1435. };
  1436. static const struct data_queue_desc rt2400pci_queue_rx = {
  1437. .entry_num = 24,
  1438. .data_size = DATA_FRAME_SIZE,
  1439. .desc_size = RXD_DESC_SIZE,
  1440. .priv_size = sizeof(struct queue_entry_priv_pci),
  1441. };
  1442. static const struct data_queue_desc rt2400pci_queue_tx = {
  1443. .entry_num = 24,
  1444. .data_size = DATA_FRAME_SIZE,
  1445. .desc_size = TXD_DESC_SIZE,
  1446. .priv_size = sizeof(struct queue_entry_priv_pci),
  1447. };
  1448. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1449. .entry_num = 1,
  1450. .data_size = MGMT_FRAME_SIZE,
  1451. .desc_size = TXD_DESC_SIZE,
  1452. .priv_size = sizeof(struct queue_entry_priv_pci),
  1453. };
  1454. static const struct data_queue_desc rt2400pci_queue_atim = {
  1455. .entry_num = 8,
  1456. .data_size = DATA_FRAME_SIZE,
  1457. .desc_size = TXD_DESC_SIZE,
  1458. .priv_size = sizeof(struct queue_entry_priv_pci),
  1459. };
  1460. static const struct rt2x00_ops rt2400pci_ops = {
  1461. .name = KBUILD_MODNAME,
  1462. .max_sta_intf = 1,
  1463. .max_ap_intf = 1,
  1464. .eeprom_size = EEPROM_SIZE,
  1465. .rf_size = RF_SIZE,
  1466. .tx_queues = NUM_TX_QUEUES,
  1467. .extra_tx_headroom = 0,
  1468. .rx = &rt2400pci_queue_rx,
  1469. .tx = &rt2400pci_queue_tx,
  1470. .bcn = &rt2400pci_queue_bcn,
  1471. .atim = &rt2400pci_queue_atim,
  1472. .lib = &rt2400pci_rt2x00_ops,
  1473. .hw = &rt2400pci_mac80211_ops,
  1474. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1475. .debugfs = &rt2400pci_rt2x00debug,
  1476. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1477. };
  1478. /*
  1479. * RT2400pci module information.
  1480. */
  1481. static DEFINE_PCI_DEVICE_TABLE(rt2400pci_device_table) = {
  1482. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1483. { 0, }
  1484. };
  1485. MODULE_AUTHOR(DRV_PROJECT);
  1486. MODULE_VERSION(DRV_VERSION);
  1487. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1488. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1489. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1490. MODULE_LICENSE("GPL");
  1491. static struct pci_driver rt2400pci_driver = {
  1492. .name = KBUILD_MODNAME,
  1493. .id_table = rt2400pci_device_table,
  1494. .probe = rt2x00pci_probe,
  1495. .remove = __devexit_p(rt2x00pci_remove),
  1496. .suspend = rt2x00pci_suspend,
  1497. .resume = rt2x00pci_resume,
  1498. };
  1499. static int __init rt2400pci_init(void)
  1500. {
  1501. return pci_register_driver(&rt2400pci_driver);
  1502. }
  1503. static void __exit rt2400pci_exit(void)
  1504. {
  1505. pci_unregister_driver(&rt2400pci_driver);
  1506. }
  1507. module_init(rt2400pci_init);
  1508. module_exit(rt2400pci_exit);