hw.h 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9485_PCIE 0x0032
  41. #define AR5416_AR9100_DEVID 0x000b
  42. #define AR_SUBVENDOR_ID_NOG 0x0e11
  43. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  44. #define AR5416_MAGIC 0x19641014
  45. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  46. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  47. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  48. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  49. #define ATH_DEFAULT_NOISE_FLOOR -95
  50. #define ATH9K_RSSI_BAD -128
  51. #define ATH9K_NUM_CHANNELS 38
  52. /* Register read/write primitives */
  53. #define REG_WRITE(_ah, _reg, _val) \
  54. ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
  55. #define REG_READ(_ah, _reg) \
  56. ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
  57. #define ENABLE_REGWRITE_BUFFER(_ah) \
  58. do { \
  59. if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
  60. ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
  61. } while (0)
  62. #define REGWRITE_BUFFER_FLUSH(_ah) \
  63. do { \
  64. if (ath9k_hw_common(_ah)->ops->write_flush) \
  65. ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
  66. } while (0)
  67. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  68. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  69. #define REG_RMW(_a, _r, _set, _clr) \
  70. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  71. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  72. REG_WRITE(_a, _r, \
  73. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  74. #define REG_READ_FIELD(_a, _r, _f) \
  75. (((REG_READ(_a, _r) & _f) >> _f##_S))
  76. #define REG_SET_BIT(_a, _r, _f) \
  77. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  78. #define REG_CLR_BIT(_a, _r, _f) \
  79. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  80. #define DO_DELAY(x) do { \
  81. if ((++(x) % 64) == 0) \
  82. udelay(1); \
  83. } while (0)
  84. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  85. int r; \
  86. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  87. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  88. INI_RA((iniarray), r, (column))); \
  89. DO_DELAY(regWr); \
  90. } \
  91. } while (0)
  92. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  93. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  94. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  95. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  96. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  97. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  98. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  99. #define AR_GPIOD_MASK 0x00001FFF
  100. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  101. #define BASE_ACTIVATE_DELAY 100
  102. #define RTC_PLL_SETTLE_DELAY 100
  103. #define COEF_SCALE_S 24
  104. #define HT40_CHANNEL_CENTER_SHIFT 10
  105. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  106. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  107. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  108. #define ATH9K_NUM_QUEUES 10
  109. #define MAX_RATE_POWER 63
  110. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  111. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  112. #define AH_TIME_QUANTUM 10
  113. #define AR_KEYTABLE_SIZE 128
  114. #define POWER_UP_TIME 10000
  115. #define SPUR_RSSI_THRESH 40
  116. #define CAB_TIMEOUT_VAL 10
  117. #define BEACON_TIMEOUT_VAL 10
  118. #define MIN_BEACON_TIMEOUT_VAL 1
  119. #define SLEEP_SLOP 3
  120. #define INIT_CONFIG_STATUS 0x00000000
  121. #define INIT_RSSI_THR 0x00000700
  122. #define INIT_BCON_CNTRL_REG 0x00000000
  123. #define TU_TO_USEC(_tu) ((_tu) << 10)
  124. #define ATH9K_HW_RX_HP_QDEPTH 16
  125. #define ATH9K_HW_RX_LP_QDEPTH 128
  126. #define PAPRD_GAIN_TABLE_ENTRIES 32
  127. #define PAPRD_TABLE_SZ 24
  128. enum ath_hw_txq_subtype {
  129. ATH_TXQ_AC_BE = 0,
  130. ATH_TXQ_AC_BK = 1,
  131. ATH_TXQ_AC_VI = 2,
  132. ATH_TXQ_AC_VO = 3,
  133. };
  134. enum ath_ini_subsys {
  135. ATH_INI_PRE = 0,
  136. ATH_INI_CORE,
  137. ATH_INI_POST,
  138. ATH_INI_NUM_SPLIT,
  139. };
  140. enum ath9k_hw_caps {
  141. ATH9K_HW_CAP_HT = BIT(0),
  142. ATH9K_HW_CAP_RFSILENT = BIT(1),
  143. ATH9K_HW_CAP_CST = BIT(2),
  144. ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
  145. ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
  146. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
  147. ATH9K_HW_CAP_EDMA = BIT(6),
  148. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
  149. ATH9K_HW_CAP_LDPC = BIT(8),
  150. ATH9K_HW_CAP_FASTCLOCK = BIT(9),
  151. ATH9K_HW_CAP_SGI_20 = BIT(10),
  152. ATH9K_HW_CAP_PAPRD = BIT(11),
  153. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
  154. ATH9K_HW_CAP_2GHZ = BIT(13),
  155. ATH9K_HW_CAP_5GHZ = BIT(14),
  156. ATH9K_HW_CAP_APM = BIT(15),
  157. };
  158. struct ath9k_hw_capabilities {
  159. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  160. u16 total_queues;
  161. u16 keycache_size;
  162. u16 low_5ghz_chan, high_5ghz_chan;
  163. u16 low_2ghz_chan, high_2ghz_chan;
  164. u16 rts_aggr_limit;
  165. u8 tx_chainmask;
  166. u8 rx_chainmask;
  167. u8 max_txchains;
  168. u8 max_rxchains;
  169. u16 tx_triglevel_max;
  170. u16 reg_cap;
  171. u8 num_gpio_pins;
  172. u8 rx_hp_qdepth;
  173. u8 rx_lp_qdepth;
  174. u8 rx_status_len;
  175. u8 tx_desc_len;
  176. u8 txs_len;
  177. u16 pcie_lcr_offset;
  178. bool pcie_lcr_extsync_en;
  179. };
  180. struct ath9k_ops_config {
  181. int dma_beacon_response_time;
  182. int sw_beacon_response_time;
  183. int additional_swba_backoff;
  184. int ack_6mb;
  185. u32 cwm_ignore_extcca;
  186. u8 pcie_powersave_enable;
  187. bool pcieSerDesWrite;
  188. u8 pcie_clock_req;
  189. u32 pcie_waen;
  190. u8 analog_shiftreg;
  191. u8 ht_enable;
  192. u8 paprd_disable;
  193. u32 ofdm_trig_low;
  194. u32 ofdm_trig_high;
  195. u32 cck_trig_high;
  196. u32 cck_trig_low;
  197. u32 enable_ani;
  198. int serialize_regmode;
  199. bool rx_intr_mitigation;
  200. bool tx_intr_mitigation;
  201. #define SPUR_DISABLE 0
  202. #define SPUR_ENABLE_IOCTL 1
  203. #define SPUR_ENABLE_EEPROM 2
  204. #define AR_SPUR_5413_1 1640
  205. #define AR_SPUR_5413_2 1200
  206. #define AR_NO_SPUR 0x8000
  207. #define AR_BASE_FREQ_2GHZ 2300
  208. #define AR_BASE_FREQ_5GHZ 4900
  209. #define AR_SPUR_FEEQ_BOUND_HT40 19
  210. #define AR_SPUR_FEEQ_BOUND_HT20 10
  211. int spurmode;
  212. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  213. u8 max_txtrig_level;
  214. u16 ani_poll_interval; /* ANI poll interval in ms */
  215. };
  216. enum ath9k_int {
  217. ATH9K_INT_RX = 0x00000001,
  218. ATH9K_INT_RXDESC = 0x00000002,
  219. ATH9K_INT_RXHP = 0x00000001,
  220. ATH9K_INT_RXLP = 0x00000002,
  221. ATH9K_INT_RXNOFRM = 0x00000008,
  222. ATH9K_INT_RXEOL = 0x00000010,
  223. ATH9K_INT_RXORN = 0x00000020,
  224. ATH9K_INT_TX = 0x00000040,
  225. ATH9K_INT_TXDESC = 0x00000080,
  226. ATH9K_INT_TIM_TIMER = 0x00000100,
  227. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  228. ATH9K_INT_TXURN = 0x00000800,
  229. ATH9K_INT_MIB = 0x00001000,
  230. ATH9K_INT_RXPHY = 0x00004000,
  231. ATH9K_INT_RXKCM = 0x00008000,
  232. ATH9K_INT_SWBA = 0x00010000,
  233. ATH9K_INT_BMISS = 0x00040000,
  234. ATH9K_INT_BNR = 0x00100000,
  235. ATH9K_INT_TIM = 0x00200000,
  236. ATH9K_INT_DTIM = 0x00400000,
  237. ATH9K_INT_DTIMSYNC = 0x00800000,
  238. ATH9K_INT_GPIO = 0x01000000,
  239. ATH9K_INT_CABEND = 0x02000000,
  240. ATH9K_INT_TSFOOR = 0x04000000,
  241. ATH9K_INT_GENTIMER = 0x08000000,
  242. ATH9K_INT_CST = 0x10000000,
  243. ATH9K_INT_GTT = 0x20000000,
  244. ATH9K_INT_FATAL = 0x40000000,
  245. ATH9K_INT_GLOBAL = 0x80000000,
  246. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  247. ATH9K_INT_DTIM |
  248. ATH9K_INT_DTIMSYNC |
  249. ATH9K_INT_TSFOOR |
  250. ATH9K_INT_CABEND,
  251. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  252. ATH9K_INT_RXDESC |
  253. ATH9K_INT_RXEOL |
  254. ATH9K_INT_RXORN |
  255. ATH9K_INT_TXURN |
  256. ATH9K_INT_TXDESC |
  257. ATH9K_INT_MIB |
  258. ATH9K_INT_RXPHY |
  259. ATH9K_INT_RXKCM |
  260. ATH9K_INT_SWBA |
  261. ATH9K_INT_BMISS |
  262. ATH9K_INT_GPIO,
  263. ATH9K_INT_NOCARD = 0xffffffff
  264. };
  265. #define CHANNEL_CW_INT 0x00002
  266. #define CHANNEL_CCK 0x00020
  267. #define CHANNEL_OFDM 0x00040
  268. #define CHANNEL_2GHZ 0x00080
  269. #define CHANNEL_5GHZ 0x00100
  270. #define CHANNEL_PASSIVE 0x00200
  271. #define CHANNEL_DYN 0x00400
  272. #define CHANNEL_HALF 0x04000
  273. #define CHANNEL_QUARTER 0x08000
  274. #define CHANNEL_HT20 0x10000
  275. #define CHANNEL_HT40PLUS 0x20000
  276. #define CHANNEL_HT40MINUS 0x40000
  277. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  278. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  279. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  280. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  281. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  282. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  283. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  284. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  285. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  286. #define CHANNEL_ALL \
  287. (CHANNEL_OFDM| \
  288. CHANNEL_CCK| \
  289. CHANNEL_2GHZ | \
  290. CHANNEL_5GHZ | \
  291. CHANNEL_HT20 | \
  292. CHANNEL_HT40PLUS | \
  293. CHANNEL_HT40MINUS)
  294. struct ath9k_hw_cal_data {
  295. u16 channel;
  296. u32 channelFlags;
  297. int32_t CalValid;
  298. int8_t iCoff;
  299. int8_t qCoff;
  300. bool paprd_done;
  301. bool nfcal_pending;
  302. bool nfcal_interference;
  303. u16 small_signal_gain[AR9300_MAX_CHAINS];
  304. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  305. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  306. };
  307. struct ath9k_channel {
  308. struct ieee80211_channel *chan;
  309. struct ar5416AniState ani;
  310. u16 channel;
  311. u32 channelFlags;
  312. u32 chanmode;
  313. s16 noisefloor;
  314. };
  315. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  316. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  317. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  318. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  319. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  320. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  321. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  322. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  323. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  324. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  325. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  326. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  327. /* These macros check chanmode and not channelFlags */
  328. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  329. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  330. ((_c)->chanmode == CHANNEL_G_HT20))
  331. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  332. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  333. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  334. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  335. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  336. enum ath9k_power_mode {
  337. ATH9K_PM_AWAKE = 0,
  338. ATH9K_PM_FULL_SLEEP,
  339. ATH9K_PM_NETWORK_SLEEP,
  340. ATH9K_PM_UNDEFINED
  341. };
  342. enum ath9k_tp_scale {
  343. ATH9K_TP_SCALE_MAX = 0,
  344. ATH9K_TP_SCALE_50,
  345. ATH9K_TP_SCALE_25,
  346. ATH9K_TP_SCALE_12,
  347. ATH9K_TP_SCALE_MIN
  348. };
  349. enum ser_reg_mode {
  350. SER_REG_MODE_OFF = 0,
  351. SER_REG_MODE_ON = 1,
  352. SER_REG_MODE_AUTO = 2,
  353. };
  354. enum ath9k_rx_qtype {
  355. ATH9K_RX_QUEUE_HP,
  356. ATH9K_RX_QUEUE_LP,
  357. ATH9K_RX_QUEUE_MAX,
  358. };
  359. struct ath9k_beacon_state {
  360. u32 bs_nexttbtt;
  361. u32 bs_nextdtim;
  362. u32 bs_intval;
  363. #define ATH9K_BEACON_PERIOD 0x0000ffff
  364. #define ATH9K_BEACON_ENA 0x00800000
  365. #define ATH9K_BEACON_RESET_TSF 0x01000000
  366. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  367. u32 bs_dtimperiod;
  368. u16 bs_cfpperiod;
  369. u16 bs_cfpmaxduration;
  370. u32 bs_cfpnext;
  371. u16 bs_timoffset;
  372. u16 bs_bmissthreshold;
  373. u32 bs_sleepduration;
  374. u32 bs_tsfoor_threshold;
  375. };
  376. struct chan_centers {
  377. u16 synth_center;
  378. u16 ctl_center;
  379. u16 ext_center;
  380. };
  381. enum {
  382. ATH9K_RESET_POWER_ON,
  383. ATH9K_RESET_WARM,
  384. ATH9K_RESET_COLD,
  385. };
  386. struct ath9k_hw_version {
  387. u32 magic;
  388. u16 devid;
  389. u16 subvendorid;
  390. u32 macVersion;
  391. u16 macRev;
  392. u16 phyRev;
  393. u16 analog5GhzRev;
  394. u16 analog2GhzRev;
  395. u16 subsysid;
  396. enum ath_usb_dev usbdev;
  397. };
  398. /* Generic TSF timer definitions */
  399. #define ATH_MAX_GEN_TIMER 16
  400. #define AR_GENTMR_BIT(_index) (1 << (_index))
  401. /*
  402. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  403. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  404. */
  405. #define debruijn32 0x077CB531U
  406. struct ath_gen_timer_configuration {
  407. u32 next_addr;
  408. u32 period_addr;
  409. u32 mode_addr;
  410. u32 mode_mask;
  411. };
  412. struct ath_gen_timer {
  413. void (*trigger)(void *arg);
  414. void (*overflow)(void *arg);
  415. void *arg;
  416. u8 index;
  417. };
  418. struct ath_gen_timer_table {
  419. u32 gen_timer_index[32];
  420. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  421. union {
  422. unsigned long timer_bits;
  423. u16 val;
  424. } timer_mask;
  425. };
  426. struct ath_hw_antcomb_conf {
  427. u8 main_lna_conf;
  428. u8 alt_lna_conf;
  429. u8 fast_div_bias;
  430. };
  431. /**
  432. * struct ath_hw_radar_conf - radar detection initialization parameters
  433. *
  434. * @pulse_inband: threshold for checking the ratio of in-band power
  435. * to total power for short radar pulses (half dB steps)
  436. * @pulse_inband_step: threshold for checking an in-band power to total
  437. * power ratio increase for short radar pulses (half dB steps)
  438. * @pulse_height: threshold for detecting the beginning of a short
  439. * radar pulse (dB step)
  440. * @pulse_rssi: threshold for detecting if a short radar pulse is
  441. * gone (dB step)
  442. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  443. *
  444. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  445. * @radar_inband: threshold for checking the ratio of in-band power
  446. * to total power for long radar pulses (half dB steps)
  447. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  448. *
  449. * @ext_channel: enable extension channel radar detection
  450. */
  451. struct ath_hw_radar_conf {
  452. unsigned int pulse_inband;
  453. unsigned int pulse_inband_step;
  454. unsigned int pulse_height;
  455. unsigned int pulse_rssi;
  456. unsigned int pulse_maxlen;
  457. unsigned int radar_rssi;
  458. unsigned int radar_inband;
  459. int fir_power;
  460. bool ext_channel;
  461. };
  462. /**
  463. * struct ath_hw_private_ops - callbacks used internally by hardware code
  464. *
  465. * This structure contains private callbacks designed to only be used internally
  466. * by the hardware core.
  467. *
  468. * @init_cal_settings: setup types of calibrations supported
  469. * @init_cal: starts actual calibration
  470. *
  471. * @init_mode_regs: Initializes mode registers
  472. * @init_mode_gain_regs: Initialize TX/RX gain registers
  473. *
  474. * @rf_set_freq: change frequency
  475. * @spur_mitigate_freq: spur mitigation
  476. * @rf_alloc_ext_banks:
  477. * @rf_free_ext_banks:
  478. * @set_rf_regs:
  479. * @compute_pll_control: compute the PLL control value to use for
  480. * AR_RTC_PLL_CONTROL for a given channel
  481. * @setup_calibration: set up calibration
  482. * @iscal_supported: used to query if a type of calibration is supported
  483. *
  484. * @ani_cache_ini_regs: cache the values for ANI from the initial
  485. * register settings through the register initialization.
  486. */
  487. struct ath_hw_private_ops {
  488. /* Calibration ops */
  489. void (*init_cal_settings)(struct ath_hw *ah);
  490. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  491. void (*init_mode_regs)(struct ath_hw *ah);
  492. void (*init_mode_gain_regs)(struct ath_hw *ah);
  493. void (*setup_calibration)(struct ath_hw *ah,
  494. struct ath9k_cal_list *currCal);
  495. /* PHY ops */
  496. int (*rf_set_freq)(struct ath_hw *ah,
  497. struct ath9k_channel *chan);
  498. void (*spur_mitigate_freq)(struct ath_hw *ah,
  499. struct ath9k_channel *chan);
  500. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  501. void (*rf_free_ext_banks)(struct ath_hw *ah);
  502. bool (*set_rf_regs)(struct ath_hw *ah,
  503. struct ath9k_channel *chan,
  504. u16 modesIndex);
  505. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  506. void (*init_bb)(struct ath_hw *ah,
  507. struct ath9k_channel *chan);
  508. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  509. void (*olc_init)(struct ath_hw *ah);
  510. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  511. void (*mark_phy_inactive)(struct ath_hw *ah);
  512. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  513. bool (*rfbus_req)(struct ath_hw *ah);
  514. void (*rfbus_done)(struct ath_hw *ah);
  515. void (*restore_chainmask)(struct ath_hw *ah);
  516. void (*set_diversity)(struct ath_hw *ah, bool value);
  517. u32 (*compute_pll_control)(struct ath_hw *ah,
  518. struct ath9k_channel *chan);
  519. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  520. int param);
  521. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  522. void (*set_radar_params)(struct ath_hw *ah,
  523. struct ath_hw_radar_conf *conf);
  524. /* ANI */
  525. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  526. };
  527. /**
  528. * struct ath_hw_ops - callbacks used by hardware code and driver code
  529. *
  530. * This structure contains callbacks designed to to be used internally by
  531. * hardware code and also by the lower level driver.
  532. *
  533. * @config_pci_powersave:
  534. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  535. */
  536. struct ath_hw_ops {
  537. void (*config_pci_powersave)(struct ath_hw *ah,
  538. int restore,
  539. int power_off);
  540. void (*rx_enable)(struct ath_hw *ah);
  541. void (*set_desc_link)(void *ds, u32 link);
  542. void (*get_desc_link)(void *ds, u32 **link);
  543. bool (*calibrate)(struct ath_hw *ah,
  544. struct ath9k_channel *chan,
  545. u8 rxchainmask,
  546. bool longcal);
  547. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  548. void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
  549. bool is_firstseg, bool is_is_lastseg,
  550. const void *ds0, dma_addr_t buf_addr,
  551. unsigned int qcu);
  552. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  553. struct ath_tx_status *ts);
  554. void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
  555. u32 pktLen, enum ath9k_pkt_type type,
  556. u32 txPower, u32 keyIx,
  557. enum ath9k_key_type keyType,
  558. u32 flags);
  559. void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
  560. void *lastds,
  561. u32 durUpdateEn, u32 rtsctsRate,
  562. u32 rtsctsDuration,
  563. struct ath9k_11n_rate_series series[],
  564. u32 nseries, u32 flags);
  565. void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
  566. u32 aggrLen);
  567. void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
  568. u32 numDelims);
  569. void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
  570. void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
  571. void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
  572. u32 burstDuration);
  573. void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
  574. u32 vmf);
  575. };
  576. struct ath_nf_limits {
  577. s16 max;
  578. s16 min;
  579. s16 nominal;
  580. };
  581. /* ah_flags */
  582. #define AH_USE_EEPROM 0x1
  583. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  584. struct ath_hw {
  585. struct ieee80211_hw *hw;
  586. struct ath_common common;
  587. struct ath9k_hw_version hw_version;
  588. struct ath9k_ops_config config;
  589. struct ath9k_hw_capabilities caps;
  590. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  591. struct ath9k_channel *curchan;
  592. union {
  593. struct ar5416_eeprom_def def;
  594. struct ar5416_eeprom_4k map4k;
  595. struct ar9287_eeprom map9287;
  596. struct ar9300_eeprom ar9300_eep;
  597. } eeprom;
  598. const struct eeprom_ops *eep_ops;
  599. bool sw_mgmt_crypto;
  600. bool is_pciexpress;
  601. bool is_monitoring;
  602. bool need_an_top2_fixup;
  603. u16 tx_trig_level;
  604. u32 nf_regs[6];
  605. struct ath_nf_limits nf_2g;
  606. struct ath_nf_limits nf_5g;
  607. u16 rfsilent;
  608. u32 rfkill_gpio;
  609. u32 rfkill_polarity;
  610. u32 ah_flags;
  611. bool htc_reset_init;
  612. enum nl80211_iftype opmode;
  613. enum ath9k_power_mode power_mode;
  614. struct ath9k_hw_cal_data *caldata;
  615. struct ath9k_pacal_info pacal_info;
  616. struct ar5416Stats stats;
  617. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  618. int16_t curchan_rad_index;
  619. enum ath9k_int imask;
  620. u32 imrs2_reg;
  621. u32 txok_interrupt_mask;
  622. u32 txerr_interrupt_mask;
  623. u32 txdesc_interrupt_mask;
  624. u32 txeol_interrupt_mask;
  625. u32 txurn_interrupt_mask;
  626. bool chip_fullsleep;
  627. u32 atim_window;
  628. /* Calibration */
  629. u32 supp_cals;
  630. struct ath9k_cal_list iq_caldata;
  631. struct ath9k_cal_list adcgain_caldata;
  632. struct ath9k_cal_list adcdc_caldata;
  633. struct ath9k_cal_list tempCompCalData;
  634. struct ath9k_cal_list *cal_list;
  635. struct ath9k_cal_list *cal_list_last;
  636. struct ath9k_cal_list *cal_list_curr;
  637. #define totalPowerMeasI meas0.unsign
  638. #define totalPowerMeasQ meas1.unsign
  639. #define totalIqCorrMeas meas2.sign
  640. #define totalAdcIOddPhase meas0.unsign
  641. #define totalAdcIEvenPhase meas1.unsign
  642. #define totalAdcQOddPhase meas2.unsign
  643. #define totalAdcQEvenPhase meas3.unsign
  644. #define totalAdcDcOffsetIOddPhase meas0.sign
  645. #define totalAdcDcOffsetIEvenPhase meas1.sign
  646. #define totalAdcDcOffsetQOddPhase meas2.sign
  647. #define totalAdcDcOffsetQEvenPhase meas3.sign
  648. union {
  649. u32 unsign[AR5416_MAX_CHAINS];
  650. int32_t sign[AR5416_MAX_CHAINS];
  651. } meas0;
  652. union {
  653. u32 unsign[AR5416_MAX_CHAINS];
  654. int32_t sign[AR5416_MAX_CHAINS];
  655. } meas1;
  656. union {
  657. u32 unsign[AR5416_MAX_CHAINS];
  658. int32_t sign[AR5416_MAX_CHAINS];
  659. } meas2;
  660. union {
  661. u32 unsign[AR5416_MAX_CHAINS];
  662. int32_t sign[AR5416_MAX_CHAINS];
  663. } meas3;
  664. u16 cal_samples;
  665. u32 sta_id1_defaults;
  666. u32 misc_mode;
  667. enum {
  668. AUTO_32KHZ,
  669. USE_32KHZ,
  670. DONT_USE_32KHZ,
  671. } enable_32kHz_clock;
  672. /* Private to hardware code */
  673. struct ath_hw_private_ops private_ops;
  674. /* Accessed by the lower level driver */
  675. struct ath_hw_ops ops;
  676. /* Used to program the radio on non single-chip devices */
  677. u32 *analogBank0Data;
  678. u32 *analogBank1Data;
  679. u32 *analogBank2Data;
  680. u32 *analogBank3Data;
  681. u32 *analogBank6Data;
  682. u32 *analogBank6TPCData;
  683. u32 *analogBank7Data;
  684. u32 *addac5416_21;
  685. u32 *bank6Temp;
  686. u8 txpower_limit;
  687. int coverage_class;
  688. u32 slottime;
  689. u32 globaltxtimeout;
  690. /* ANI */
  691. u32 proc_phyerr;
  692. u32 aniperiod;
  693. int totalSizeDesired[5];
  694. int coarse_high[5];
  695. int coarse_low[5];
  696. int firpwr[5];
  697. enum ath9k_ani_cmd ani_function;
  698. /* Bluetooth coexistance */
  699. struct ath_btcoex_hw btcoex_hw;
  700. u32 intr_txqs;
  701. u8 txchainmask;
  702. u8 rxchainmask;
  703. struct ath_hw_radar_conf radar_conf;
  704. u32 originalGain[22];
  705. int initPDADC;
  706. int PDADCdelta;
  707. u8 led_pin;
  708. struct ar5416IniArray iniModes;
  709. struct ar5416IniArray iniCommon;
  710. struct ar5416IniArray iniBank0;
  711. struct ar5416IniArray iniBB_RfGain;
  712. struct ar5416IniArray iniBank1;
  713. struct ar5416IniArray iniBank2;
  714. struct ar5416IniArray iniBank3;
  715. struct ar5416IniArray iniBank6;
  716. struct ar5416IniArray iniBank6TPC;
  717. struct ar5416IniArray iniBank7;
  718. struct ar5416IniArray iniAddac;
  719. struct ar5416IniArray iniPcieSerdes;
  720. struct ar5416IniArray iniPcieSerdesLowPower;
  721. struct ar5416IniArray iniModesAdditional;
  722. struct ar5416IniArray iniModesRxGain;
  723. struct ar5416IniArray iniModesTxGain;
  724. struct ar5416IniArray iniModes_9271_1_0_only;
  725. struct ar5416IniArray iniCckfirNormal;
  726. struct ar5416IniArray iniCckfirJapan2484;
  727. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  728. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  729. struct ar5416IniArray iniModes_9271_ANI_reg;
  730. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  731. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  732. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  733. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  734. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  735. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  736. u32 intr_gen_timer_trigger;
  737. u32 intr_gen_timer_thresh;
  738. struct ath_gen_timer_table hw_gen_timers;
  739. struct ar9003_txs *ts_ring;
  740. void *ts_start;
  741. u32 ts_paddr_start;
  742. u32 ts_paddr_end;
  743. u16 ts_tail;
  744. u8 ts_size;
  745. u32 bb_watchdog_last_status;
  746. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  747. unsigned int paprd_target_power;
  748. unsigned int paprd_training_power;
  749. unsigned int paprd_ratemask;
  750. unsigned int paprd_ratemask_ht40;
  751. bool paprd_table_write_done;
  752. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  753. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  754. /*
  755. * Store the permanent value of Reg 0x4004in WARegVal
  756. * so we dont have to R/M/W. We should not be reading
  757. * this register when in sleep states.
  758. */
  759. u32 WARegVal;
  760. /* Enterprise mode cap */
  761. u32 ent_mode;
  762. };
  763. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  764. {
  765. return &ah->common;
  766. }
  767. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  768. {
  769. return &(ath9k_hw_common(ah)->regulatory);
  770. }
  771. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  772. {
  773. return &ah->private_ops;
  774. }
  775. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  776. {
  777. return &ah->ops;
  778. }
  779. static inline u8 get_streams(int mask)
  780. {
  781. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  782. }
  783. /* Initialization, Detach, Reset */
  784. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  785. void ath9k_hw_deinit(struct ath_hw *ah);
  786. int ath9k_hw_init(struct ath_hw *ah);
  787. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  788. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  789. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  790. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  791. /* GPIO / RFKILL / Antennae */
  792. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  793. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  794. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  795. u32 ah_signal_type);
  796. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  797. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  798. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  799. void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  800. struct ath_hw_antcomb_conf *antconf);
  801. void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  802. struct ath_hw_antcomb_conf *antconf);
  803. /* General Operation */
  804. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  805. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  806. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  807. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  808. u8 phy, int kbps,
  809. u32 frameLen, u16 rateix, bool shortPreamble);
  810. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  811. struct ath9k_channel *chan,
  812. struct chan_centers *centers);
  813. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  814. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  815. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  816. bool ath9k_hw_disable(struct ath_hw *ah);
  817. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  818. void ath9k_hw_setopmode(struct ath_hw *ah);
  819. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  820. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  821. void ath9k_hw_write_associd(struct ath_hw *ah);
  822. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  823. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  824. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  825. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  826. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  827. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  828. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  829. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  830. const struct ath9k_beacon_state *bs);
  831. bool ath9k_hw_check_alive(struct ath_hw *ah);
  832. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  833. /* Generic hw timer primitives */
  834. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  835. void (*trigger)(void *),
  836. void (*overflow)(void *),
  837. void *arg,
  838. u8 timer_index);
  839. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  840. struct ath_gen_timer *timer,
  841. u32 timer_next,
  842. u32 timer_period);
  843. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  844. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  845. void ath_gen_timer_isr(struct ath_hw *hw);
  846. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  847. /* HTC */
  848. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  849. /* PHY */
  850. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  851. u32 *coef_mantissa, u32 *coef_exponent);
  852. /*
  853. * Code Specific to AR5008, AR9001 or AR9002,
  854. * we stuff these here to avoid callbacks for AR9003.
  855. */
  856. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  857. int ar9002_hw_rf_claim(struct ath_hw *ah);
  858. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  859. void ar9002_hw_update_async_fifo(struct ath_hw *ah);
  860. void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
  861. /*
  862. * Code specific to AR9003, we stuff these here to avoid callbacks
  863. * for older families
  864. */
  865. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  866. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  867. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  868. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  869. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  870. struct ath9k_hw_cal_data *caldata,
  871. int chain);
  872. int ar9003_paprd_create_curve(struct ath_hw *ah,
  873. struct ath9k_hw_cal_data *caldata, int chain);
  874. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  875. int ar9003_paprd_init_table(struct ath_hw *ah);
  876. bool ar9003_paprd_is_done(struct ath_hw *ah);
  877. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  878. /* Hardware family op attach helpers */
  879. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  880. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  881. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  882. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  883. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  884. void ar9002_hw_attach_ops(struct ath_hw *ah);
  885. void ar9003_hw_attach_ops(struct ath_hw *ah);
  886. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  887. /*
  888. * ANI work can be shared between all families but a next
  889. * generation implementation of ANI will be used only for AR9003 only
  890. * for now as the other families still need to be tested with the same
  891. * next generation ANI. Feel free to start testing it though for the
  892. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  893. */
  894. extern int modparam_force_new_ani;
  895. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  896. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  897. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  898. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  899. #define ATH_PCIE_CAP_LINK_L0S 1
  900. #define ATH_PCIE_CAP_LINK_L1 2
  901. #define ATH9K_CLOCK_RATE_CCK 22
  902. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  903. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  904. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  905. #endif