htc_drv_init.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "htc.h"
  17. MODULE_AUTHOR("Atheros Communications");
  18. MODULE_LICENSE("Dual BSD/GPL");
  19. MODULE_DESCRIPTION("Atheros driver 802.11n HTC based wireless devices");
  20. static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
  21. module_param_named(debug, ath9k_debug, uint, 0);
  22. MODULE_PARM_DESC(debug, "Debugging mask");
  23. int htc_modparam_nohwcrypt;
  24. module_param_named(nohwcrypt, htc_modparam_nohwcrypt, int, 0444);
  25. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  26. #define CHAN2G(_freq, _idx) { \
  27. .center_freq = (_freq), \
  28. .hw_value = (_idx), \
  29. .max_power = 20, \
  30. }
  31. #define CHAN5G(_freq, _idx) { \
  32. .band = IEEE80211_BAND_5GHZ, \
  33. .center_freq = (_freq), \
  34. .hw_value = (_idx), \
  35. .max_power = 20, \
  36. }
  37. #define ATH_HTC_BTCOEX_PRODUCT_ID "wb193"
  38. static struct ieee80211_channel ath9k_2ghz_channels[] = {
  39. CHAN2G(2412, 0), /* Channel 1 */
  40. CHAN2G(2417, 1), /* Channel 2 */
  41. CHAN2G(2422, 2), /* Channel 3 */
  42. CHAN2G(2427, 3), /* Channel 4 */
  43. CHAN2G(2432, 4), /* Channel 5 */
  44. CHAN2G(2437, 5), /* Channel 6 */
  45. CHAN2G(2442, 6), /* Channel 7 */
  46. CHAN2G(2447, 7), /* Channel 8 */
  47. CHAN2G(2452, 8), /* Channel 9 */
  48. CHAN2G(2457, 9), /* Channel 10 */
  49. CHAN2G(2462, 10), /* Channel 11 */
  50. CHAN2G(2467, 11), /* Channel 12 */
  51. CHAN2G(2472, 12), /* Channel 13 */
  52. CHAN2G(2484, 13), /* Channel 14 */
  53. };
  54. static struct ieee80211_channel ath9k_5ghz_channels[] = {
  55. /* _We_ call this UNII 1 */
  56. CHAN5G(5180, 14), /* Channel 36 */
  57. CHAN5G(5200, 15), /* Channel 40 */
  58. CHAN5G(5220, 16), /* Channel 44 */
  59. CHAN5G(5240, 17), /* Channel 48 */
  60. /* _We_ call this UNII 2 */
  61. CHAN5G(5260, 18), /* Channel 52 */
  62. CHAN5G(5280, 19), /* Channel 56 */
  63. CHAN5G(5300, 20), /* Channel 60 */
  64. CHAN5G(5320, 21), /* Channel 64 */
  65. /* _We_ call this "Middle band" */
  66. CHAN5G(5500, 22), /* Channel 100 */
  67. CHAN5G(5520, 23), /* Channel 104 */
  68. CHAN5G(5540, 24), /* Channel 108 */
  69. CHAN5G(5560, 25), /* Channel 112 */
  70. CHAN5G(5580, 26), /* Channel 116 */
  71. CHAN5G(5600, 27), /* Channel 120 */
  72. CHAN5G(5620, 28), /* Channel 124 */
  73. CHAN5G(5640, 29), /* Channel 128 */
  74. CHAN5G(5660, 30), /* Channel 132 */
  75. CHAN5G(5680, 31), /* Channel 136 */
  76. CHAN5G(5700, 32), /* Channel 140 */
  77. /* _We_ call this UNII 3 */
  78. CHAN5G(5745, 33), /* Channel 149 */
  79. CHAN5G(5765, 34), /* Channel 153 */
  80. CHAN5G(5785, 35), /* Channel 157 */
  81. CHAN5G(5805, 36), /* Channel 161 */
  82. CHAN5G(5825, 37), /* Channel 165 */
  83. };
  84. /* Atheros hardware rate code addition for short premble */
  85. #define SHPCHECK(__hw_rate, __flags) \
  86. ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04) : 0)
  87. #define RATE(_bitrate, _hw_rate, _flags) { \
  88. .bitrate = (_bitrate), \
  89. .flags = (_flags), \
  90. .hw_value = (_hw_rate), \
  91. .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
  92. }
  93. static struct ieee80211_rate ath9k_legacy_rates[] = {
  94. RATE(10, 0x1b, 0),
  95. RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp : 0x1e */
  96. RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp: 0x1d */
  97. RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE), /* short: 0x1c */
  98. RATE(60, 0x0b, 0),
  99. RATE(90, 0x0f, 0),
  100. RATE(120, 0x0a, 0),
  101. RATE(180, 0x0e, 0),
  102. RATE(240, 0x09, 0),
  103. RATE(360, 0x0d, 0),
  104. RATE(480, 0x08, 0),
  105. RATE(540, 0x0c, 0),
  106. };
  107. static int ath9k_htc_wait_for_target(struct ath9k_htc_priv *priv)
  108. {
  109. int time_left;
  110. if (atomic_read(&priv->htc->tgt_ready) > 0) {
  111. atomic_dec(&priv->htc->tgt_ready);
  112. return 0;
  113. }
  114. /* Firmware can take up to 50ms to get ready, to be safe use 1 second */
  115. time_left = wait_for_completion_timeout(&priv->htc->target_wait, HZ);
  116. if (!time_left) {
  117. dev_err(priv->dev, "ath9k_htc: Target is unresponsive\n");
  118. return -ETIMEDOUT;
  119. }
  120. atomic_dec(&priv->htc->tgt_ready);
  121. return 0;
  122. }
  123. static void ath9k_deinit_priv(struct ath9k_htc_priv *priv)
  124. {
  125. ath9k_htc_exit_debug(priv->ah);
  126. ath9k_hw_deinit(priv->ah);
  127. kfree(priv->ah);
  128. priv->ah = NULL;
  129. }
  130. static void ath9k_deinit_device(struct ath9k_htc_priv *priv)
  131. {
  132. struct ieee80211_hw *hw = priv->hw;
  133. wiphy_rfkill_stop_polling(hw->wiphy);
  134. ath9k_deinit_leds(priv);
  135. ieee80211_unregister_hw(hw);
  136. ath9k_rx_cleanup(priv);
  137. ath9k_tx_cleanup(priv);
  138. ath9k_deinit_priv(priv);
  139. }
  140. static inline int ath9k_htc_connect_svc(struct ath9k_htc_priv *priv,
  141. u16 service_id,
  142. void (*tx) (void *,
  143. struct sk_buff *,
  144. enum htc_endpoint_id,
  145. bool txok),
  146. enum htc_endpoint_id *ep_id)
  147. {
  148. struct htc_service_connreq req;
  149. memset(&req, 0, sizeof(struct htc_service_connreq));
  150. req.service_id = service_id;
  151. req.ep_callbacks.priv = priv;
  152. req.ep_callbacks.rx = ath9k_htc_rxep;
  153. req.ep_callbacks.tx = tx;
  154. return htc_connect_service(priv->htc, &req, ep_id);
  155. }
  156. static int ath9k_init_htc_services(struct ath9k_htc_priv *priv, u16 devid,
  157. u32 drv_info)
  158. {
  159. int ret;
  160. /* WMI CMD*/
  161. ret = ath9k_wmi_connect(priv->htc, priv->wmi, &priv->wmi_cmd_ep);
  162. if (ret)
  163. goto err;
  164. /* Beacon */
  165. ret = ath9k_htc_connect_svc(priv, WMI_BEACON_SVC, ath9k_htc_beaconep,
  166. &priv->beacon_ep);
  167. if (ret)
  168. goto err;
  169. /* CAB */
  170. ret = ath9k_htc_connect_svc(priv, WMI_CAB_SVC, ath9k_htc_txep,
  171. &priv->cab_ep);
  172. if (ret)
  173. goto err;
  174. /* UAPSD */
  175. ret = ath9k_htc_connect_svc(priv, WMI_UAPSD_SVC, ath9k_htc_txep,
  176. &priv->uapsd_ep);
  177. if (ret)
  178. goto err;
  179. /* MGMT */
  180. ret = ath9k_htc_connect_svc(priv, WMI_MGMT_SVC, ath9k_htc_txep,
  181. &priv->mgmt_ep);
  182. if (ret)
  183. goto err;
  184. /* DATA BE */
  185. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BE_SVC, ath9k_htc_txep,
  186. &priv->data_be_ep);
  187. if (ret)
  188. goto err;
  189. /* DATA BK */
  190. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BK_SVC, ath9k_htc_txep,
  191. &priv->data_bk_ep);
  192. if (ret)
  193. goto err;
  194. /* DATA VI */
  195. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VI_SVC, ath9k_htc_txep,
  196. &priv->data_vi_ep);
  197. if (ret)
  198. goto err;
  199. /* DATA VO */
  200. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VO_SVC, ath9k_htc_txep,
  201. &priv->data_vo_ep);
  202. if (ret)
  203. goto err;
  204. /*
  205. * Setup required credits before initializing HTC.
  206. * This is a bit hacky, but, since queuing is done in
  207. * the HIF layer, shouldn't matter much.
  208. */
  209. if (IS_AR7010_DEVICE(drv_info))
  210. priv->htc->credits = 45;
  211. else
  212. priv->htc->credits = 33;
  213. ret = htc_init(priv->htc);
  214. if (ret)
  215. goto err;
  216. dev_info(priv->dev, "ath9k_htc: HTC initialized with %d credits\n",
  217. priv->htc->credits);
  218. return 0;
  219. err:
  220. dev_err(priv->dev, "ath9k_htc: Unable to initialize HTC services\n");
  221. return ret;
  222. }
  223. static int ath9k_reg_notifier(struct wiphy *wiphy,
  224. struct regulatory_request *request)
  225. {
  226. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  227. struct ath9k_htc_priv *priv = hw->priv;
  228. return ath_reg_notifier_apply(wiphy, request,
  229. ath9k_hw_regulatory(priv->ah));
  230. }
  231. static unsigned int ath9k_regread(void *hw_priv, u32 reg_offset)
  232. {
  233. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  234. struct ath_common *common = ath9k_hw_common(ah);
  235. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  236. __be32 val, reg = cpu_to_be32(reg_offset);
  237. int r;
  238. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_READ_CMDID,
  239. (u8 *) &reg, sizeof(reg),
  240. (u8 *) &val, sizeof(val),
  241. 100);
  242. if (unlikely(r)) {
  243. ath_dbg(common, ATH_DBG_WMI,
  244. "REGISTER READ FAILED: (0x%04x, %d)\n",
  245. reg_offset, r);
  246. return -EIO;
  247. }
  248. return be32_to_cpu(val);
  249. }
  250. static void ath9k_regwrite_single(void *hw_priv, u32 val, u32 reg_offset)
  251. {
  252. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  253. struct ath_common *common = ath9k_hw_common(ah);
  254. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  255. const __be32 buf[2] = {
  256. cpu_to_be32(reg_offset),
  257. cpu_to_be32(val),
  258. };
  259. int r;
  260. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  261. (u8 *) &buf, sizeof(buf),
  262. (u8 *) &val, sizeof(val),
  263. 100);
  264. if (unlikely(r)) {
  265. ath_dbg(common, ATH_DBG_WMI,
  266. "REGISTER WRITE FAILED:(0x%04x, %d)\n",
  267. reg_offset, r);
  268. }
  269. }
  270. static void ath9k_regwrite_buffer(void *hw_priv, u32 val, u32 reg_offset)
  271. {
  272. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  273. struct ath_common *common = ath9k_hw_common(ah);
  274. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  275. u32 rsp_status;
  276. int r;
  277. mutex_lock(&priv->wmi->multi_write_mutex);
  278. /* Store the register/value */
  279. priv->wmi->multi_write[priv->wmi->multi_write_idx].reg =
  280. cpu_to_be32(reg_offset);
  281. priv->wmi->multi_write[priv->wmi->multi_write_idx].val =
  282. cpu_to_be32(val);
  283. priv->wmi->multi_write_idx++;
  284. /* If the buffer is full, send it out. */
  285. if (priv->wmi->multi_write_idx == MAX_CMD_NUMBER) {
  286. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  287. (u8 *) &priv->wmi->multi_write,
  288. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  289. (u8 *) &rsp_status, sizeof(rsp_status),
  290. 100);
  291. if (unlikely(r)) {
  292. ath_dbg(common, ATH_DBG_WMI,
  293. "REGISTER WRITE FAILED, multi len: %d\n",
  294. priv->wmi->multi_write_idx);
  295. }
  296. priv->wmi->multi_write_idx = 0;
  297. }
  298. mutex_unlock(&priv->wmi->multi_write_mutex);
  299. }
  300. static void ath9k_regwrite(void *hw_priv, u32 val, u32 reg_offset)
  301. {
  302. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  303. struct ath_common *common = ath9k_hw_common(ah);
  304. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  305. if (atomic_read(&priv->wmi->mwrite_cnt))
  306. ath9k_regwrite_buffer(hw_priv, val, reg_offset);
  307. else
  308. ath9k_regwrite_single(hw_priv, val, reg_offset);
  309. }
  310. static void ath9k_enable_regwrite_buffer(void *hw_priv)
  311. {
  312. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  313. struct ath_common *common = ath9k_hw_common(ah);
  314. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  315. atomic_inc(&priv->wmi->mwrite_cnt);
  316. }
  317. static void ath9k_regwrite_flush(void *hw_priv)
  318. {
  319. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  320. struct ath_common *common = ath9k_hw_common(ah);
  321. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  322. u32 rsp_status;
  323. int r;
  324. atomic_dec(&priv->wmi->mwrite_cnt);
  325. mutex_lock(&priv->wmi->multi_write_mutex);
  326. if (priv->wmi->multi_write_idx) {
  327. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  328. (u8 *) &priv->wmi->multi_write,
  329. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  330. (u8 *) &rsp_status, sizeof(rsp_status),
  331. 100);
  332. if (unlikely(r)) {
  333. ath_dbg(common, ATH_DBG_WMI,
  334. "REGISTER WRITE FAILED, multi len: %d\n",
  335. priv->wmi->multi_write_idx);
  336. }
  337. priv->wmi->multi_write_idx = 0;
  338. }
  339. mutex_unlock(&priv->wmi->multi_write_mutex);
  340. }
  341. static const struct ath_ops ath9k_common_ops = {
  342. .read = ath9k_regread,
  343. .write = ath9k_regwrite,
  344. .enable_write_buffer = ath9k_enable_regwrite_buffer,
  345. .write_flush = ath9k_regwrite_flush,
  346. };
  347. static void ath_usb_read_cachesize(struct ath_common *common, int *csz)
  348. {
  349. *csz = L1_CACHE_BYTES >> 2;
  350. }
  351. static bool ath_usb_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  352. {
  353. struct ath_hw *ah = (struct ath_hw *) common->ah;
  354. (void)REG_READ(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  355. if (!ath9k_hw_wait(ah,
  356. AR_EEPROM_STATUS_DATA,
  357. AR_EEPROM_STATUS_DATA_BUSY |
  358. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  359. AH_WAIT_TIMEOUT))
  360. return false;
  361. *data = MS(REG_READ(ah, AR_EEPROM_STATUS_DATA),
  362. AR_EEPROM_STATUS_DATA_VAL);
  363. return true;
  364. }
  365. static const struct ath_bus_ops ath9k_usb_bus_ops = {
  366. .ath_bus_type = ATH_USB,
  367. .read_cachesize = ath_usb_read_cachesize,
  368. .eeprom_read = ath_usb_eeprom_read,
  369. };
  370. static void setup_ht_cap(struct ath9k_htc_priv *priv,
  371. struct ieee80211_sta_ht_cap *ht_info)
  372. {
  373. struct ath_common *common = ath9k_hw_common(priv->ah);
  374. u8 tx_streams, rx_streams;
  375. int i;
  376. ht_info->ht_supported = true;
  377. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  378. IEEE80211_HT_CAP_SM_PS |
  379. IEEE80211_HT_CAP_SGI_40 |
  380. IEEE80211_HT_CAP_DSSSCCK40;
  381. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
  382. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  383. ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
  384. ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
  385. ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
  386. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  387. /* ath9k_htc supports only 1 or 2 stream devices */
  388. tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, 2);
  389. rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, 2);
  390. ath_dbg(common, ATH_DBG_CONFIG,
  391. "TX streams %d, RX streams: %d\n",
  392. tx_streams, rx_streams);
  393. if (tx_streams != rx_streams) {
  394. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  395. ht_info->mcs.tx_params |= ((tx_streams - 1) <<
  396. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  397. }
  398. for (i = 0; i < rx_streams; i++)
  399. ht_info->mcs.rx_mask[i] = 0xff;
  400. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
  401. }
  402. static int ath9k_init_queues(struct ath9k_htc_priv *priv)
  403. {
  404. struct ath_common *common = ath9k_hw_common(priv->ah);
  405. int i;
  406. for (i = 0; i < ARRAY_SIZE(priv->hwq_map); i++)
  407. priv->hwq_map[i] = -1;
  408. priv->beaconq = ath9k_hw_beaconq_setup(priv->ah);
  409. if (priv->beaconq == -1) {
  410. ath_err(common, "Unable to setup BEACON xmit queue\n");
  411. goto err;
  412. }
  413. priv->cabq = ath9k_htc_cabq_setup(priv);
  414. if (priv->cabq == -1) {
  415. ath_err(common, "Unable to setup CAB xmit queue\n");
  416. goto err;
  417. }
  418. if (!ath9k_htc_txq_setup(priv, WME_AC_BE)) {
  419. ath_err(common, "Unable to setup xmit queue for BE traffic\n");
  420. goto err;
  421. }
  422. if (!ath9k_htc_txq_setup(priv, WME_AC_BK)) {
  423. ath_err(common, "Unable to setup xmit queue for BK traffic\n");
  424. goto err;
  425. }
  426. if (!ath9k_htc_txq_setup(priv, WME_AC_VI)) {
  427. ath_err(common, "Unable to setup xmit queue for VI traffic\n");
  428. goto err;
  429. }
  430. if (!ath9k_htc_txq_setup(priv, WME_AC_VO)) {
  431. ath_err(common, "Unable to setup xmit queue for VO traffic\n");
  432. goto err;
  433. }
  434. return 0;
  435. err:
  436. return -EINVAL;
  437. }
  438. static void ath9k_init_crypto(struct ath9k_htc_priv *priv)
  439. {
  440. struct ath_common *common = ath9k_hw_common(priv->ah);
  441. int i = 0;
  442. /* Get the hardware key cache size. */
  443. common->keymax = priv->ah->caps.keycache_size;
  444. if (common->keymax > ATH_KEYMAX) {
  445. ath_dbg(common, ATH_DBG_ANY,
  446. "Warning, using only %u entries in %u key cache\n",
  447. ATH_KEYMAX, common->keymax);
  448. common->keymax = ATH_KEYMAX;
  449. }
  450. if (priv->ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
  451. common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
  452. /*
  453. * Reset the key cache since some parts do not
  454. * reset the contents on initial power up.
  455. */
  456. for (i = 0; i < common->keymax; i++)
  457. ath_hw_keyreset(common, (u16) i);
  458. }
  459. static void ath9k_init_channels_rates(struct ath9k_htc_priv *priv)
  460. {
  461. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
  462. priv->sbands[IEEE80211_BAND_2GHZ].channels =
  463. ath9k_2ghz_channels;
  464. priv->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  465. priv->sbands[IEEE80211_BAND_2GHZ].n_channels =
  466. ARRAY_SIZE(ath9k_2ghz_channels);
  467. priv->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
  468. priv->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
  469. ARRAY_SIZE(ath9k_legacy_rates);
  470. }
  471. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
  472. priv->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_channels;
  473. priv->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  474. priv->sbands[IEEE80211_BAND_5GHZ].n_channels =
  475. ARRAY_SIZE(ath9k_5ghz_channels);
  476. priv->sbands[IEEE80211_BAND_5GHZ].bitrates =
  477. ath9k_legacy_rates + 4;
  478. priv->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
  479. ARRAY_SIZE(ath9k_legacy_rates) - 4;
  480. }
  481. }
  482. static void ath9k_init_misc(struct ath9k_htc_priv *priv)
  483. {
  484. struct ath_common *common = ath9k_hw_common(priv->ah);
  485. common->tx_chainmask = priv->ah->caps.tx_chainmask;
  486. common->rx_chainmask = priv->ah->caps.rx_chainmask;
  487. memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
  488. priv->ah->opmode = NL80211_IFTYPE_STATION;
  489. }
  490. static void ath9k_init_btcoex(struct ath9k_htc_priv *priv)
  491. {
  492. int qnum;
  493. switch (priv->ah->btcoex_hw.scheme) {
  494. case ATH_BTCOEX_CFG_NONE:
  495. break;
  496. case ATH_BTCOEX_CFG_3WIRE:
  497. priv->ah->btcoex_hw.btactive_gpio = 7;
  498. priv->ah->btcoex_hw.btpriority_gpio = 6;
  499. priv->ah->btcoex_hw.wlanactive_gpio = 8;
  500. priv->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
  501. ath9k_hw_btcoex_init_3wire(priv->ah);
  502. ath_htc_init_btcoex_work(priv);
  503. qnum = priv->hwq_map[WME_AC_BE];
  504. ath9k_hw_init_btcoex_hw(priv->ah, qnum);
  505. break;
  506. default:
  507. WARN_ON(1);
  508. break;
  509. }
  510. }
  511. static int ath9k_init_priv(struct ath9k_htc_priv *priv,
  512. u16 devid, char *product,
  513. u32 drv_info)
  514. {
  515. struct ath_hw *ah = NULL;
  516. struct ath_common *common;
  517. int ret = 0, csz = 0;
  518. priv->op_flags |= OP_INVALID;
  519. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  520. if (!ah)
  521. return -ENOMEM;
  522. ah->hw_version.devid = devid;
  523. ah->hw_version.subsysid = 0; /* FIXME */
  524. ah->hw_version.usbdev = drv_info;
  525. ah->ah_flags |= AH_USE_EEPROM;
  526. priv->ah = ah;
  527. common = ath9k_hw_common(ah);
  528. common->ops = &ath9k_common_ops;
  529. common->bus_ops = &ath9k_usb_bus_ops;
  530. common->ah = ah;
  531. common->hw = priv->hw;
  532. common->priv = priv;
  533. common->debug_mask = ath9k_debug;
  534. spin_lock_init(&priv->wmi->wmi_lock);
  535. spin_lock_init(&priv->beacon_lock);
  536. spin_lock_init(&priv->tx_lock);
  537. mutex_init(&priv->mutex);
  538. mutex_init(&priv->htc_pm_lock);
  539. tasklet_init(&priv->swba_tasklet, ath9k_swba_tasklet,
  540. (unsigned long)priv);
  541. tasklet_init(&priv->rx_tasklet, ath9k_rx_tasklet,
  542. (unsigned long)priv);
  543. tasklet_init(&priv->tx_tasklet, ath9k_tx_tasklet,
  544. (unsigned long)priv);
  545. INIT_DELAYED_WORK(&priv->ath9k_ani_work, ath9k_ani_work);
  546. INIT_WORK(&priv->ps_work, ath9k_ps_work);
  547. INIT_WORK(&priv->fatal_work, ath9k_fatal_work);
  548. /*
  549. * Cache line size is used to size and align various
  550. * structures used to communicate with the hardware.
  551. */
  552. ath_read_cachesize(common, &csz);
  553. common->cachelsz = csz << 2; /* convert to bytes */
  554. ret = ath9k_hw_init(ah);
  555. if (ret) {
  556. ath_err(common,
  557. "Unable to initialize hardware; initialization status: %d\n",
  558. ret);
  559. goto err_hw;
  560. }
  561. ret = ath9k_htc_init_debug(ah);
  562. if (ret) {
  563. ath_err(common, "Unable to create debugfs files\n");
  564. goto err_debug;
  565. }
  566. ret = ath9k_init_queues(priv);
  567. if (ret)
  568. goto err_queues;
  569. ath9k_init_crypto(priv);
  570. ath9k_init_channels_rates(priv);
  571. ath9k_init_misc(priv);
  572. if (product && strncmp(product, ATH_HTC_BTCOEX_PRODUCT_ID, 5) == 0) {
  573. ah->btcoex_hw.scheme = ATH_BTCOEX_CFG_3WIRE;
  574. ath9k_init_btcoex(priv);
  575. }
  576. return 0;
  577. err_queues:
  578. ath9k_htc_exit_debug(ah);
  579. err_debug:
  580. ath9k_hw_deinit(ah);
  581. err_hw:
  582. kfree(ah);
  583. priv->ah = NULL;
  584. return ret;
  585. }
  586. static void ath9k_set_hw_capab(struct ath9k_htc_priv *priv,
  587. struct ieee80211_hw *hw)
  588. {
  589. struct ath_common *common = ath9k_hw_common(priv->ah);
  590. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  591. IEEE80211_HW_AMPDU_AGGREGATION |
  592. IEEE80211_HW_SPECTRUM_MGMT |
  593. IEEE80211_HW_HAS_RATE_CONTROL |
  594. IEEE80211_HW_RX_INCLUDES_FCS |
  595. IEEE80211_HW_SUPPORTS_PS |
  596. IEEE80211_HW_PS_NULLFUNC_STACK;
  597. hw->wiphy->interface_modes =
  598. BIT(NL80211_IFTYPE_STATION) |
  599. BIT(NL80211_IFTYPE_ADHOC);
  600. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  601. hw->queues = 4;
  602. hw->channel_change_time = 5000;
  603. hw->max_listen_interval = 10;
  604. hw->vif_data_size = sizeof(struct ath9k_htc_vif);
  605. hw->sta_data_size = sizeof(struct ath9k_htc_sta);
  606. /* tx_frame_hdr is larger than tx_mgmt_hdr anyway */
  607. hw->extra_tx_headroom = sizeof(struct tx_frame_hdr) +
  608. sizeof(struct htc_frame_hdr) + 4;
  609. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  610. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  611. &priv->sbands[IEEE80211_BAND_2GHZ];
  612. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  613. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  614. &priv->sbands[IEEE80211_BAND_5GHZ];
  615. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  616. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  617. setup_ht_cap(priv,
  618. &priv->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  619. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  620. setup_ht_cap(priv,
  621. &priv->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  622. }
  623. SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
  624. }
  625. static int ath9k_init_device(struct ath9k_htc_priv *priv,
  626. u16 devid, char *product, u32 drv_info)
  627. {
  628. struct ieee80211_hw *hw = priv->hw;
  629. struct ath_common *common;
  630. struct ath_hw *ah;
  631. int error = 0;
  632. struct ath_regulatory *reg;
  633. /* Bring up device */
  634. error = ath9k_init_priv(priv, devid, product, drv_info);
  635. if (error != 0)
  636. goto err_init;
  637. ah = priv->ah;
  638. common = ath9k_hw_common(ah);
  639. ath9k_set_hw_capab(priv, hw);
  640. /* Initialize regulatory */
  641. error = ath_regd_init(&common->regulatory, priv->hw->wiphy,
  642. ath9k_reg_notifier);
  643. if (error)
  644. goto err_regd;
  645. reg = &common->regulatory;
  646. /* Setup TX */
  647. error = ath9k_tx_init(priv);
  648. if (error != 0)
  649. goto err_tx;
  650. /* Setup RX */
  651. error = ath9k_rx_init(priv);
  652. if (error != 0)
  653. goto err_rx;
  654. /* Register with mac80211 */
  655. error = ieee80211_register_hw(hw);
  656. if (error)
  657. goto err_register;
  658. /* Handle world regulatory */
  659. if (!ath_is_world_regd(reg)) {
  660. error = regulatory_hint(hw->wiphy, reg->alpha2);
  661. if (error)
  662. goto err_world;
  663. }
  664. ath9k_init_leds(priv);
  665. ath9k_start_rfkill_poll(priv);
  666. return 0;
  667. err_world:
  668. ieee80211_unregister_hw(hw);
  669. err_register:
  670. ath9k_rx_cleanup(priv);
  671. err_rx:
  672. ath9k_tx_cleanup(priv);
  673. err_tx:
  674. /* Nothing */
  675. err_regd:
  676. ath9k_deinit_priv(priv);
  677. err_init:
  678. return error;
  679. }
  680. int ath9k_htc_probe_device(struct htc_target *htc_handle, struct device *dev,
  681. u16 devid, char *product, u32 drv_info)
  682. {
  683. struct ieee80211_hw *hw;
  684. struct ath9k_htc_priv *priv;
  685. int ret;
  686. hw = ieee80211_alloc_hw(sizeof(struct ath9k_htc_priv), &ath9k_htc_ops);
  687. if (!hw)
  688. return -ENOMEM;
  689. priv = hw->priv;
  690. priv->hw = hw;
  691. priv->htc = htc_handle;
  692. priv->dev = dev;
  693. htc_handle->drv_priv = priv;
  694. SET_IEEE80211_DEV(hw, priv->dev);
  695. ret = ath9k_htc_wait_for_target(priv);
  696. if (ret)
  697. goto err_free;
  698. priv->wmi = ath9k_init_wmi(priv);
  699. if (!priv->wmi) {
  700. ret = -EINVAL;
  701. goto err_free;
  702. }
  703. ret = ath9k_init_htc_services(priv, devid, drv_info);
  704. if (ret)
  705. goto err_init;
  706. ret = ath9k_init_device(priv, devid, product, drv_info);
  707. if (ret)
  708. goto err_init;
  709. return 0;
  710. err_init:
  711. ath9k_deinit_wmi(priv);
  712. err_free:
  713. ieee80211_free_hw(hw);
  714. return ret;
  715. }
  716. void ath9k_htc_disconnect_device(struct htc_target *htc_handle, bool hotunplug)
  717. {
  718. if (htc_handle->drv_priv) {
  719. /* Check if the device has been yanked out. */
  720. if (hotunplug)
  721. htc_handle->drv_priv->ah->ah_flags |= AH_UNPLUGGED;
  722. ath9k_deinit_device(htc_handle->drv_priv);
  723. ath9k_deinit_wmi(htc_handle->drv_priv);
  724. ieee80211_free_hw(htc_handle->drv_priv->hw);
  725. }
  726. }
  727. #ifdef CONFIG_PM
  728. void ath9k_htc_suspend(struct htc_target *htc_handle)
  729. {
  730. ath9k_htc_setpower(htc_handle->drv_priv, ATH9K_PM_FULL_SLEEP);
  731. }
  732. int ath9k_htc_resume(struct htc_target *htc_handle)
  733. {
  734. struct ath9k_htc_priv *priv = htc_handle->drv_priv;
  735. int ret;
  736. ret = ath9k_htc_wait_for_target(priv);
  737. if (ret)
  738. return ret;
  739. ret = ath9k_init_htc_services(priv, priv->ah->hw_version.devid,
  740. priv->ah->hw_version.usbdev);
  741. return ret;
  742. }
  743. #endif
  744. static int __init ath9k_htc_init(void)
  745. {
  746. int error;
  747. error = ath9k_htc_debug_create_root();
  748. if (error < 0) {
  749. printk(KERN_ERR
  750. "ath9k_htc: Unable to create debugfs root: %d\n",
  751. error);
  752. goto err_dbg;
  753. }
  754. error = ath9k_hif_usb_init();
  755. if (error < 0) {
  756. printk(KERN_ERR
  757. "ath9k_htc: No USB devices found,"
  758. " driver not installed.\n");
  759. error = -ENODEV;
  760. goto err_usb;
  761. }
  762. return 0;
  763. err_usb:
  764. ath9k_htc_debug_remove_root();
  765. err_dbg:
  766. return error;
  767. }
  768. module_init(ath9k_htc_init);
  769. static void __exit ath9k_htc_exit(void)
  770. {
  771. ath9k_hif_usb_exit();
  772. ath9k_htc_debug_remove_root();
  773. printk(KERN_INFO "ath9k_htc: Driver unloaded\n");
  774. }
  775. module_exit(ath9k_htc_exit);