tg3.c 401 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <asm/io.h>
  48. #include <asm/byteorder.h>
  49. #include <asm/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 116
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "December 3, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  89. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  90. RX_STD_MAX_SIZE_5717 : 512)
  91. #define TG3_DEF_RX_RING_PENDING 200
  92. #define TG3_RX_JMB_RING_SIZE(tp) \
  93. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  94. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  95. 1024 : 256)
  96. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  97. #define TG3_RSS_INDIR_TBL_SIZE 128
  98. /* Do not place this n-ring entries value into the tp struct itself,
  99. * we really want to expose these constants to GCC so that modulo et
  100. * al. operations are done with shifts and masks instead of with
  101. * hw multiply/modulo instructions. Another solution would be to
  102. * replace things like '% foo' with '& (foo - 1)'.
  103. */
  104. #define TG3_TX_RING_SIZE 512
  105. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  106. #define TG3_RX_STD_RING_BYTES(tp) \
  107. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  108. #define TG3_RX_JMB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  110. #define TG3_RX_RCB_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  112. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  113. TG3_TX_RING_SIZE)
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define TG3_DMA_BYTE_ENAB 64
  116. #define TG3_RX_STD_DMA_SZ 1536
  117. #define TG3_RX_JMB_DMA_SZ 9046
  118. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  119. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  120. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  121. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  123. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  124. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  125. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  126. * that are at least dword aligned when used in PCIX mode. The driver
  127. * works around this bug by double copying the packet. This workaround
  128. * is built into the normal double copy length check for efficiency.
  129. *
  130. * However, the double copy is only necessary on those architectures
  131. * where unaligned memory accesses are inefficient. For those architectures
  132. * where unaligned memory accesses incur little penalty, we can reintegrate
  133. * the 5701 in the normal rx path. Doing so saves a device structure
  134. * dereference by hardcoding the double copy threshold in place.
  135. */
  136. #define TG3_RX_COPY_THRESHOLD 256
  137. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  138. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  139. #else
  140. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  141. #endif
  142. /* minimum number of free TX descriptors required to wake up TX process */
  143. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  144. #define TG3_RAW_IP_ALIGN 2
  145. /* number of ETHTOOL_GSTATS u64's */
  146. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  147. #define TG3_NUM_TEST 6
  148. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  149. #define FIRMWARE_TG3 "tigon/tg3.bin"
  150. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  151. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  152. static char version[] __devinitdata =
  153. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  154. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  155. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  156. MODULE_LICENSE("GPL");
  157. MODULE_VERSION(DRV_MODULE_VERSION);
  158. MODULE_FIRMWARE(FIRMWARE_TG3);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  160. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  161. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  162. module_param(tg3_debug, int, 0);
  163. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  164. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  244. {}
  245. };
  246. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  247. static const struct {
  248. const char string[ETH_GSTRING_LEN];
  249. } ethtool_stats_keys[TG3_NUM_STATS] = {
  250. { "rx_octets" },
  251. { "rx_fragments" },
  252. { "rx_ucast_packets" },
  253. { "rx_mcast_packets" },
  254. { "rx_bcast_packets" },
  255. { "rx_fcs_errors" },
  256. { "rx_align_errors" },
  257. { "rx_xon_pause_rcvd" },
  258. { "rx_xoff_pause_rcvd" },
  259. { "rx_mac_ctrl_rcvd" },
  260. { "rx_xoff_entered" },
  261. { "rx_frame_too_long_errors" },
  262. { "rx_jabbers" },
  263. { "rx_undersize_packets" },
  264. { "rx_in_length_errors" },
  265. { "rx_out_length_errors" },
  266. { "rx_64_or_less_octet_packets" },
  267. { "rx_65_to_127_octet_packets" },
  268. { "rx_128_to_255_octet_packets" },
  269. { "rx_256_to_511_octet_packets" },
  270. { "rx_512_to_1023_octet_packets" },
  271. { "rx_1024_to_1522_octet_packets" },
  272. { "rx_1523_to_2047_octet_packets" },
  273. { "rx_2048_to_4095_octet_packets" },
  274. { "rx_4096_to_8191_octet_packets" },
  275. { "rx_8192_to_9022_octet_packets" },
  276. { "tx_octets" },
  277. { "tx_collisions" },
  278. { "tx_xon_sent" },
  279. { "tx_xoff_sent" },
  280. { "tx_flow_control" },
  281. { "tx_mac_errors" },
  282. { "tx_single_collisions" },
  283. { "tx_mult_collisions" },
  284. { "tx_deferred" },
  285. { "tx_excessive_collisions" },
  286. { "tx_late_collisions" },
  287. { "tx_collide_2times" },
  288. { "tx_collide_3times" },
  289. { "tx_collide_4times" },
  290. { "tx_collide_5times" },
  291. { "tx_collide_6times" },
  292. { "tx_collide_7times" },
  293. { "tx_collide_8times" },
  294. { "tx_collide_9times" },
  295. { "tx_collide_10times" },
  296. { "tx_collide_11times" },
  297. { "tx_collide_12times" },
  298. { "tx_collide_13times" },
  299. { "tx_collide_14times" },
  300. { "tx_collide_15times" },
  301. { "tx_ucast_packets" },
  302. { "tx_mcast_packets" },
  303. { "tx_bcast_packets" },
  304. { "tx_carrier_sense_errors" },
  305. { "tx_discards" },
  306. { "tx_errors" },
  307. { "dma_writeq_full" },
  308. { "dma_write_prioq_full" },
  309. { "rxbds_empty" },
  310. { "rx_discards" },
  311. { "rx_errors" },
  312. { "rx_threshold_hit" },
  313. { "dma_readq_full" },
  314. { "dma_read_prioq_full" },
  315. { "tx_comp_queue_full" },
  316. { "ring_set_send_prod_index" },
  317. { "ring_status_update" },
  318. { "nic_irqs" },
  319. { "nic_avoided_irqs" },
  320. { "nic_tx_threshold_hit" }
  321. };
  322. static const struct {
  323. const char string[ETH_GSTRING_LEN];
  324. } ethtool_test_keys[TG3_NUM_TEST] = {
  325. { "nvram test (online) " },
  326. { "link test (online) " },
  327. { "register test (offline)" },
  328. { "memory test (offline)" },
  329. { "loopback test (offline)" },
  330. { "interrupt test (offline)" },
  331. };
  332. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. writel(val, tp->regs + off);
  335. }
  336. static u32 tg3_read32(struct tg3 *tp, u32 off)
  337. {
  338. return readl(tp->regs + off);
  339. }
  340. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->aperegs + off);
  343. }
  344. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  345. {
  346. return readl(tp->aperegs + off);
  347. }
  348. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  349. {
  350. unsigned long flags;
  351. spin_lock_irqsave(&tp->indirect_lock, flags);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  354. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  355. }
  356. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  357. {
  358. writel(val, tp->regs + off);
  359. readl(tp->regs + off);
  360. }
  361. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&tp->indirect_lock, flags);
  366. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  367. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  368. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  369. return val;
  370. }
  371. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. unsigned long flags;
  374. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  375. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  376. TG3_64BIT_REG_LOW, val);
  377. return;
  378. }
  379. if (off == TG3_RX_STD_PROD_IDX_REG) {
  380. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  381. TG3_64BIT_REG_LOW, val);
  382. return;
  383. }
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. /* In indirect mode when disabling interrupts, we also need
  389. * to clear the interrupt bit in the GRC local ctrl register.
  390. */
  391. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  392. (val == 0x1)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  394. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  395. }
  396. }
  397. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  398. {
  399. unsigned long flags;
  400. u32 val;
  401. spin_lock_irqsave(&tp->indirect_lock, flags);
  402. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  403. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  404. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  405. return val;
  406. }
  407. /* usec_wait specifies the wait time in usec when writing to certain registers
  408. * where it is unsafe to read back the register without some delay.
  409. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  410. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  411. */
  412. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  413. {
  414. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  415. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  416. /* Non-posted methods */
  417. tp->write32(tp, off, val);
  418. else {
  419. /* Posted method */
  420. tg3_write32(tp, off, val);
  421. if (usec_wait)
  422. udelay(usec_wait);
  423. tp->read32(tp, off);
  424. }
  425. /* Wait again after the read for the posted method to guarantee that
  426. * the wait time is met.
  427. */
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. }
  431. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. tp->write32_mbox(tp, off, val);
  434. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  435. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  436. tp->read32_mbox(tp, off);
  437. }
  438. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. void __iomem *mbox = tp->regs + off;
  441. writel(val, mbox);
  442. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  443. writel(val, mbox);
  444. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  445. readl(mbox);
  446. }
  447. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  448. {
  449. return readl(tp->regs + off + GRCMBOX_BASE);
  450. }
  451. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. writel(val, tp->regs + off + GRCMBOX_BASE);
  454. }
  455. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  456. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  457. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  458. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  459. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  460. #define tw32(reg, val) tp->write32(tp, reg, val)
  461. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  462. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  463. #define tr32(reg) tp->read32(tp, reg)
  464. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. unsigned long flags;
  467. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  468. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  469. return;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  485. {
  486. unsigned long flags;
  487. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  488. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  489. *val = 0;
  490. return;
  491. }
  492. spin_lock_irqsave(&tp->indirect_lock, flags);
  493. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  495. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  496. /* Always leave this as zero. */
  497. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  498. } else {
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  500. *val = tr32(TG3PCI_MEM_WIN_DATA);
  501. /* Always leave this as zero. */
  502. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  503. }
  504. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  505. }
  506. static void tg3_ape_lock_init(struct tg3 *tp)
  507. {
  508. int i;
  509. u32 regbase;
  510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  511. regbase = TG3_APE_LOCK_GRANT;
  512. else
  513. regbase = TG3_APE_PER_LOCK_GRANT;
  514. /* Make sure the driver hasn't any stale locks. */
  515. for (i = 0; i < 8; i++)
  516. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  517. }
  518. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  519. {
  520. int i, off;
  521. int ret = 0;
  522. u32 status, req, gnt;
  523. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  524. return 0;
  525. switch (locknum) {
  526. case TG3_APE_LOCK_GRC:
  527. case TG3_APE_LOCK_MEM:
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  533. req = TG3_APE_LOCK_REQ;
  534. gnt = TG3_APE_LOCK_GRANT;
  535. } else {
  536. req = TG3_APE_PER_LOCK_REQ;
  537. gnt = TG3_APE_PER_LOCK_GRANT;
  538. }
  539. off = 4 * locknum;
  540. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  541. /* Wait for up to 1 millisecond to acquire lock. */
  542. for (i = 0; i < 100; i++) {
  543. status = tg3_ape_read32(tp, gnt + off);
  544. if (status == APE_LOCK_GRANT_DRIVER)
  545. break;
  546. udelay(10);
  547. }
  548. if (status != APE_LOCK_GRANT_DRIVER) {
  549. /* Revoke the lock request. */
  550. tg3_ape_write32(tp, gnt + off,
  551. APE_LOCK_GRANT_DRIVER);
  552. ret = -EBUSY;
  553. }
  554. return ret;
  555. }
  556. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  557. {
  558. u32 gnt;
  559. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  560. return;
  561. switch (locknum) {
  562. case TG3_APE_LOCK_GRC:
  563. case TG3_APE_LOCK_MEM:
  564. break;
  565. default:
  566. return;
  567. }
  568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  569. gnt = TG3_APE_LOCK_GRANT;
  570. else
  571. gnt = TG3_APE_PER_LOCK_GRANT;
  572. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  573. }
  574. static void tg3_disable_ints(struct tg3 *tp)
  575. {
  576. int i;
  577. tw32(TG3PCI_MISC_HOST_CTRL,
  578. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  579. for (i = 0; i < tp->irq_max; i++)
  580. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  581. }
  582. static void tg3_enable_ints(struct tg3 *tp)
  583. {
  584. int i;
  585. tp->irq_sync = 0;
  586. wmb();
  587. tw32(TG3PCI_MISC_HOST_CTRL,
  588. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  589. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  590. for (i = 0; i < tp->irq_cnt; i++) {
  591. struct tg3_napi *tnapi = &tp->napi[i];
  592. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  593. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  594. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  595. tp->coal_now |= tnapi->coal_now;
  596. }
  597. /* Force an initial interrupt */
  598. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  599. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  600. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  601. else
  602. tw32(HOSTCC_MODE, tp->coal_now);
  603. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  604. }
  605. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  606. {
  607. struct tg3 *tp = tnapi->tp;
  608. struct tg3_hw_status *sblk = tnapi->hw_status;
  609. unsigned int work_exists = 0;
  610. /* check for phy events */
  611. if (!(tp->tg3_flags &
  612. (TG3_FLAG_USE_LINKCHG_REG |
  613. TG3_FLAG_POLL_SERDES))) {
  614. if (sblk->status & SD_STATUS_LINK_CHG)
  615. work_exists = 1;
  616. }
  617. /* check for RX/TX work to do */
  618. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  619. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  620. work_exists = 1;
  621. return work_exists;
  622. }
  623. /* tg3_int_reenable
  624. * similar to tg3_enable_ints, but it accurately determines whether there
  625. * is new work pending and can return without flushing the PIO write
  626. * which reenables interrupts
  627. */
  628. static void tg3_int_reenable(struct tg3_napi *tnapi)
  629. {
  630. struct tg3 *tp = tnapi->tp;
  631. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  632. mmiowb();
  633. /* When doing tagged status, this work check is unnecessary.
  634. * The last_tag we write above tells the chip which piece of
  635. * work we've completed.
  636. */
  637. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  638. tg3_has_work(tnapi))
  639. tw32(HOSTCC_MODE, tp->coalesce_mode |
  640. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  641. }
  642. static void tg3_switch_clocks(struct tg3 *tp)
  643. {
  644. u32 clock_ctrl;
  645. u32 orig_clock_ctrl;
  646. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  647. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  648. return;
  649. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  650. orig_clock_ctrl = clock_ctrl;
  651. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  652. CLOCK_CTRL_CLKRUN_OENABLE |
  653. 0x1f);
  654. tp->pci_clock_ctrl = clock_ctrl;
  655. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  656. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  657. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  658. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  659. }
  660. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  661. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  662. clock_ctrl |
  663. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  664. 40);
  665. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  666. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  667. 40);
  668. }
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  670. }
  671. #define PHY_BUSY_LOOPS 5000
  672. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  678. tw32_f(MAC_MI_MODE,
  679. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  680. udelay(80);
  681. }
  682. *val = 0x0;
  683. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  684. MI_COM_PHY_ADDR_MASK);
  685. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  686. MI_COM_REG_ADDR_MASK);
  687. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  688. tw32_f(MAC_MI_COM, frame_val);
  689. loops = PHY_BUSY_LOOPS;
  690. while (loops != 0) {
  691. udelay(10);
  692. frame_val = tr32(MAC_MI_COM);
  693. if ((frame_val & MI_COM_BUSY) == 0) {
  694. udelay(5);
  695. frame_val = tr32(MAC_MI_COM);
  696. break;
  697. }
  698. loops -= 1;
  699. }
  700. ret = -EBUSY;
  701. if (loops != 0) {
  702. *val = frame_val & MI_COM_DATA_MASK;
  703. ret = 0;
  704. }
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE, tp->mi_mode);
  707. udelay(80);
  708. }
  709. return ret;
  710. }
  711. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  712. {
  713. u32 frame_val;
  714. unsigned int loops;
  715. int ret;
  716. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  717. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  718. return 0;
  719. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  720. tw32_f(MAC_MI_MODE,
  721. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  722. udelay(80);
  723. }
  724. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  725. MI_COM_PHY_ADDR_MASK);
  726. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  727. MI_COM_REG_ADDR_MASK);
  728. frame_val |= (val & MI_COM_DATA_MASK);
  729. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  730. tw32_f(MAC_MI_COM, frame_val);
  731. loops = PHY_BUSY_LOOPS;
  732. while (loops != 0) {
  733. udelay(10);
  734. frame_val = tr32(MAC_MI_COM);
  735. if ((frame_val & MI_COM_BUSY) == 0) {
  736. udelay(5);
  737. frame_val = tr32(MAC_MI_COM);
  738. break;
  739. }
  740. loops -= 1;
  741. }
  742. ret = -EBUSY;
  743. if (loops != 0)
  744. ret = 0;
  745. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  746. tw32_f(MAC_MI_MODE, tp->mi_mode);
  747. udelay(80);
  748. }
  749. return ret;
  750. }
  751. static int tg3_bmcr_reset(struct tg3 *tp)
  752. {
  753. u32 phy_control;
  754. int limit, err;
  755. /* OK, reset it, and poll the BMCR_RESET bit until it
  756. * clears or we time out.
  757. */
  758. phy_control = BMCR_RESET;
  759. err = tg3_writephy(tp, MII_BMCR, phy_control);
  760. if (err != 0)
  761. return -EBUSY;
  762. limit = 5000;
  763. while (limit--) {
  764. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  765. if (err != 0)
  766. return -EBUSY;
  767. if ((phy_control & BMCR_RESET) == 0) {
  768. udelay(40);
  769. break;
  770. }
  771. udelay(10);
  772. }
  773. if (limit < 0)
  774. return -EBUSY;
  775. return 0;
  776. }
  777. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  778. {
  779. struct tg3 *tp = bp->priv;
  780. u32 val;
  781. spin_lock_bh(&tp->lock);
  782. if (tg3_readphy(tp, reg, &val))
  783. val = -EIO;
  784. spin_unlock_bh(&tp->lock);
  785. return val;
  786. }
  787. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  788. {
  789. struct tg3 *tp = bp->priv;
  790. u32 ret = 0;
  791. spin_lock_bh(&tp->lock);
  792. if (tg3_writephy(tp, reg, val))
  793. ret = -EIO;
  794. spin_unlock_bh(&tp->lock);
  795. return ret;
  796. }
  797. static int tg3_mdio_reset(struct mii_bus *bp)
  798. {
  799. return 0;
  800. }
  801. static void tg3_mdio_config_5785(struct tg3 *tp)
  802. {
  803. u32 val;
  804. struct phy_device *phydev;
  805. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  806. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  807. case PHY_ID_BCM50610:
  808. case PHY_ID_BCM50610M:
  809. val = MAC_PHYCFG2_50610_LED_MODES;
  810. break;
  811. case PHY_ID_BCMAC131:
  812. val = MAC_PHYCFG2_AC131_LED_MODES;
  813. break;
  814. case PHY_ID_RTL8211C:
  815. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  816. break;
  817. case PHY_ID_RTL8201E:
  818. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  819. break;
  820. default:
  821. return;
  822. }
  823. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  824. tw32(MAC_PHYCFG2, val);
  825. val = tr32(MAC_PHYCFG1);
  826. val &= ~(MAC_PHYCFG1_RGMII_INT |
  827. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  828. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  829. tw32(MAC_PHYCFG1, val);
  830. return;
  831. }
  832. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  833. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  834. MAC_PHYCFG2_FMODE_MASK_MASK |
  835. MAC_PHYCFG2_GMODE_MASK_MASK |
  836. MAC_PHYCFG2_ACT_MASK_MASK |
  837. MAC_PHYCFG2_QUAL_MASK_MASK |
  838. MAC_PHYCFG2_INBAND_ENABLE;
  839. tw32(MAC_PHYCFG2, val);
  840. val = tr32(MAC_PHYCFG1);
  841. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  842. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  843. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  845. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  847. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  848. }
  849. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  850. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  851. tw32(MAC_PHYCFG1, val);
  852. val = tr32(MAC_EXT_RGMII_MODE);
  853. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  854. MAC_RGMII_MODE_RX_QUALITY |
  855. MAC_RGMII_MODE_RX_ACTIVITY |
  856. MAC_RGMII_MODE_RX_ENG_DET |
  857. MAC_RGMII_MODE_TX_ENABLE |
  858. MAC_RGMII_MODE_TX_LOWPWR |
  859. MAC_RGMII_MODE_TX_RESET);
  860. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  861. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  862. val |= MAC_RGMII_MODE_RX_INT_B |
  863. MAC_RGMII_MODE_RX_QUALITY |
  864. MAC_RGMII_MODE_RX_ACTIVITY |
  865. MAC_RGMII_MODE_RX_ENG_DET;
  866. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  867. val |= MAC_RGMII_MODE_TX_ENABLE |
  868. MAC_RGMII_MODE_TX_LOWPWR |
  869. MAC_RGMII_MODE_TX_RESET;
  870. }
  871. tw32(MAC_EXT_RGMII_MODE, val);
  872. }
  873. static void tg3_mdio_start(struct tg3 *tp)
  874. {
  875. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  880. tg3_mdio_config_5785(tp);
  881. }
  882. static int tg3_mdio_init(struct tg3 *tp)
  883. {
  884. int i;
  885. u32 reg;
  886. struct phy_device *phydev;
  887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  889. u32 is_serdes;
  890. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  891. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  892. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  893. else
  894. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  895. TG3_CPMU_PHY_STRAP_IS_SERDES;
  896. if (is_serdes)
  897. tp->phy_addr += 7;
  898. } else
  899. tp->phy_addr = TG3_PHY_MII_ADDR;
  900. tg3_mdio_start(tp);
  901. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  902. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  903. return 0;
  904. tp->mdio_bus = mdiobus_alloc();
  905. if (tp->mdio_bus == NULL)
  906. return -ENOMEM;
  907. tp->mdio_bus->name = "tg3 mdio bus";
  908. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  909. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  910. tp->mdio_bus->priv = tp;
  911. tp->mdio_bus->parent = &tp->pdev->dev;
  912. tp->mdio_bus->read = &tg3_mdio_read;
  913. tp->mdio_bus->write = &tg3_mdio_write;
  914. tp->mdio_bus->reset = &tg3_mdio_reset;
  915. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  916. tp->mdio_bus->irq = &tp->mdio_irq[0];
  917. for (i = 0; i < PHY_MAX_ADDR; i++)
  918. tp->mdio_bus->irq[i] = PHY_POLL;
  919. /* The bus registration will look for all the PHYs on the mdio bus.
  920. * Unfortunately, it does not ensure the PHY is powered up before
  921. * accessing the PHY ID registers. A chip reset is the
  922. * quickest way to bring the device back to an operational state..
  923. */
  924. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  925. tg3_bmcr_reset(tp);
  926. i = mdiobus_register(tp->mdio_bus);
  927. if (i) {
  928. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  929. mdiobus_free(tp->mdio_bus);
  930. return i;
  931. }
  932. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  933. if (!phydev || !phydev->drv) {
  934. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  935. mdiobus_unregister(tp->mdio_bus);
  936. mdiobus_free(tp->mdio_bus);
  937. return -ENODEV;
  938. }
  939. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  940. case PHY_ID_BCM57780:
  941. phydev->interface = PHY_INTERFACE_MODE_GMII;
  942. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. break;
  944. case PHY_ID_BCM50610:
  945. case PHY_ID_BCM50610M:
  946. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  947. PHY_BRCM_RX_REFCLK_UNUSED |
  948. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  949. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  950. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  951. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  953. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  954. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  955. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  956. /* fallthru */
  957. case PHY_ID_RTL8211C:
  958. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  959. break;
  960. case PHY_ID_RTL8201E:
  961. case PHY_ID_BCMAC131:
  962. phydev->interface = PHY_INTERFACE_MODE_MII;
  963. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  964. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  965. break;
  966. }
  967. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  969. tg3_mdio_config_5785(tp);
  970. return 0;
  971. }
  972. static void tg3_mdio_fini(struct tg3 *tp)
  973. {
  974. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  975. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  976. mdiobus_unregister(tp->mdio_bus);
  977. mdiobus_free(tp->mdio_bus);
  978. }
  979. }
  980. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  981. {
  982. int err;
  983. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  984. if (err)
  985. goto done;
  986. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  987. if (err)
  988. goto done;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  990. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  991. if (err)
  992. goto done;
  993. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  994. done:
  995. return err;
  996. }
  997. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  998. {
  999. int err;
  1000. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1001. if (err)
  1002. goto done;
  1003. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1004. if (err)
  1005. goto done;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1007. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1008. if (err)
  1009. goto done;
  1010. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1011. done:
  1012. return err;
  1013. }
  1014. /* tp->lock is held. */
  1015. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1016. {
  1017. u32 val;
  1018. val = tr32(GRC_RX_CPU_EVENT);
  1019. val |= GRC_RX_CPU_DRIVER_EVENT;
  1020. tw32_f(GRC_RX_CPU_EVENT, val);
  1021. tp->last_event_jiffies = jiffies;
  1022. }
  1023. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1024. /* tp->lock is held. */
  1025. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1026. {
  1027. int i;
  1028. unsigned int delay_cnt;
  1029. long time_remain;
  1030. /* If enough time has passed, no wait is necessary. */
  1031. time_remain = (long)(tp->last_event_jiffies + 1 +
  1032. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1033. (long)jiffies;
  1034. if (time_remain < 0)
  1035. return;
  1036. /* Check if we can shorten the wait time. */
  1037. delay_cnt = jiffies_to_usecs(time_remain);
  1038. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1039. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1040. delay_cnt = (delay_cnt >> 3) + 1;
  1041. for (i = 0; i < delay_cnt; i++) {
  1042. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1043. break;
  1044. udelay(8);
  1045. }
  1046. }
  1047. /* tp->lock is held. */
  1048. static void tg3_ump_link_report(struct tg3 *tp)
  1049. {
  1050. u32 reg;
  1051. u32 val;
  1052. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1053. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1054. return;
  1055. tg3_wait_for_event_ack(tp);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1057. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1058. val = 0;
  1059. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1060. val = reg << 16;
  1061. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1062. val |= (reg & 0xffff);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_LPA, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1070. val = 0;
  1071. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1072. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1073. val = reg << 16;
  1074. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1075. val |= (reg & 0xffff);
  1076. }
  1077. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1078. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1079. val = reg << 16;
  1080. else
  1081. val = 0;
  1082. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1083. tg3_generate_fw_event(tp);
  1084. }
  1085. static void tg3_link_report(struct tg3 *tp)
  1086. {
  1087. if (!netif_carrier_ok(tp->dev)) {
  1088. netif_info(tp, link, tp->dev, "Link is down\n");
  1089. tg3_ump_link_report(tp);
  1090. } else if (netif_msg_link(tp)) {
  1091. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1092. (tp->link_config.active_speed == SPEED_1000 ?
  1093. 1000 :
  1094. (tp->link_config.active_speed == SPEED_100 ?
  1095. 100 : 10)),
  1096. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1097. "full" : "half"));
  1098. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1100. "on" : "off",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1102. "on" : "off");
  1103. tg3_ump_link_report(tp);
  1104. }
  1105. }
  1106. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1107. {
  1108. u16 miireg;
  1109. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1110. miireg = ADVERTISE_PAUSE_CAP;
  1111. else if (flow_ctrl & FLOW_CTRL_TX)
  1112. miireg = ADVERTISE_PAUSE_ASYM;
  1113. else if (flow_ctrl & FLOW_CTRL_RX)
  1114. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1115. else
  1116. miireg = 0;
  1117. return miireg;
  1118. }
  1119. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1120. {
  1121. u16 miireg;
  1122. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1123. miireg = ADVERTISE_1000XPAUSE;
  1124. else if (flow_ctrl & FLOW_CTRL_TX)
  1125. miireg = ADVERTISE_1000XPSE_ASYM;
  1126. else if (flow_ctrl & FLOW_CTRL_RX)
  1127. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1128. else
  1129. miireg = 0;
  1130. return miireg;
  1131. }
  1132. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1133. {
  1134. u8 cap = 0;
  1135. if (lcladv & ADVERTISE_1000XPAUSE) {
  1136. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1137. if (rmtadv & LPA_1000XPAUSE)
  1138. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1139. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1140. cap = FLOW_CTRL_RX;
  1141. } else {
  1142. if (rmtadv & LPA_1000XPAUSE)
  1143. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1144. }
  1145. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1146. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1147. cap = FLOW_CTRL_TX;
  1148. }
  1149. return cap;
  1150. }
  1151. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1152. {
  1153. u8 autoneg;
  1154. u8 flowctrl = 0;
  1155. u32 old_rx_mode = tp->rx_mode;
  1156. u32 old_tx_mode = tp->tx_mode;
  1157. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1158. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1159. else
  1160. autoneg = tp->link_config.autoneg;
  1161. if (autoneg == AUTONEG_ENABLE &&
  1162. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1163. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1164. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1165. else
  1166. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1167. } else
  1168. flowctrl = tp->link_config.flowctrl;
  1169. tp->link_config.active_flowctrl = flowctrl;
  1170. if (flowctrl & FLOW_CTRL_RX)
  1171. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1172. else
  1173. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1174. if (old_rx_mode != tp->rx_mode)
  1175. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1176. if (flowctrl & FLOW_CTRL_TX)
  1177. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_tx_mode != tp->tx_mode)
  1181. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1182. }
  1183. static void tg3_adjust_link(struct net_device *dev)
  1184. {
  1185. u8 oldflowctrl, linkmesg = 0;
  1186. u32 mac_mode, lcl_adv, rmt_adv;
  1187. struct tg3 *tp = netdev_priv(dev);
  1188. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1189. spin_lock_bh(&tp->lock);
  1190. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1191. MAC_MODE_HALF_DUPLEX);
  1192. oldflowctrl = tp->link_config.active_flowctrl;
  1193. if (phydev->link) {
  1194. lcl_adv = 0;
  1195. rmt_adv = 0;
  1196. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1197. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1198. else if (phydev->speed == SPEED_1000 ||
  1199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1200. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1201. else
  1202. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1203. if (phydev->duplex == DUPLEX_HALF)
  1204. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1205. else {
  1206. lcl_adv = tg3_advert_flowctrl_1000T(
  1207. tp->link_config.flowctrl);
  1208. if (phydev->pause)
  1209. rmt_adv = LPA_PAUSE_CAP;
  1210. if (phydev->asym_pause)
  1211. rmt_adv |= LPA_PAUSE_ASYM;
  1212. }
  1213. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1214. } else
  1215. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1216. if (mac_mode != tp->mac_mode) {
  1217. tp->mac_mode = mac_mode;
  1218. tw32_f(MAC_MODE, tp->mac_mode);
  1219. udelay(40);
  1220. }
  1221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1222. if (phydev->speed == SPEED_10)
  1223. tw32(MAC_MI_STAT,
  1224. MAC_MI_STAT_10MBPS_MODE |
  1225. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. else
  1227. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. }
  1229. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1230. tw32(MAC_TX_LENGTHS,
  1231. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1232. (6 << TX_LENGTHS_IPG_SHIFT) |
  1233. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1234. else
  1235. tw32(MAC_TX_LENGTHS,
  1236. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1237. (6 << TX_LENGTHS_IPG_SHIFT) |
  1238. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1239. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1240. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1241. phydev->speed != tp->link_config.active_speed ||
  1242. phydev->duplex != tp->link_config.active_duplex ||
  1243. oldflowctrl != tp->link_config.active_flowctrl)
  1244. linkmesg = 1;
  1245. tp->link_config.active_speed = phydev->speed;
  1246. tp->link_config.active_duplex = phydev->duplex;
  1247. spin_unlock_bh(&tp->lock);
  1248. if (linkmesg)
  1249. tg3_link_report(tp);
  1250. }
  1251. static int tg3_phy_init(struct tg3 *tp)
  1252. {
  1253. struct phy_device *phydev;
  1254. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1255. return 0;
  1256. /* Bring the PHY back to a known state. */
  1257. tg3_bmcr_reset(tp);
  1258. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1259. /* Attach the MAC to the PHY. */
  1260. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1261. phydev->dev_flags, phydev->interface);
  1262. if (IS_ERR(phydev)) {
  1263. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1264. return PTR_ERR(phydev);
  1265. }
  1266. /* Mask with MAC supported features. */
  1267. switch (phydev->interface) {
  1268. case PHY_INTERFACE_MODE_GMII:
  1269. case PHY_INTERFACE_MODE_RGMII:
  1270. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1271. phydev->supported &= (PHY_GBIT_FEATURES |
  1272. SUPPORTED_Pause |
  1273. SUPPORTED_Asym_Pause);
  1274. break;
  1275. }
  1276. /* fallthru */
  1277. case PHY_INTERFACE_MODE_MII:
  1278. phydev->supported &= (PHY_BASIC_FEATURES |
  1279. SUPPORTED_Pause |
  1280. SUPPORTED_Asym_Pause);
  1281. break;
  1282. default:
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. return -EINVAL;
  1285. }
  1286. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1287. phydev->advertising = phydev->supported;
  1288. return 0;
  1289. }
  1290. static void tg3_phy_start(struct tg3 *tp)
  1291. {
  1292. struct phy_device *phydev;
  1293. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1294. return;
  1295. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1296. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1297. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1298. phydev->speed = tp->link_config.orig_speed;
  1299. phydev->duplex = tp->link_config.orig_duplex;
  1300. phydev->autoneg = tp->link_config.orig_autoneg;
  1301. phydev->advertising = tp->link_config.orig_advertising;
  1302. }
  1303. phy_start(phydev);
  1304. phy_start_aneg(phydev);
  1305. }
  1306. static void tg3_phy_stop(struct tg3 *tp)
  1307. {
  1308. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1309. return;
  1310. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1311. }
  1312. static void tg3_phy_fini(struct tg3 *tp)
  1313. {
  1314. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1315. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1316. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1317. }
  1318. }
  1319. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1320. {
  1321. int err;
  1322. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1323. if (!err)
  1324. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1325. return err;
  1326. }
  1327. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1328. {
  1329. int err;
  1330. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1331. if (!err)
  1332. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1333. return err;
  1334. }
  1335. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1336. {
  1337. u32 phytest;
  1338. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1339. u32 phy;
  1340. tg3_writephy(tp, MII_TG3_FET_TEST,
  1341. phytest | MII_TG3_FET_SHADOW_EN);
  1342. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1343. if (enable)
  1344. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1345. else
  1346. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1347. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1348. }
  1349. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1350. }
  1351. }
  1352. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1353. {
  1354. u32 reg;
  1355. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1356. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1358. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1359. return;
  1360. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1361. tg3_phy_fet_toggle_apd(tp, enable);
  1362. return;
  1363. }
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_SCR5_SEL |
  1366. MII_TG3_MISC_SHDW_SCR5_LPED |
  1367. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1368. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1369. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1370. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1371. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1372. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1373. reg = MII_TG3_MISC_SHDW_WREN |
  1374. MII_TG3_MISC_SHDW_APD_SEL |
  1375. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1376. if (enable)
  1377. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. }
  1380. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1381. {
  1382. u32 phy;
  1383. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1384. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1385. return;
  1386. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1387. u32 ephy;
  1388. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1389. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1390. tg3_writephy(tp, MII_TG3_FET_TEST,
  1391. ephy | MII_TG3_FET_SHADOW_EN);
  1392. if (!tg3_readphy(tp, reg, &phy)) {
  1393. if (enable)
  1394. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1395. else
  1396. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1397. tg3_writephy(tp, reg, phy);
  1398. }
  1399. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1400. }
  1401. } else {
  1402. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1403. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1404. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1405. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1406. if (enable)
  1407. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1408. else
  1409. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1410. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1412. }
  1413. }
  1414. }
  1415. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1416. {
  1417. u32 val;
  1418. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1419. return;
  1420. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1421. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1422. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1423. (val | (1 << 15) | (1 << 4)));
  1424. }
  1425. static void tg3_phy_apply_otp(struct tg3 *tp)
  1426. {
  1427. u32 otp, phy;
  1428. if (!tp->phy_otp)
  1429. return;
  1430. otp = tp->phy_otp;
  1431. /* Enable SM_DSP clock and tx 6dB coding. */
  1432. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1433. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1434. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1435. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1436. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1437. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1438. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1439. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1440. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1441. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1442. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1443. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1445. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1446. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1447. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1449. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1450. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1451. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1452. /* Turn off SM_DSP clock. */
  1453. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1454. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1455. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1456. }
  1457. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1458. {
  1459. u32 val;
  1460. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1461. return;
  1462. tp->setlpicnt = 0;
  1463. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1464. current_link_up == 1 &&
  1465. tp->link_config.active_duplex == DUPLEX_FULL &&
  1466. (tp->link_config.active_speed == SPEED_100 ||
  1467. tp->link_config.active_speed == SPEED_1000)) {
  1468. u32 eeectl;
  1469. if (tp->link_config.active_speed == SPEED_1000)
  1470. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1471. else
  1472. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1473. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1474. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1475. TG3_CL45_D7_EEERES_STAT, &val);
  1476. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1477. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1478. tp->setlpicnt = 2;
  1479. }
  1480. if (!tp->setlpicnt) {
  1481. val = tr32(TG3_CPMU_EEE_MODE);
  1482. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1483. }
  1484. }
  1485. static int tg3_wait_macro_done(struct tg3 *tp)
  1486. {
  1487. int limit = 100;
  1488. while (limit--) {
  1489. u32 tmp32;
  1490. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1491. if ((tmp32 & 0x1000) == 0)
  1492. break;
  1493. }
  1494. }
  1495. if (limit < 0)
  1496. return -EBUSY;
  1497. return 0;
  1498. }
  1499. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1500. {
  1501. static const u32 test_pat[4][6] = {
  1502. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1503. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1504. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1505. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1506. };
  1507. int chan;
  1508. for (chan = 0; chan < 4; chan++) {
  1509. int i;
  1510. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1511. (chan * 0x2000) | 0x0200);
  1512. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1513. for (i = 0; i < 6; i++)
  1514. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1515. test_pat[chan][i]);
  1516. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1517. if (tg3_wait_macro_done(tp)) {
  1518. *resetp = 1;
  1519. return -EBUSY;
  1520. }
  1521. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1522. (chan * 0x2000) | 0x0200);
  1523. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1524. if (tg3_wait_macro_done(tp)) {
  1525. *resetp = 1;
  1526. return -EBUSY;
  1527. }
  1528. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1529. if (tg3_wait_macro_done(tp)) {
  1530. *resetp = 1;
  1531. return -EBUSY;
  1532. }
  1533. for (i = 0; i < 6; i += 2) {
  1534. u32 low, high;
  1535. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1536. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1537. tg3_wait_macro_done(tp)) {
  1538. *resetp = 1;
  1539. return -EBUSY;
  1540. }
  1541. low &= 0x7fff;
  1542. high &= 0x000f;
  1543. if (low != test_pat[chan][i] ||
  1544. high != test_pat[chan][i+1]) {
  1545. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1546. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1547. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1548. return -EBUSY;
  1549. }
  1550. }
  1551. }
  1552. return 0;
  1553. }
  1554. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1555. {
  1556. int chan;
  1557. for (chan = 0; chan < 4; chan++) {
  1558. int i;
  1559. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1560. (chan * 0x2000) | 0x0200);
  1561. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1562. for (i = 0; i < 6; i++)
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1564. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1565. if (tg3_wait_macro_done(tp))
  1566. return -EBUSY;
  1567. }
  1568. return 0;
  1569. }
  1570. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1571. {
  1572. u32 reg32, phy9_orig;
  1573. int retries, do_phy_reset, err;
  1574. retries = 10;
  1575. do_phy_reset = 1;
  1576. do {
  1577. if (do_phy_reset) {
  1578. err = tg3_bmcr_reset(tp);
  1579. if (err)
  1580. return err;
  1581. do_phy_reset = 0;
  1582. }
  1583. /* Disable transmitter and interrupt. */
  1584. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1585. continue;
  1586. reg32 |= 0x3000;
  1587. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1588. /* Set full-duplex, 1000 mbps. */
  1589. tg3_writephy(tp, MII_BMCR,
  1590. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1591. /* Set to master mode. */
  1592. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1593. continue;
  1594. tg3_writephy(tp, MII_TG3_CTRL,
  1595. (MII_TG3_CTRL_AS_MASTER |
  1596. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1597. /* Enable SM_DSP_CLOCK and 6dB. */
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1599. /* Block the PHY control access. */
  1600. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1601. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1602. if (!err)
  1603. break;
  1604. } while (--retries);
  1605. err = tg3_phy_reset_chanpat(tp);
  1606. if (err)
  1607. return err;
  1608. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1609. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1610. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1613. /* Set Extended packet length bit for jumbo frames */
  1614. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1615. } else {
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1617. }
  1618. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1619. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1620. reg32 &= ~0x3000;
  1621. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1622. } else if (!err)
  1623. err = -EBUSY;
  1624. return err;
  1625. }
  1626. /* This will reset the tigon3 PHY if there is no valid
  1627. * link unless the FORCE argument is non-zero.
  1628. */
  1629. static int tg3_phy_reset(struct tg3 *tp)
  1630. {
  1631. u32 val, cpmuctrl;
  1632. int err;
  1633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1634. val = tr32(GRC_MISC_CFG);
  1635. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1636. udelay(40);
  1637. }
  1638. err = tg3_readphy(tp, MII_BMSR, &val);
  1639. err |= tg3_readphy(tp, MII_BMSR, &val);
  1640. if (err != 0)
  1641. return -EBUSY;
  1642. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1643. netif_carrier_off(tp->dev);
  1644. tg3_link_report(tp);
  1645. }
  1646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1649. err = tg3_phy_reset_5703_4_5(tp);
  1650. if (err)
  1651. return err;
  1652. goto out;
  1653. }
  1654. cpmuctrl = 0;
  1655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1656. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1657. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1658. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1659. tw32(TG3_CPMU_CTRL,
  1660. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1661. }
  1662. err = tg3_bmcr_reset(tp);
  1663. if (err)
  1664. return err;
  1665. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1666. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1667. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1668. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1669. }
  1670. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1671. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1672. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1673. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1674. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1675. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1676. udelay(40);
  1677. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1678. }
  1679. }
  1680. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1681. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1682. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1683. return 0;
  1684. tg3_phy_apply_otp(tp);
  1685. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1686. tg3_phy_toggle_apd(tp, true);
  1687. else
  1688. tg3_phy_toggle_apd(tp, false);
  1689. out:
  1690. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1691. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1692. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1693. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1694. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1695. }
  1696. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1697. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1698. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1699. }
  1700. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1701. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1702. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1703. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1704. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1705. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1706. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1707. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1708. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1709. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1710. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1711. tg3_writephy(tp, MII_TG3_TEST1,
  1712. MII_TG3_TEST1_TRIM_EN | 0x4);
  1713. } else
  1714. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1715. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1716. }
  1717. /* Set Extended packet length bit (bit 14) on all chips that */
  1718. /* support jumbo frames */
  1719. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1720. /* Cannot do read-modify-write on 5401 */
  1721. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1722. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1723. /* Set bit 14 with read-modify-write to preserve other bits */
  1724. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1725. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1726. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1727. }
  1728. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1729. * jumbo frames transmission.
  1730. */
  1731. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1732. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1733. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1734. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1735. }
  1736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1737. /* adjust output voltage */
  1738. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1739. }
  1740. tg3_phy_toggle_automdix(tp, 1);
  1741. tg3_phy_set_wirespeed(tp);
  1742. return 0;
  1743. }
  1744. static void tg3_frob_aux_power(struct tg3 *tp)
  1745. {
  1746. struct tg3 *tp_peer = tp;
  1747. /* The GPIOs do something completely different on 57765. */
  1748. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1750. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1751. return;
  1752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1755. struct net_device *dev_peer;
  1756. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1757. /* remove_one() may have been run on the peer. */
  1758. if (!dev_peer)
  1759. tp_peer = tp;
  1760. else
  1761. tp_peer = netdev_priv(dev_peer);
  1762. }
  1763. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1764. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1765. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1766. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1769. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1770. (GRC_LCLCTRL_GPIO_OE0 |
  1771. GRC_LCLCTRL_GPIO_OE1 |
  1772. GRC_LCLCTRL_GPIO_OE2 |
  1773. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1774. GRC_LCLCTRL_GPIO_OUTPUT1),
  1775. 100);
  1776. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1777. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1778. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1779. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1780. GRC_LCLCTRL_GPIO_OE1 |
  1781. GRC_LCLCTRL_GPIO_OE2 |
  1782. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1783. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1784. tp->grc_local_ctrl;
  1785. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1786. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1787. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1788. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1789. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1790. } else {
  1791. u32 no_gpio2;
  1792. u32 grc_local_ctrl = 0;
  1793. if (tp_peer != tp &&
  1794. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1795. return;
  1796. /* Workaround to prevent overdrawing Amps. */
  1797. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1798. ASIC_REV_5714) {
  1799. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1800. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1801. grc_local_ctrl, 100);
  1802. }
  1803. /* On 5753 and variants, GPIO2 cannot be used. */
  1804. no_gpio2 = tp->nic_sram_data_cfg &
  1805. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1806. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1807. GRC_LCLCTRL_GPIO_OE1 |
  1808. GRC_LCLCTRL_GPIO_OE2 |
  1809. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1810. GRC_LCLCTRL_GPIO_OUTPUT2;
  1811. if (no_gpio2) {
  1812. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1813. GRC_LCLCTRL_GPIO_OUTPUT2);
  1814. }
  1815. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1816. grc_local_ctrl, 100);
  1817. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1819. grc_local_ctrl, 100);
  1820. if (!no_gpio2) {
  1821. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1822. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1823. grc_local_ctrl, 100);
  1824. }
  1825. }
  1826. } else {
  1827. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1828. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1829. if (tp_peer != tp &&
  1830. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1831. return;
  1832. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1833. (GRC_LCLCTRL_GPIO_OE1 |
  1834. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1835. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1836. GRC_LCLCTRL_GPIO_OE1, 100);
  1837. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1838. (GRC_LCLCTRL_GPIO_OE1 |
  1839. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1840. }
  1841. }
  1842. }
  1843. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1844. {
  1845. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1846. return 1;
  1847. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1848. if (speed != SPEED_10)
  1849. return 1;
  1850. } else if (speed == SPEED_10)
  1851. return 1;
  1852. return 0;
  1853. }
  1854. static int tg3_setup_phy(struct tg3 *, int);
  1855. #define RESET_KIND_SHUTDOWN 0
  1856. #define RESET_KIND_INIT 1
  1857. #define RESET_KIND_SUSPEND 2
  1858. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1859. static int tg3_halt_cpu(struct tg3 *, u32);
  1860. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1861. {
  1862. u32 val;
  1863. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1865. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1866. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1867. sg_dig_ctrl |=
  1868. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1869. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1870. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1871. }
  1872. return;
  1873. }
  1874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1875. tg3_bmcr_reset(tp);
  1876. val = tr32(GRC_MISC_CFG);
  1877. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1878. udelay(40);
  1879. return;
  1880. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1881. u32 phytest;
  1882. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1883. u32 phy;
  1884. tg3_writephy(tp, MII_ADVERTISE, 0);
  1885. tg3_writephy(tp, MII_BMCR,
  1886. BMCR_ANENABLE | BMCR_ANRESTART);
  1887. tg3_writephy(tp, MII_TG3_FET_TEST,
  1888. phytest | MII_TG3_FET_SHADOW_EN);
  1889. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1890. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1891. tg3_writephy(tp,
  1892. MII_TG3_FET_SHDW_AUXMODE4,
  1893. phy);
  1894. }
  1895. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1896. }
  1897. return;
  1898. } else if (do_low_power) {
  1899. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1900. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1901. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1902. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1903. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1904. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1905. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1906. }
  1907. /* The PHY should not be powered down on some chips because
  1908. * of bugs.
  1909. */
  1910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1912. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1913. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1914. return;
  1915. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1916. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1917. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1918. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1919. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1920. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1921. }
  1922. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1923. }
  1924. /* tp->lock is held. */
  1925. static int tg3_nvram_lock(struct tg3 *tp)
  1926. {
  1927. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1928. int i;
  1929. if (tp->nvram_lock_cnt == 0) {
  1930. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1931. for (i = 0; i < 8000; i++) {
  1932. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1933. break;
  1934. udelay(20);
  1935. }
  1936. if (i == 8000) {
  1937. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1938. return -ENODEV;
  1939. }
  1940. }
  1941. tp->nvram_lock_cnt++;
  1942. }
  1943. return 0;
  1944. }
  1945. /* tp->lock is held. */
  1946. static void tg3_nvram_unlock(struct tg3 *tp)
  1947. {
  1948. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1949. if (tp->nvram_lock_cnt > 0)
  1950. tp->nvram_lock_cnt--;
  1951. if (tp->nvram_lock_cnt == 0)
  1952. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1953. }
  1954. }
  1955. /* tp->lock is held. */
  1956. static void tg3_enable_nvram_access(struct tg3 *tp)
  1957. {
  1958. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1959. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1960. u32 nvaccess = tr32(NVRAM_ACCESS);
  1961. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1962. }
  1963. }
  1964. /* tp->lock is held. */
  1965. static void tg3_disable_nvram_access(struct tg3 *tp)
  1966. {
  1967. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1968. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1969. u32 nvaccess = tr32(NVRAM_ACCESS);
  1970. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1971. }
  1972. }
  1973. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1974. u32 offset, u32 *val)
  1975. {
  1976. u32 tmp;
  1977. int i;
  1978. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1979. return -EINVAL;
  1980. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1981. EEPROM_ADDR_DEVID_MASK |
  1982. EEPROM_ADDR_READ);
  1983. tw32(GRC_EEPROM_ADDR,
  1984. tmp |
  1985. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1986. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1987. EEPROM_ADDR_ADDR_MASK) |
  1988. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1989. for (i = 0; i < 1000; i++) {
  1990. tmp = tr32(GRC_EEPROM_ADDR);
  1991. if (tmp & EEPROM_ADDR_COMPLETE)
  1992. break;
  1993. msleep(1);
  1994. }
  1995. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1996. return -EBUSY;
  1997. tmp = tr32(GRC_EEPROM_DATA);
  1998. /*
  1999. * The data will always be opposite the native endian
  2000. * format. Perform a blind byteswap to compensate.
  2001. */
  2002. *val = swab32(tmp);
  2003. return 0;
  2004. }
  2005. #define NVRAM_CMD_TIMEOUT 10000
  2006. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2007. {
  2008. int i;
  2009. tw32(NVRAM_CMD, nvram_cmd);
  2010. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2011. udelay(10);
  2012. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2013. udelay(10);
  2014. break;
  2015. }
  2016. }
  2017. if (i == NVRAM_CMD_TIMEOUT)
  2018. return -EBUSY;
  2019. return 0;
  2020. }
  2021. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2022. {
  2023. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2024. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2025. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2026. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2027. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2028. addr = ((addr / tp->nvram_pagesize) <<
  2029. ATMEL_AT45DB0X1B_PAGE_POS) +
  2030. (addr % tp->nvram_pagesize);
  2031. return addr;
  2032. }
  2033. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2034. {
  2035. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2036. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2037. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2038. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2039. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2040. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2041. tp->nvram_pagesize) +
  2042. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2043. return addr;
  2044. }
  2045. /* NOTE: Data read in from NVRAM is byteswapped according to
  2046. * the byteswapping settings for all other register accesses.
  2047. * tg3 devices are BE devices, so on a BE machine, the data
  2048. * returned will be exactly as it is seen in NVRAM. On a LE
  2049. * machine, the 32-bit value will be byteswapped.
  2050. */
  2051. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2052. {
  2053. int ret;
  2054. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2055. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2056. offset = tg3_nvram_phys_addr(tp, offset);
  2057. if (offset > NVRAM_ADDR_MSK)
  2058. return -EINVAL;
  2059. ret = tg3_nvram_lock(tp);
  2060. if (ret)
  2061. return ret;
  2062. tg3_enable_nvram_access(tp);
  2063. tw32(NVRAM_ADDR, offset);
  2064. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2065. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2066. if (ret == 0)
  2067. *val = tr32(NVRAM_RDDATA);
  2068. tg3_disable_nvram_access(tp);
  2069. tg3_nvram_unlock(tp);
  2070. return ret;
  2071. }
  2072. /* Ensures NVRAM data is in bytestream format. */
  2073. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2074. {
  2075. u32 v;
  2076. int res = tg3_nvram_read(tp, offset, &v);
  2077. if (!res)
  2078. *val = cpu_to_be32(v);
  2079. return res;
  2080. }
  2081. /* tp->lock is held. */
  2082. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2083. {
  2084. u32 addr_high, addr_low;
  2085. int i;
  2086. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2087. tp->dev->dev_addr[1]);
  2088. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2089. (tp->dev->dev_addr[3] << 16) |
  2090. (tp->dev->dev_addr[4] << 8) |
  2091. (tp->dev->dev_addr[5] << 0));
  2092. for (i = 0; i < 4; i++) {
  2093. if (i == 1 && skip_mac_1)
  2094. continue;
  2095. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2096. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2097. }
  2098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2100. for (i = 0; i < 12; i++) {
  2101. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2102. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2103. }
  2104. }
  2105. addr_high = (tp->dev->dev_addr[0] +
  2106. tp->dev->dev_addr[1] +
  2107. tp->dev->dev_addr[2] +
  2108. tp->dev->dev_addr[3] +
  2109. tp->dev->dev_addr[4] +
  2110. tp->dev->dev_addr[5]) &
  2111. TX_BACKOFF_SEED_MASK;
  2112. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2113. }
  2114. static void tg3_enable_register_access(struct tg3 *tp)
  2115. {
  2116. /*
  2117. * Make sure register accesses (indirect or otherwise) will function
  2118. * correctly.
  2119. */
  2120. pci_write_config_dword(tp->pdev,
  2121. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2122. }
  2123. static int tg3_power_up(struct tg3 *tp)
  2124. {
  2125. tg3_enable_register_access(tp);
  2126. pci_set_power_state(tp->pdev, PCI_D0);
  2127. /* Switch out of Vaux if it is a NIC */
  2128. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2129. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2130. return 0;
  2131. }
  2132. static int tg3_power_down_prepare(struct tg3 *tp)
  2133. {
  2134. u32 misc_host_ctrl;
  2135. bool device_should_wake, do_low_power;
  2136. tg3_enable_register_access(tp);
  2137. /* Restore the CLKREQ setting. */
  2138. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2139. u16 lnkctl;
  2140. pci_read_config_word(tp->pdev,
  2141. tp->pcie_cap + PCI_EXP_LNKCTL,
  2142. &lnkctl);
  2143. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2144. pci_write_config_word(tp->pdev,
  2145. tp->pcie_cap + PCI_EXP_LNKCTL,
  2146. lnkctl);
  2147. }
  2148. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2149. tw32(TG3PCI_MISC_HOST_CTRL,
  2150. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2151. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2152. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2153. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2154. do_low_power = false;
  2155. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2156. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2157. struct phy_device *phydev;
  2158. u32 phyid, advertising;
  2159. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2160. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2161. tp->link_config.orig_speed = phydev->speed;
  2162. tp->link_config.orig_duplex = phydev->duplex;
  2163. tp->link_config.orig_autoneg = phydev->autoneg;
  2164. tp->link_config.orig_advertising = phydev->advertising;
  2165. advertising = ADVERTISED_TP |
  2166. ADVERTISED_Pause |
  2167. ADVERTISED_Autoneg |
  2168. ADVERTISED_10baseT_Half;
  2169. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2170. device_should_wake) {
  2171. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2172. advertising |=
  2173. ADVERTISED_100baseT_Half |
  2174. ADVERTISED_100baseT_Full |
  2175. ADVERTISED_10baseT_Full;
  2176. else
  2177. advertising |= ADVERTISED_10baseT_Full;
  2178. }
  2179. phydev->advertising = advertising;
  2180. phy_start_aneg(phydev);
  2181. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2182. if (phyid != PHY_ID_BCMAC131) {
  2183. phyid &= PHY_BCM_OUI_MASK;
  2184. if (phyid == PHY_BCM_OUI_1 ||
  2185. phyid == PHY_BCM_OUI_2 ||
  2186. phyid == PHY_BCM_OUI_3)
  2187. do_low_power = true;
  2188. }
  2189. }
  2190. } else {
  2191. do_low_power = true;
  2192. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2193. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2194. tp->link_config.orig_speed = tp->link_config.speed;
  2195. tp->link_config.orig_duplex = tp->link_config.duplex;
  2196. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2197. }
  2198. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2199. tp->link_config.speed = SPEED_10;
  2200. tp->link_config.duplex = DUPLEX_HALF;
  2201. tp->link_config.autoneg = AUTONEG_ENABLE;
  2202. tg3_setup_phy(tp, 0);
  2203. }
  2204. }
  2205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2206. u32 val;
  2207. val = tr32(GRC_VCPU_EXT_CTRL);
  2208. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2209. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2210. int i;
  2211. u32 val;
  2212. for (i = 0; i < 200; i++) {
  2213. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2214. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2215. break;
  2216. msleep(1);
  2217. }
  2218. }
  2219. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2220. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2221. WOL_DRV_STATE_SHUTDOWN |
  2222. WOL_DRV_WOL |
  2223. WOL_SET_MAGIC_PKT);
  2224. if (device_should_wake) {
  2225. u32 mac_mode;
  2226. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2227. if (do_low_power) {
  2228. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2229. udelay(40);
  2230. }
  2231. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2232. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2233. else
  2234. mac_mode = MAC_MODE_PORT_MODE_MII;
  2235. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2236. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2237. ASIC_REV_5700) {
  2238. u32 speed = (tp->tg3_flags &
  2239. TG3_FLAG_WOL_SPEED_100MB) ?
  2240. SPEED_100 : SPEED_10;
  2241. if (tg3_5700_link_polarity(tp, speed))
  2242. mac_mode |= MAC_MODE_LINK_POLARITY;
  2243. else
  2244. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2245. }
  2246. } else {
  2247. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2248. }
  2249. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2250. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2251. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2252. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2253. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2254. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2255. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2256. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2257. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2258. mac_mode |= MAC_MODE_APE_TX_EN |
  2259. MAC_MODE_APE_RX_EN |
  2260. MAC_MODE_TDE_ENABLE;
  2261. tw32_f(MAC_MODE, mac_mode);
  2262. udelay(100);
  2263. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2264. udelay(10);
  2265. }
  2266. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2267. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2269. u32 base_val;
  2270. base_val = tp->pci_clock_ctrl;
  2271. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2272. CLOCK_CTRL_TXCLK_DISABLE);
  2273. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2274. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2275. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2276. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2277. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2278. /* do nothing */
  2279. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2280. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2281. u32 newbits1, newbits2;
  2282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2284. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2285. CLOCK_CTRL_TXCLK_DISABLE |
  2286. CLOCK_CTRL_ALTCLK);
  2287. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2288. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2289. newbits1 = CLOCK_CTRL_625_CORE;
  2290. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2291. } else {
  2292. newbits1 = CLOCK_CTRL_ALTCLK;
  2293. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2294. }
  2295. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2296. 40);
  2297. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2298. 40);
  2299. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2300. u32 newbits3;
  2301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2303. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2304. CLOCK_CTRL_TXCLK_DISABLE |
  2305. CLOCK_CTRL_44MHZ_CORE);
  2306. } else {
  2307. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2308. }
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2310. tp->pci_clock_ctrl | newbits3, 40);
  2311. }
  2312. }
  2313. if (!(device_should_wake) &&
  2314. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2315. tg3_power_down_phy(tp, do_low_power);
  2316. tg3_frob_aux_power(tp);
  2317. /* Workaround for unstable PLL clock */
  2318. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2319. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2320. u32 val = tr32(0x7d00);
  2321. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2322. tw32(0x7d00, val);
  2323. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2324. int err;
  2325. err = tg3_nvram_lock(tp);
  2326. tg3_halt_cpu(tp, RX_CPU_BASE);
  2327. if (!err)
  2328. tg3_nvram_unlock(tp);
  2329. }
  2330. }
  2331. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2332. return 0;
  2333. }
  2334. static void tg3_power_down(struct tg3 *tp)
  2335. {
  2336. tg3_power_down_prepare(tp);
  2337. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2338. pci_set_power_state(tp->pdev, PCI_D3hot);
  2339. }
  2340. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2341. {
  2342. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2343. case MII_TG3_AUX_STAT_10HALF:
  2344. *speed = SPEED_10;
  2345. *duplex = DUPLEX_HALF;
  2346. break;
  2347. case MII_TG3_AUX_STAT_10FULL:
  2348. *speed = SPEED_10;
  2349. *duplex = DUPLEX_FULL;
  2350. break;
  2351. case MII_TG3_AUX_STAT_100HALF:
  2352. *speed = SPEED_100;
  2353. *duplex = DUPLEX_HALF;
  2354. break;
  2355. case MII_TG3_AUX_STAT_100FULL:
  2356. *speed = SPEED_100;
  2357. *duplex = DUPLEX_FULL;
  2358. break;
  2359. case MII_TG3_AUX_STAT_1000HALF:
  2360. *speed = SPEED_1000;
  2361. *duplex = DUPLEX_HALF;
  2362. break;
  2363. case MII_TG3_AUX_STAT_1000FULL:
  2364. *speed = SPEED_1000;
  2365. *duplex = DUPLEX_FULL;
  2366. break;
  2367. default:
  2368. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2369. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2370. SPEED_10;
  2371. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2372. DUPLEX_HALF;
  2373. break;
  2374. }
  2375. *speed = SPEED_INVALID;
  2376. *duplex = DUPLEX_INVALID;
  2377. break;
  2378. }
  2379. }
  2380. static void tg3_phy_copper_begin(struct tg3 *tp)
  2381. {
  2382. u32 new_adv;
  2383. int i;
  2384. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2385. /* Entering low power mode. Disable gigabit and
  2386. * 100baseT advertisements.
  2387. */
  2388. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2389. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2390. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2391. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2392. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2393. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2394. } else if (tp->link_config.speed == SPEED_INVALID) {
  2395. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2396. tp->link_config.advertising &=
  2397. ~(ADVERTISED_1000baseT_Half |
  2398. ADVERTISED_1000baseT_Full);
  2399. new_adv = ADVERTISE_CSMA;
  2400. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2401. new_adv |= ADVERTISE_10HALF;
  2402. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2403. new_adv |= ADVERTISE_10FULL;
  2404. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2405. new_adv |= ADVERTISE_100HALF;
  2406. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2407. new_adv |= ADVERTISE_100FULL;
  2408. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2409. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2410. if (tp->link_config.advertising &
  2411. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2412. new_adv = 0;
  2413. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2414. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2415. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2416. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2417. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2418. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2419. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2420. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2421. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2422. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2423. } else {
  2424. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2425. }
  2426. } else {
  2427. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2428. new_adv |= ADVERTISE_CSMA;
  2429. /* Asking for a specific link mode. */
  2430. if (tp->link_config.speed == SPEED_1000) {
  2431. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2432. if (tp->link_config.duplex == DUPLEX_FULL)
  2433. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2434. else
  2435. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2436. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2437. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2438. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2439. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2440. } else {
  2441. if (tp->link_config.speed == SPEED_100) {
  2442. if (tp->link_config.duplex == DUPLEX_FULL)
  2443. new_adv |= ADVERTISE_100FULL;
  2444. else
  2445. new_adv |= ADVERTISE_100HALF;
  2446. } else {
  2447. if (tp->link_config.duplex == DUPLEX_FULL)
  2448. new_adv |= ADVERTISE_10FULL;
  2449. else
  2450. new_adv |= ADVERTISE_10HALF;
  2451. }
  2452. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2453. new_adv = 0;
  2454. }
  2455. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2456. }
  2457. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2458. u32 val;
  2459. tw32(TG3_CPMU_EEE_MODE,
  2460. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2461. /* Enable SM_DSP clock and tx 6dB coding. */
  2462. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2463. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2464. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2465. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2466. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  2468. !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2469. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
  2470. val | MII_TG3_DSP_CH34TP2_HIBW01);
  2471. val = 0;
  2472. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2473. /* Advertise 100-BaseTX EEE ability */
  2474. if (tp->link_config.advertising &
  2475. ADVERTISED_100baseT_Full)
  2476. val |= MDIO_AN_EEE_ADV_100TX;
  2477. /* Advertise 1000-BaseT EEE ability */
  2478. if (tp->link_config.advertising &
  2479. ADVERTISED_1000baseT_Full)
  2480. val |= MDIO_AN_EEE_ADV_1000T;
  2481. }
  2482. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2483. /* Turn off SM_DSP clock. */
  2484. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2485. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2486. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2487. }
  2488. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2489. tp->link_config.speed != SPEED_INVALID) {
  2490. u32 bmcr, orig_bmcr;
  2491. tp->link_config.active_speed = tp->link_config.speed;
  2492. tp->link_config.active_duplex = tp->link_config.duplex;
  2493. bmcr = 0;
  2494. switch (tp->link_config.speed) {
  2495. default:
  2496. case SPEED_10:
  2497. break;
  2498. case SPEED_100:
  2499. bmcr |= BMCR_SPEED100;
  2500. break;
  2501. case SPEED_1000:
  2502. bmcr |= TG3_BMCR_SPEED1000;
  2503. break;
  2504. }
  2505. if (tp->link_config.duplex == DUPLEX_FULL)
  2506. bmcr |= BMCR_FULLDPLX;
  2507. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2508. (bmcr != orig_bmcr)) {
  2509. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2510. for (i = 0; i < 1500; i++) {
  2511. u32 tmp;
  2512. udelay(10);
  2513. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2514. tg3_readphy(tp, MII_BMSR, &tmp))
  2515. continue;
  2516. if (!(tmp & BMSR_LSTATUS)) {
  2517. udelay(40);
  2518. break;
  2519. }
  2520. }
  2521. tg3_writephy(tp, MII_BMCR, bmcr);
  2522. udelay(40);
  2523. }
  2524. } else {
  2525. tg3_writephy(tp, MII_BMCR,
  2526. BMCR_ANENABLE | BMCR_ANRESTART);
  2527. }
  2528. }
  2529. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2530. {
  2531. int err;
  2532. /* Turn off tap power management. */
  2533. /* Set Extended packet length bit */
  2534. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2535. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2536. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2537. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2538. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2539. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2540. udelay(40);
  2541. return err;
  2542. }
  2543. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2544. {
  2545. u32 adv_reg, all_mask = 0;
  2546. if (mask & ADVERTISED_10baseT_Half)
  2547. all_mask |= ADVERTISE_10HALF;
  2548. if (mask & ADVERTISED_10baseT_Full)
  2549. all_mask |= ADVERTISE_10FULL;
  2550. if (mask & ADVERTISED_100baseT_Half)
  2551. all_mask |= ADVERTISE_100HALF;
  2552. if (mask & ADVERTISED_100baseT_Full)
  2553. all_mask |= ADVERTISE_100FULL;
  2554. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2555. return 0;
  2556. if ((adv_reg & all_mask) != all_mask)
  2557. return 0;
  2558. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2559. u32 tg3_ctrl;
  2560. all_mask = 0;
  2561. if (mask & ADVERTISED_1000baseT_Half)
  2562. all_mask |= ADVERTISE_1000HALF;
  2563. if (mask & ADVERTISED_1000baseT_Full)
  2564. all_mask |= ADVERTISE_1000FULL;
  2565. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2566. return 0;
  2567. if ((tg3_ctrl & all_mask) != all_mask)
  2568. return 0;
  2569. }
  2570. return 1;
  2571. }
  2572. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2573. {
  2574. u32 curadv, reqadv;
  2575. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2576. return 1;
  2577. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2578. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2579. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2580. if (curadv != reqadv)
  2581. return 0;
  2582. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2583. tg3_readphy(tp, MII_LPA, rmtadv);
  2584. } else {
  2585. /* Reprogram the advertisement register, even if it
  2586. * does not affect the current link. If the link
  2587. * gets renegotiated in the future, we can save an
  2588. * additional renegotiation cycle by advertising
  2589. * it correctly in the first place.
  2590. */
  2591. if (curadv != reqadv) {
  2592. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2593. ADVERTISE_PAUSE_ASYM);
  2594. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2595. }
  2596. }
  2597. return 1;
  2598. }
  2599. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2600. {
  2601. int current_link_up;
  2602. u32 bmsr, val;
  2603. u32 lcl_adv, rmt_adv;
  2604. u16 current_speed;
  2605. u8 current_duplex;
  2606. int i, err;
  2607. tw32(MAC_EVENT, 0);
  2608. tw32_f(MAC_STATUS,
  2609. (MAC_STATUS_SYNC_CHANGED |
  2610. MAC_STATUS_CFG_CHANGED |
  2611. MAC_STATUS_MI_COMPLETION |
  2612. MAC_STATUS_LNKSTATE_CHANGED));
  2613. udelay(40);
  2614. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2615. tw32_f(MAC_MI_MODE,
  2616. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2617. udelay(80);
  2618. }
  2619. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2620. /* Some third-party PHYs need to be reset on link going
  2621. * down.
  2622. */
  2623. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2626. netif_carrier_ok(tp->dev)) {
  2627. tg3_readphy(tp, MII_BMSR, &bmsr);
  2628. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2629. !(bmsr & BMSR_LSTATUS))
  2630. force_reset = 1;
  2631. }
  2632. if (force_reset)
  2633. tg3_phy_reset(tp);
  2634. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2635. tg3_readphy(tp, MII_BMSR, &bmsr);
  2636. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2637. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2638. bmsr = 0;
  2639. if (!(bmsr & BMSR_LSTATUS)) {
  2640. err = tg3_init_5401phy_dsp(tp);
  2641. if (err)
  2642. return err;
  2643. tg3_readphy(tp, MII_BMSR, &bmsr);
  2644. for (i = 0; i < 1000; i++) {
  2645. udelay(10);
  2646. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2647. (bmsr & BMSR_LSTATUS)) {
  2648. udelay(40);
  2649. break;
  2650. }
  2651. }
  2652. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2653. TG3_PHY_REV_BCM5401_B0 &&
  2654. !(bmsr & BMSR_LSTATUS) &&
  2655. tp->link_config.active_speed == SPEED_1000) {
  2656. err = tg3_phy_reset(tp);
  2657. if (!err)
  2658. err = tg3_init_5401phy_dsp(tp);
  2659. if (err)
  2660. return err;
  2661. }
  2662. }
  2663. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2664. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2665. /* 5701 {A0,B0} CRC bug workaround */
  2666. tg3_writephy(tp, 0x15, 0x0a75);
  2667. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2668. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2669. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2670. }
  2671. /* Clear pending interrupts... */
  2672. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2673. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2674. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2675. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2676. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2677. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2680. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2681. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2682. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2683. else
  2684. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2685. }
  2686. current_link_up = 0;
  2687. current_speed = SPEED_INVALID;
  2688. current_duplex = DUPLEX_INVALID;
  2689. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2690. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2691. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2692. if (!(val & (1 << 10))) {
  2693. val |= (1 << 10);
  2694. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2695. goto relink;
  2696. }
  2697. }
  2698. bmsr = 0;
  2699. for (i = 0; i < 100; i++) {
  2700. tg3_readphy(tp, MII_BMSR, &bmsr);
  2701. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2702. (bmsr & BMSR_LSTATUS))
  2703. break;
  2704. udelay(40);
  2705. }
  2706. if (bmsr & BMSR_LSTATUS) {
  2707. u32 aux_stat, bmcr;
  2708. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2709. for (i = 0; i < 2000; i++) {
  2710. udelay(10);
  2711. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2712. aux_stat)
  2713. break;
  2714. }
  2715. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2716. &current_speed,
  2717. &current_duplex);
  2718. bmcr = 0;
  2719. for (i = 0; i < 200; i++) {
  2720. tg3_readphy(tp, MII_BMCR, &bmcr);
  2721. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2722. continue;
  2723. if (bmcr && bmcr != 0x7fff)
  2724. break;
  2725. udelay(10);
  2726. }
  2727. lcl_adv = 0;
  2728. rmt_adv = 0;
  2729. tp->link_config.active_speed = current_speed;
  2730. tp->link_config.active_duplex = current_duplex;
  2731. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2732. if ((bmcr & BMCR_ANENABLE) &&
  2733. tg3_copper_is_advertising_all(tp,
  2734. tp->link_config.advertising)) {
  2735. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2736. &rmt_adv))
  2737. current_link_up = 1;
  2738. }
  2739. } else {
  2740. if (!(bmcr & BMCR_ANENABLE) &&
  2741. tp->link_config.speed == current_speed &&
  2742. tp->link_config.duplex == current_duplex &&
  2743. tp->link_config.flowctrl ==
  2744. tp->link_config.active_flowctrl) {
  2745. current_link_up = 1;
  2746. }
  2747. }
  2748. if (current_link_up == 1 &&
  2749. tp->link_config.active_duplex == DUPLEX_FULL)
  2750. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2751. }
  2752. relink:
  2753. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2754. tg3_phy_copper_begin(tp);
  2755. tg3_readphy(tp, MII_BMSR, &bmsr);
  2756. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2757. (bmsr & BMSR_LSTATUS))
  2758. current_link_up = 1;
  2759. }
  2760. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2761. if (current_link_up == 1) {
  2762. if (tp->link_config.active_speed == SPEED_100 ||
  2763. tp->link_config.active_speed == SPEED_10)
  2764. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2765. else
  2766. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2767. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2768. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2769. else
  2770. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2771. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2772. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2773. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2775. if (current_link_up == 1 &&
  2776. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2777. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2778. else
  2779. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2780. }
  2781. /* ??? Without this setting Netgear GA302T PHY does not
  2782. * ??? send/receive packets...
  2783. */
  2784. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2785. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2786. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2787. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2788. udelay(80);
  2789. }
  2790. tw32_f(MAC_MODE, tp->mac_mode);
  2791. udelay(40);
  2792. tg3_phy_eee_adjust(tp, current_link_up);
  2793. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2794. /* Polled via timer. */
  2795. tw32_f(MAC_EVENT, 0);
  2796. } else {
  2797. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2798. }
  2799. udelay(40);
  2800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2801. current_link_up == 1 &&
  2802. tp->link_config.active_speed == SPEED_1000 &&
  2803. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2804. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2805. udelay(120);
  2806. tw32_f(MAC_STATUS,
  2807. (MAC_STATUS_SYNC_CHANGED |
  2808. MAC_STATUS_CFG_CHANGED));
  2809. udelay(40);
  2810. tg3_write_mem(tp,
  2811. NIC_SRAM_FIRMWARE_MBOX,
  2812. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2813. }
  2814. /* Prevent send BD corruption. */
  2815. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2816. u16 oldlnkctl, newlnkctl;
  2817. pci_read_config_word(tp->pdev,
  2818. tp->pcie_cap + PCI_EXP_LNKCTL,
  2819. &oldlnkctl);
  2820. if (tp->link_config.active_speed == SPEED_100 ||
  2821. tp->link_config.active_speed == SPEED_10)
  2822. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2823. else
  2824. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2825. if (newlnkctl != oldlnkctl)
  2826. pci_write_config_word(tp->pdev,
  2827. tp->pcie_cap + PCI_EXP_LNKCTL,
  2828. newlnkctl);
  2829. }
  2830. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2831. if (current_link_up)
  2832. netif_carrier_on(tp->dev);
  2833. else
  2834. netif_carrier_off(tp->dev);
  2835. tg3_link_report(tp);
  2836. }
  2837. return 0;
  2838. }
  2839. struct tg3_fiber_aneginfo {
  2840. int state;
  2841. #define ANEG_STATE_UNKNOWN 0
  2842. #define ANEG_STATE_AN_ENABLE 1
  2843. #define ANEG_STATE_RESTART_INIT 2
  2844. #define ANEG_STATE_RESTART 3
  2845. #define ANEG_STATE_DISABLE_LINK_OK 4
  2846. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2847. #define ANEG_STATE_ABILITY_DETECT 6
  2848. #define ANEG_STATE_ACK_DETECT_INIT 7
  2849. #define ANEG_STATE_ACK_DETECT 8
  2850. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2851. #define ANEG_STATE_COMPLETE_ACK 10
  2852. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2853. #define ANEG_STATE_IDLE_DETECT 12
  2854. #define ANEG_STATE_LINK_OK 13
  2855. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2856. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2857. u32 flags;
  2858. #define MR_AN_ENABLE 0x00000001
  2859. #define MR_RESTART_AN 0x00000002
  2860. #define MR_AN_COMPLETE 0x00000004
  2861. #define MR_PAGE_RX 0x00000008
  2862. #define MR_NP_LOADED 0x00000010
  2863. #define MR_TOGGLE_TX 0x00000020
  2864. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2865. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2866. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2867. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2868. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2869. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2870. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2871. #define MR_TOGGLE_RX 0x00002000
  2872. #define MR_NP_RX 0x00004000
  2873. #define MR_LINK_OK 0x80000000
  2874. unsigned long link_time, cur_time;
  2875. u32 ability_match_cfg;
  2876. int ability_match_count;
  2877. char ability_match, idle_match, ack_match;
  2878. u32 txconfig, rxconfig;
  2879. #define ANEG_CFG_NP 0x00000080
  2880. #define ANEG_CFG_ACK 0x00000040
  2881. #define ANEG_CFG_RF2 0x00000020
  2882. #define ANEG_CFG_RF1 0x00000010
  2883. #define ANEG_CFG_PS2 0x00000001
  2884. #define ANEG_CFG_PS1 0x00008000
  2885. #define ANEG_CFG_HD 0x00004000
  2886. #define ANEG_CFG_FD 0x00002000
  2887. #define ANEG_CFG_INVAL 0x00001f06
  2888. };
  2889. #define ANEG_OK 0
  2890. #define ANEG_DONE 1
  2891. #define ANEG_TIMER_ENAB 2
  2892. #define ANEG_FAILED -1
  2893. #define ANEG_STATE_SETTLE_TIME 10000
  2894. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2895. struct tg3_fiber_aneginfo *ap)
  2896. {
  2897. u16 flowctrl;
  2898. unsigned long delta;
  2899. u32 rx_cfg_reg;
  2900. int ret;
  2901. if (ap->state == ANEG_STATE_UNKNOWN) {
  2902. ap->rxconfig = 0;
  2903. ap->link_time = 0;
  2904. ap->cur_time = 0;
  2905. ap->ability_match_cfg = 0;
  2906. ap->ability_match_count = 0;
  2907. ap->ability_match = 0;
  2908. ap->idle_match = 0;
  2909. ap->ack_match = 0;
  2910. }
  2911. ap->cur_time++;
  2912. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2913. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2914. if (rx_cfg_reg != ap->ability_match_cfg) {
  2915. ap->ability_match_cfg = rx_cfg_reg;
  2916. ap->ability_match = 0;
  2917. ap->ability_match_count = 0;
  2918. } else {
  2919. if (++ap->ability_match_count > 1) {
  2920. ap->ability_match = 1;
  2921. ap->ability_match_cfg = rx_cfg_reg;
  2922. }
  2923. }
  2924. if (rx_cfg_reg & ANEG_CFG_ACK)
  2925. ap->ack_match = 1;
  2926. else
  2927. ap->ack_match = 0;
  2928. ap->idle_match = 0;
  2929. } else {
  2930. ap->idle_match = 1;
  2931. ap->ability_match_cfg = 0;
  2932. ap->ability_match_count = 0;
  2933. ap->ability_match = 0;
  2934. ap->ack_match = 0;
  2935. rx_cfg_reg = 0;
  2936. }
  2937. ap->rxconfig = rx_cfg_reg;
  2938. ret = ANEG_OK;
  2939. switch (ap->state) {
  2940. case ANEG_STATE_UNKNOWN:
  2941. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2942. ap->state = ANEG_STATE_AN_ENABLE;
  2943. /* fallthru */
  2944. case ANEG_STATE_AN_ENABLE:
  2945. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2946. if (ap->flags & MR_AN_ENABLE) {
  2947. ap->link_time = 0;
  2948. ap->cur_time = 0;
  2949. ap->ability_match_cfg = 0;
  2950. ap->ability_match_count = 0;
  2951. ap->ability_match = 0;
  2952. ap->idle_match = 0;
  2953. ap->ack_match = 0;
  2954. ap->state = ANEG_STATE_RESTART_INIT;
  2955. } else {
  2956. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2957. }
  2958. break;
  2959. case ANEG_STATE_RESTART_INIT:
  2960. ap->link_time = ap->cur_time;
  2961. ap->flags &= ~(MR_NP_LOADED);
  2962. ap->txconfig = 0;
  2963. tw32(MAC_TX_AUTO_NEG, 0);
  2964. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2965. tw32_f(MAC_MODE, tp->mac_mode);
  2966. udelay(40);
  2967. ret = ANEG_TIMER_ENAB;
  2968. ap->state = ANEG_STATE_RESTART;
  2969. /* fallthru */
  2970. case ANEG_STATE_RESTART:
  2971. delta = ap->cur_time - ap->link_time;
  2972. if (delta > ANEG_STATE_SETTLE_TIME)
  2973. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2974. else
  2975. ret = ANEG_TIMER_ENAB;
  2976. break;
  2977. case ANEG_STATE_DISABLE_LINK_OK:
  2978. ret = ANEG_DONE;
  2979. break;
  2980. case ANEG_STATE_ABILITY_DETECT_INIT:
  2981. ap->flags &= ~(MR_TOGGLE_TX);
  2982. ap->txconfig = ANEG_CFG_FD;
  2983. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2984. if (flowctrl & ADVERTISE_1000XPAUSE)
  2985. ap->txconfig |= ANEG_CFG_PS1;
  2986. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2987. ap->txconfig |= ANEG_CFG_PS2;
  2988. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2989. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2990. tw32_f(MAC_MODE, tp->mac_mode);
  2991. udelay(40);
  2992. ap->state = ANEG_STATE_ABILITY_DETECT;
  2993. break;
  2994. case ANEG_STATE_ABILITY_DETECT:
  2995. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2996. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2997. break;
  2998. case ANEG_STATE_ACK_DETECT_INIT:
  2999. ap->txconfig |= ANEG_CFG_ACK;
  3000. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3001. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. ap->state = ANEG_STATE_ACK_DETECT;
  3005. /* fallthru */
  3006. case ANEG_STATE_ACK_DETECT:
  3007. if (ap->ack_match != 0) {
  3008. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3009. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3010. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3011. } else {
  3012. ap->state = ANEG_STATE_AN_ENABLE;
  3013. }
  3014. } else if (ap->ability_match != 0 &&
  3015. ap->rxconfig == 0) {
  3016. ap->state = ANEG_STATE_AN_ENABLE;
  3017. }
  3018. break;
  3019. case ANEG_STATE_COMPLETE_ACK_INIT:
  3020. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3021. ret = ANEG_FAILED;
  3022. break;
  3023. }
  3024. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3025. MR_LP_ADV_HALF_DUPLEX |
  3026. MR_LP_ADV_SYM_PAUSE |
  3027. MR_LP_ADV_ASYM_PAUSE |
  3028. MR_LP_ADV_REMOTE_FAULT1 |
  3029. MR_LP_ADV_REMOTE_FAULT2 |
  3030. MR_LP_ADV_NEXT_PAGE |
  3031. MR_TOGGLE_RX |
  3032. MR_NP_RX);
  3033. if (ap->rxconfig & ANEG_CFG_FD)
  3034. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3035. if (ap->rxconfig & ANEG_CFG_HD)
  3036. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3037. if (ap->rxconfig & ANEG_CFG_PS1)
  3038. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3039. if (ap->rxconfig & ANEG_CFG_PS2)
  3040. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3041. if (ap->rxconfig & ANEG_CFG_RF1)
  3042. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3043. if (ap->rxconfig & ANEG_CFG_RF2)
  3044. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3045. if (ap->rxconfig & ANEG_CFG_NP)
  3046. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3047. ap->link_time = ap->cur_time;
  3048. ap->flags ^= (MR_TOGGLE_TX);
  3049. if (ap->rxconfig & 0x0008)
  3050. ap->flags |= MR_TOGGLE_RX;
  3051. if (ap->rxconfig & ANEG_CFG_NP)
  3052. ap->flags |= MR_NP_RX;
  3053. ap->flags |= MR_PAGE_RX;
  3054. ap->state = ANEG_STATE_COMPLETE_ACK;
  3055. ret = ANEG_TIMER_ENAB;
  3056. break;
  3057. case ANEG_STATE_COMPLETE_ACK:
  3058. if (ap->ability_match != 0 &&
  3059. ap->rxconfig == 0) {
  3060. ap->state = ANEG_STATE_AN_ENABLE;
  3061. break;
  3062. }
  3063. delta = ap->cur_time - ap->link_time;
  3064. if (delta > ANEG_STATE_SETTLE_TIME) {
  3065. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3066. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3067. } else {
  3068. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3069. !(ap->flags & MR_NP_RX)) {
  3070. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3071. } else {
  3072. ret = ANEG_FAILED;
  3073. }
  3074. }
  3075. }
  3076. break;
  3077. case ANEG_STATE_IDLE_DETECT_INIT:
  3078. ap->link_time = ap->cur_time;
  3079. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3080. tw32_f(MAC_MODE, tp->mac_mode);
  3081. udelay(40);
  3082. ap->state = ANEG_STATE_IDLE_DETECT;
  3083. ret = ANEG_TIMER_ENAB;
  3084. break;
  3085. case ANEG_STATE_IDLE_DETECT:
  3086. if (ap->ability_match != 0 &&
  3087. ap->rxconfig == 0) {
  3088. ap->state = ANEG_STATE_AN_ENABLE;
  3089. break;
  3090. }
  3091. delta = ap->cur_time - ap->link_time;
  3092. if (delta > ANEG_STATE_SETTLE_TIME) {
  3093. /* XXX another gem from the Broadcom driver :( */
  3094. ap->state = ANEG_STATE_LINK_OK;
  3095. }
  3096. break;
  3097. case ANEG_STATE_LINK_OK:
  3098. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3099. ret = ANEG_DONE;
  3100. break;
  3101. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3102. /* ??? unimplemented */
  3103. break;
  3104. case ANEG_STATE_NEXT_PAGE_WAIT:
  3105. /* ??? unimplemented */
  3106. break;
  3107. default:
  3108. ret = ANEG_FAILED;
  3109. break;
  3110. }
  3111. return ret;
  3112. }
  3113. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3114. {
  3115. int res = 0;
  3116. struct tg3_fiber_aneginfo aninfo;
  3117. int status = ANEG_FAILED;
  3118. unsigned int tick;
  3119. u32 tmp;
  3120. tw32_f(MAC_TX_AUTO_NEG, 0);
  3121. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3122. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3123. udelay(40);
  3124. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3125. udelay(40);
  3126. memset(&aninfo, 0, sizeof(aninfo));
  3127. aninfo.flags |= MR_AN_ENABLE;
  3128. aninfo.state = ANEG_STATE_UNKNOWN;
  3129. aninfo.cur_time = 0;
  3130. tick = 0;
  3131. while (++tick < 195000) {
  3132. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3133. if (status == ANEG_DONE || status == ANEG_FAILED)
  3134. break;
  3135. udelay(1);
  3136. }
  3137. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3138. tw32_f(MAC_MODE, tp->mac_mode);
  3139. udelay(40);
  3140. *txflags = aninfo.txconfig;
  3141. *rxflags = aninfo.flags;
  3142. if (status == ANEG_DONE &&
  3143. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3144. MR_LP_ADV_FULL_DUPLEX)))
  3145. res = 1;
  3146. return res;
  3147. }
  3148. static void tg3_init_bcm8002(struct tg3 *tp)
  3149. {
  3150. u32 mac_status = tr32(MAC_STATUS);
  3151. int i;
  3152. /* Reset when initting first time or we have a link. */
  3153. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3154. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3155. return;
  3156. /* Set PLL lock range. */
  3157. tg3_writephy(tp, 0x16, 0x8007);
  3158. /* SW reset */
  3159. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3160. /* Wait for reset to complete. */
  3161. /* XXX schedule_timeout() ... */
  3162. for (i = 0; i < 500; i++)
  3163. udelay(10);
  3164. /* Config mode; select PMA/Ch 1 regs. */
  3165. tg3_writephy(tp, 0x10, 0x8411);
  3166. /* Enable auto-lock and comdet, select txclk for tx. */
  3167. tg3_writephy(tp, 0x11, 0x0a10);
  3168. tg3_writephy(tp, 0x18, 0x00a0);
  3169. tg3_writephy(tp, 0x16, 0x41ff);
  3170. /* Assert and deassert POR. */
  3171. tg3_writephy(tp, 0x13, 0x0400);
  3172. udelay(40);
  3173. tg3_writephy(tp, 0x13, 0x0000);
  3174. tg3_writephy(tp, 0x11, 0x0a50);
  3175. udelay(40);
  3176. tg3_writephy(tp, 0x11, 0x0a10);
  3177. /* Wait for signal to stabilize */
  3178. /* XXX schedule_timeout() ... */
  3179. for (i = 0; i < 15000; i++)
  3180. udelay(10);
  3181. /* Deselect the channel register so we can read the PHYID
  3182. * later.
  3183. */
  3184. tg3_writephy(tp, 0x10, 0x8011);
  3185. }
  3186. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3187. {
  3188. u16 flowctrl;
  3189. u32 sg_dig_ctrl, sg_dig_status;
  3190. u32 serdes_cfg, expected_sg_dig_ctrl;
  3191. int workaround, port_a;
  3192. int current_link_up;
  3193. serdes_cfg = 0;
  3194. expected_sg_dig_ctrl = 0;
  3195. workaround = 0;
  3196. port_a = 1;
  3197. current_link_up = 0;
  3198. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3199. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3200. workaround = 1;
  3201. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3202. port_a = 0;
  3203. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3204. /* preserve bits 20-23 for voltage regulator */
  3205. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3206. }
  3207. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3208. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3209. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3210. if (workaround) {
  3211. u32 val = serdes_cfg;
  3212. if (port_a)
  3213. val |= 0xc010000;
  3214. else
  3215. val |= 0x4010000;
  3216. tw32_f(MAC_SERDES_CFG, val);
  3217. }
  3218. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3219. }
  3220. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3221. tg3_setup_flow_control(tp, 0, 0);
  3222. current_link_up = 1;
  3223. }
  3224. goto out;
  3225. }
  3226. /* Want auto-negotiation. */
  3227. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3228. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3229. if (flowctrl & ADVERTISE_1000XPAUSE)
  3230. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3231. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3232. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3233. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3234. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3235. tp->serdes_counter &&
  3236. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3237. MAC_STATUS_RCVD_CFG)) ==
  3238. MAC_STATUS_PCS_SYNCED)) {
  3239. tp->serdes_counter--;
  3240. current_link_up = 1;
  3241. goto out;
  3242. }
  3243. restart_autoneg:
  3244. if (workaround)
  3245. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3246. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3247. udelay(5);
  3248. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3249. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3250. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3251. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3252. MAC_STATUS_SIGNAL_DET)) {
  3253. sg_dig_status = tr32(SG_DIG_STATUS);
  3254. mac_status = tr32(MAC_STATUS);
  3255. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3256. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3257. u32 local_adv = 0, remote_adv = 0;
  3258. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3259. local_adv |= ADVERTISE_1000XPAUSE;
  3260. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3261. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3262. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3263. remote_adv |= LPA_1000XPAUSE;
  3264. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3265. remote_adv |= LPA_1000XPAUSE_ASYM;
  3266. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3267. current_link_up = 1;
  3268. tp->serdes_counter = 0;
  3269. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3270. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3271. if (tp->serdes_counter)
  3272. tp->serdes_counter--;
  3273. else {
  3274. if (workaround) {
  3275. u32 val = serdes_cfg;
  3276. if (port_a)
  3277. val |= 0xc010000;
  3278. else
  3279. val |= 0x4010000;
  3280. tw32_f(MAC_SERDES_CFG, val);
  3281. }
  3282. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3283. udelay(40);
  3284. /* Link parallel detection - link is up */
  3285. /* only if we have PCS_SYNC and not */
  3286. /* receiving config code words */
  3287. mac_status = tr32(MAC_STATUS);
  3288. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3289. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3290. tg3_setup_flow_control(tp, 0, 0);
  3291. current_link_up = 1;
  3292. tp->phy_flags |=
  3293. TG3_PHYFLG_PARALLEL_DETECT;
  3294. tp->serdes_counter =
  3295. SERDES_PARALLEL_DET_TIMEOUT;
  3296. } else
  3297. goto restart_autoneg;
  3298. }
  3299. }
  3300. } else {
  3301. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3302. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3303. }
  3304. out:
  3305. return current_link_up;
  3306. }
  3307. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3308. {
  3309. int current_link_up = 0;
  3310. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3311. goto out;
  3312. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3313. u32 txflags, rxflags;
  3314. int i;
  3315. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3316. u32 local_adv = 0, remote_adv = 0;
  3317. if (txflags & ANEG_CFG_PS1)
  3318. local_adv |= ADVERTISE_1000XPAUSE;
  3319. if (txflags & ANEG_CFG_PS2)
  3320. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3321. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3322. remote_adv |= LPA_1000XPAUSE;
  3323. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3324. remote_adv |= LPA_1000XPAUSE_ASYM;
  3325. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3326. current_link_up = 1;
  3327. }
  3328. for (i = 0; i < 30; i++) {
  3329. udelay(20);
  3330. tw32_f(MAC_STATUS,
  3331. (MAC_STATUS_SYNC_CHANGED |
  3332. MAC_STATUS_CFG_CHANGED));
  3333. udelay(40);
  3334. if ((tr32(MAC_STATUS) &
  3335. (MAC_STATUS_SYNC_CHANGED |
  3336. MAC_STATUS_CFG_CHANGED)) == 0)
  3337. break;
  3338. }
  3339. mac_status = tr32(MAC_STATUS);
  3340. if (current_link_up == 0 &&
  3341. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3342. !(mac_status & MAC_STATUS_RCVD_CFG))
  3343. current_link_up = 1;
  3344. } else {
  3345. tg3_setup_flow_control(tp, 0, 0);
  3346. /* Forcing 1000FD link up. */
  3347. current_link_up = 1;
  3348. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3349. udelay(40);
  3350. tw32_f(MAC_MODE, tp->mac_mode);
  3351. udelay(40);
  3352. }
  3353. out:
  3354. return current_link_up;
  3355. }
  3356. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3357. {
  3358. u32 orig_pause_cfg;
  3359. u16 orig_active_speed;
  3360. u8 orig_active_duplex;
  3361. u32 mac_status;
  3362. int current_link_up;
  3363. int i;
  3364. orig_pause_cfg = tp->link_config.active_flowctrl;
  3365. orig_active_speed = tp->link_config.active_speed;
  3366. orig_active_duplex = tp->link_config.active_duplex;
  3367. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3368. netif_carrier_ok(tp->dev) &&
  3369. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3370. mac_status = tr32(MAC_STATUS);
  3371. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3372. MAC_STATUS_SIGNAL_DET |
  3373. MAC_STATUS_CFG_CHANGED |
  3374. MAC_STATUS_RCVD_CFG);
  3375. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3376. MAC_STATUS_SIGNAL_DET)) {
  3377. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3378. MAC_STATUS_CFG_CHANGED));
  3379. return 0;
  3380. }
  3381. }
  3382. tw32_f(MAC_TX_AUTO_NEG, 0);
  3383. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3384. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3385. tw32_f(MAC_MODE, tp->mac_mode);
  3386. udelay(40);
  3387. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3388. tg3_init_bcm8002(tp);
  3389. /* Enable link change event even when serdes polling. */
  3390. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3391. udelay(40);
  3392. current_link_up = 0;
  3393. mac_status = tr32(MAC_STATUS);
  3394. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3395. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3396. else
  3397. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3398. tp->napi[0].hw_status->status =
  3399. (SD_STATUS_UPDATED |
  3400. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3401. for (i = 0; i < 100; i++) {
  3402. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3403. MAC_STATUS_CFG_CHANGED));
  3404. udelay(5);
  3405. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3406. MAC_STATUS_CFG_CHANGED |
  3407. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3408. break;
  3409. }
  3410. mac_status = tr32(MAC_STATUS);
  3411. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3412. current_link_up = 0;
  3413. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3414. tp->serdes_counter == 0) {
  3415. tw32_f(MAC_MODE, (tp->mac_mode |
  3416. MAC_MODE_SEND_CONFIGS));
  3417. udelay(1);
  3418. tw32_f(MAC_MODE, tp->mac_mode);
  3419. }
  3420. }
  3421. if (current_link_up == 1) {
  3422. tp->link_config.active_speed = SPEED_1000;
  3423. tp->link_config.active_duplex = DUPLEX_FULL;
  3424. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3425. LED_CTRL_LNKLED_OVERRIDE |
  3426. LED_CTRL_1000MBPS_ON));
  3427. } else {
  3428. tp->link_config.active_speed = SPEED_INVALID;
  3429. tp->link_config.active_duplex = DUPLEX_INVALID;
  3430. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3431. LED_CTRL_LNKLED_OVERRIDE |
  3432. LED_CTRL_TRAFFIC_OVERRIDE));
  3433. }
  3434. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3435. if (current_link_up)
  3436. netif_carrier_on(tp->dev);
  3437. else
  3438. netif_carrier_off(tp->dev);
  3439. tg3_link_report(tp);
  3440. } else {
  3441. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3442. if (orig_pause_cfg != now_pause_cfg ||
  3443. orig_active_speed != tp->link_config.active_speed ||
  3444. orig_active_duplex != tp->link_config.active_duplex)
  3445. tg3_link_report(tp);
  3446. }
  3447. return 0;
  3448. }
  3449. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3450. {
  3451. int current_link_up, err = 0;
  3452. u32 bmsr, bmcr;
  3453. u16 current_speed;
  3454. u8 current_duplex;
  3455. u32 local_adv, remote_adv;
  3456. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3457. tw32_f(MAC_MODE, tp->mac_mode);
  3458. udelay(40);
  3459. tw32(MAC_EVENT, 0);
  3460. tw32_f(MAC_STATUS,
  3461. (MAC_STATUS_SYNC_CHANGED |
  3462. MAC_STATUS_CFG_CHANGED |
  3463. MAC_STATUS_MI_COMPLETION |
  3464. MAC_STATUS_LNKSTATE_CHANGED));
  3465. udelay(40);
  3466. if (force_reset)
  3467. tg3_phy_reset(tp);
  3468. current_link_up = 0;
  3469. current_speed = SPEED_INVALID;
  3470. current_duplex = DUPLEX_INVALID;
  3471. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3472. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3473. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3474. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3475. bmsr |= BMSR_LSTATUS;
  3476. else
  3477. bmsr &= ~BMSR_LSTATUS;
  3478. }
  3479. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3480. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3481. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3482. /* do nothing, just check for link up at the end */
  3483. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3484. u32 adv, new_adv;
  3485. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3486. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3487. ADVERTISE_1000XPAUSE |
  3488. ADVERTISE_1000XPSE_ASYM |
  3489. ADVERTISE_SLCT);
  3490. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3491. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3492. new_adv |= ADVERTISE_1000XHALF;
  3493. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3494. new_adv |= ADVERTISE_1000XFULL;
  3495. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3496. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3497. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3498. tg3_writephy(tp, MII_BMCR, bmcr);
  3499. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3500. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3501. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3502. return err;
  3503. }
  3504. } else {
  3505. u32 new_bmcr;
  3506. bmcr &= ~BMCR_SPEED1000;
  3507. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3508. if (tp->link_config.duplex == DUPLEX_FULL)
  3509. new_bmcr |= BMCR_FULLDPLX;
  3510. if (new_bmcr != bmcr) {
  3511. /* BMCR_SPEED1000 is a reserved bit that needs
  3512. * to be set on write.
  3513. */
  3514. new_bmcr |= BMCR_SPEED1000;
  3515. /* Force a linkdown */
  3516. if (netif_carrier_ok(tp->dev)) {
  3517. u32 adv;
  3518. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3519. adv &= ~(ADVERTISE_1000XFULL |
  3520. ADVERTISE_1000XHALF |
  3521. ADVERTISE_SLCT);
  3522. tg3_writephy(tp, MII_ADVERTISE, adv);
  3523. tg3_writephy(tp, MII_BMCR, bmcr |
  3524. BMCR_ANRESTART |
  3525. BMCR_ANENABLE);
  3526. udelay(10);
  3527. netif_carrier_off(tp->dev);
  3528. }
  3529. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3530. bmcr = new_bmcr;
  3531. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3532. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3533. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3534. ASIC_REV_5714) {
  3535. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3536. bmsr |= BMSR_LSTATUS;
  3537. else
  3538. bmsr &= ~BMSR_LSTATUS;
  3539. }
  3540. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3541. }
  3542. }
  3543. if (bmsr & BMSR_LSTATUS) {
  3544. current_speed = SPEED_1000;
  3545. current_link_up = 1;
  3546. if (bmcr & BMCR_FULLDPLX)
  3547. current_duplex = DUPLEX_FULL;
  3548. else
  3549. current_duplex = DUPLEX_HALF;
  3550. local_adv = 0;
  3551. remote_adv = 0;
  3552. if (bmcr & BMCR_ANENABLE) {
  3553. u32 common;
  3554. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3555. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3556. common = local_adv & remote_adv;
  3557. if (common & (ADVERTISE_1000XHALF |
  3558. ADVERTISE_1000XFULL)) {
  3559. if (common & ADVERTISE_1000XFULL)
  3560. current_duplex = DUPLEX_FULL;
  3561. else
  3562. current_duplex = DUPLEX_HALF;
  3563. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3564. /* Link is up via parallel detect */
  3565. } else {
  3566. current_link_up = 0;
  3567. }
  3568. }
  3569. }
  3570. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3571. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3572. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3573. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3574. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3575. tw32_f(MAC_MODE, tp->mac_mode);
  3576. udelay(40);
  3577. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3578. tp->link_config.active_speed = current_speed;
  3579. tp->link_config.active_duplex = current_duplex;
  3580. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3581. if (current_link_up)
  3582. netif_carrier_on(tp->dev);
  3583. else {
  3584. netif_carrier_off(tp->dev);
  3585. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3586. }
  3587. tg3_link_report(tp);
  3588. }
  3589. return err;
  3590. }
  3591. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3592. {
  3593. if (tp->serdes_counter) {
  3594. /* Give autoneg time to complete. */
  3595. tp->serdes_counter--;
  3596. return;
  3597. }
  3598. if (!netif_carrier_ok(tp->dev) &&
  3599. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3600. u32 bmcr;
  3601. tg3_readphy(tp, MII_BMCR, &bmcr);
  3602. if (bmcr & BMCR_ANENABLE) {
  3603. u32 phy1, phy2;
  3604. /* Select shadow register 0x1f */
  3605. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3606. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3607. /* Select expansion interrupt status register */
  3608. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3609. MII_TG3_DSP_EXP1_INT_STAT);
  3610. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3611. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3612. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3613. /* We have signal detect and not receiving
  3614. * config code words, link is up by parallel
  3615. * detection.
  3616. */
  3617. bmcr &= ~BMCR_ANENABLE;
  3618. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3619. tg3_writephy(tp, MII_BMCR, bmcr);
  3620. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3621. }
  3622. }
  3623. } else if (netif_carrier_ok(tp->dev) &&
  3624. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3625. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3626. u32 phy2;
  3627. /* Select expansion interrupt status register */
  3628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3629. MII_TG3_DSP_EXP1_INT_STAT);
  3630. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3631. if (phy2 & 0x20) {
  3632. u32 bmcr;
  3633. /* Config code words received, turn on autoneg. */
  3634. tg3_readphy(tp, MII_BMCR, &bmcr);
  3635. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3636. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3637. }
  3638. }
  3639. }
  3640. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3641. {
  3642. int err;
  3643. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3644. err = tg3_setup_fiber_phy(tp, force_reset);
  3645. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3646. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3647. else
  3648. err = tg3_setup_copper_phy(tp, force_reset);
  3649. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3650. u32 val, scale;
  3651. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3652. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3653. scale = 65;
  3654. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3655. scale = 6;
  3656. else
  3657. scale = 12;
  3658. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3659. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3660. tw32(GRC_MISC_CFG, val);
  3661. }
  3662. if (tp->link_config.active_speed == SPEED_1000 &&
  3663. tp->link_config.active_duplex == DUPLEX_HALF)
  3664. tw32(MAC_TX_LENGTHS,
  3665. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3666. (6 << TX_LENGTHS_IPG_SHIFT) |
  3667. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3668. else
  3669. tw32(MAC_TX_LENGTHS,
  3670. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3671. (6 << TX_LENGTHS_IPG_SHIFT) |
  3672. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3673. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3674. if (netif_carrier_ok(tp->dev)) {
  3675. tw32(HOSTCC_STAT_COAL_TICKS,
  3676. tp->coal.stats_block_coalesce_usecs);
  3677. } else {
  3678. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3679. }
  3680. }
  3681. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3682. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3683. if (!netif_carrier_ok(tp->dev))
  3684. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3685. tp->pwrmgmt_thresh;
  3686. else
  3687. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3688. tw32(PCIE_PWR_MGMT_THRESH, val);
  3689. }
  3690. return err;
  3691. }
  3692. static inline int tg3_irq_sync(struct tg3 *tp)
  3693. {
  3694. return tp->irq_sync;
  3695. }
  3696. /* This is called whenever we suspect that the system chipset is re-
  3697. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3698. * is bogus tx completions. We try to recover by setting the
  3699. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3700. * in the workqueue.
  3701. */
  3702. static void tg3_tx_recover(struct tg3 *tp)
  3703. {
  3704. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3705. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3706. netdev_warn(tp->dev,
  3707. "The system may be re-ordering memory-mapped I/O "
  3708. "cycles to the network device, attempting to recover. "
  3709. "Please report the problem to the driver maintainer "
  3710. "and include system chipset information.\n");
  3711. spin_lock(&tp->lock);
  3712. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3713. spin_unlock(&tp->lock);
  3714. }
  3715. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3716. {
  3717. /* Tell compiler to fetch tx indices from memory. */
  3718. barrier();
  3719. return tnapi->tx_pending -
  3720. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3721. }
  3722. /* Tigon3 never reports partial packet sends. So we do not
  3723. * need special logic to handle SKBs that have not had all
  3724. * of their frags sent yet, like SunGEM does.
  3725. */
  3726. static void tg3_tx(struct tg3_napi *tnapi)
  3727. {
  3728. struct tg3 *tp = tnapi->tp;
  3729. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3730. u32 sw_idx = tnapi->tx_cons;
  3731. struct netdev_queue *txq;
  3732. int index = tnapi - tp->napi;
  3733. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3734. index--;
  3735. txq = netdev_get_tx_queue(tp->dev, index);
  3736. while (sw_idx != hw_idx) {
  3737. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3738. struct sk_buff *skb = ri->skb;
  3739. int i, tx_bug = 0;
  3740. if (unlikely(skb == NULL)) {
  3741. tg3_tx_recover(tp);
  3742. return;
  3743. }
  3744. pci_unmap_single(tp->pdev,
  3745. dma_unmap_addr(ri, mapping),
  3746. skb_headlen(skb),
  3747. PCI_DMA_TODEVICE);
  3748. ri->skb = NULL;
  3749. sw_idx = NEXT_TX(sw_idx);
  3750. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3751. ri = &tnapi->tx_buffers[sw_idx];
  3752. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3753. tx_bug = 1;
  3754. pci_unmap_page(tp->pdev,
  3755. dma_unmap_addr(ri, mapping),
  3756. skb_shinfo(skb)->frags[i].size,
  3757. PCI_DMA_TODEVICE);
  3758. sw_idx = NEXT_TX(sw_idx);
  3759. }
  3760. dev_kfree_skb(skb);
  3761. if (unlikely(tx_bug)) {
  3762. tg3_tx_recover(tp);
  3763. return;
  3764. }
  3765. }
  3766. tnapi->tx_cons = sw_idx;
  3767. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3768. * before checking for netif_queue_stopped(). Without the
  3769. * memory barrier, there is a small possibility that tg3_start_xmit()
  3770. * will miss it and cause the queue to be stopped forever.
  3771. */
  3772. smp_mb();
  3773. if (unlikely(netif_tx_queue_stopped(txq) &&
  3774. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3775. __netif_tx_lock(txq, smp_processor_id());
  3776. if (netif_tx_queue_stopped(txq) &&
  3777. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3778. netif_tx_wake_queue(txq);
  3779. __netif_tx_unlock(txq);
  3780. }
  3781. }
  3782. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3783. {
  3784. if (!ri->skb)
  3785. return;
  3786. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3787. map_sz, PCI_DMA_FROMDEVICE);
  3788. dev_kfree_skb_any(ri->skb);
  3789. ri->skb = NULL;
  3790. }
  3791. /* Returns size of skb allocated or < 0 on error.
  3792. *
  3793. * We only need to fill in the address because the other members
  3794. * of the RX descriptor are invariant, see tg3_init_rings.
  3795. *
  3796. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3797. * posting buffers we only dirty the first cache line of the RX
  3798. * descriptor (containing the address). Whereas for the RX status
  3799. * buffers the cpu only reads the last cacheline of the RX descriptor
  3800. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3801. */
  3802. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3803. u32 opaque_key, u32 dest_idx_unmasked)
  3804. {
  3805. struct tg3_rx_buffer_desc *desc;
  3806. struct ring_info *map;
  3807. struct sk_buff *skb;
  3808. dma_addr_t mapping;
  3809. int skb_size, dest_idx;
  3810. switch (opaque_key) {
  3811. case RXD_OPAQUE_RING_STD:
  3812. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3813. desc = &tpr->rx_std[dest_idx];
  3814. map = &tpr->rx_std_buffers[dest_idx];
  3815. skb_size = tp->rx_pkt_map_sz;
  3816. break;
  3817. case RXD_OPAQUE_RING_JUMBO:
  3818. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3819. desc = &tpr->rx_jmb[dest_idx].std;
  3820. map = &tpr->rx_jmb_buffers[dest_idx];
  3821. skb_size = TG3_RX_JMB_MAP_SZ;
  3822. break;
  3823. default:
  3824. return -EINVAL;
  3825. }
  3826. /* Do not overwrite any of the map or rp information
  3827. * until we are sure we can commit to a new buffer.
  3828. *
  3829. * Callers depend upon this behavior and assume that
  3830. * we leave everything unchanged if we fail.
  3831. */
  3832. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3833. if (skb == NULL)
  3834. return -ENOMEM;
  3835. skb_reserve(skb, tp->rx_offset);
  3836. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3837. PCI_DMA_FROMDEVICE);
  3838. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3839. dev_kfree_skb(skb);
  3840. return -EIO;
  3841. }
  3842. map->skb = skb;
  3843. dma_unmap_addr_set(map, mapping, mapping);
  3844. desc->addr_hi = ((u64)mapping >> 32);
  3845. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3846. return skb_size;
  3847. }
  3848. /* We only need to move over in the address because the other
  3849. * members of the RX descriptor are invariant. See notes above
  3850. * tg3_alloc_rx_skb for full details.
  3851. */
  3852. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3853. struct tg3_rx_prodring_set *dpr,
  3854. u32 opaque_key, int src_idx,
  3855. u32 dest_idx_unmasked)
  3856. {
  3857. struct tg3 *tp = tnapi->tp;
  3858. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3859. struct ring_info *src_map, *dest_map;
  3860. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3861. int dest_idx;
  3862. switch (opaque_key) {
  3863. case RXD_OPAQUE_RING_STD:
  3864. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3865. dest_desc = &dpr->rx_std[dest_idx];
  3866. dest_map = &dpr->rx_std_buffers[dest_idx];
  3867. src_desc = &spr->rx_std[src_idx];
  3868. src_map = &spr->rx_std_buffers[src_idx];
  3869. break;
  3870. case RXD_OPAQUE_RING_JUMBO:
  3871. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3872. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3873. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3874. src_desc = &spr->rx_jmb[src_idx].std;
  3875. src_map = &spr->rx_jmb_buffers[src_idx];
  3876. break;
  3877. default:
  3878. return;
  3879. }
  3880. dest_map->skb = src_map->skb;
  3881. dma_unmap_addr_set(dest_map, mapping,
  3882. dma_unmap_addr(src_map, mapping));
  3883. dest_desc->addr_hi = src_desc->addr_hi;
  3884. dest_desc->addr_lo = src_desc->addr_lo;
  3885. /* Ensure that the update to the skb happens after the physical
  3886. * addresses have been transferred to the new BD location.
  3887. */
  3888. smp_wmb();
  3889. src_map->skb = NULL;
  3890. }
  3891. /* The RX ring scheme is composed of multiple rings which post fresh
  3892. * buffers to the chip, and one special ring the chip uses to report
  3893. * status back to the host.
  3894. *
  3895. * The special ring reports the status of received packets to the
  3896. * host. The chip does not write into the original descriptor the
  3897. * RX buffer was obtained from. The chip simply takes the original
  3898. * descriptor as provided by the host, updates the status and length
  3899. * field, then writes this into the next status ring entry.
  3900. *
  3901. * Each ring the host uses to post buffers to the chip is described
  3902. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3903. * it is first placed into the on-chip ram. When the packet's length
  3904. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3905. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3906. * which is within the range of the new packet's length is chosen.
  3907. *
  3908. * The "separate ring for rx status" scheme may sound queer, but it makes
  3909. * sense from a cache coherency perspective. If only the host writes
  3910. * to the buffer post rings, and only the chip writes to the rx status
  3911. * rings, then cache lines never move beyond shared-modified state.
  3912. * If both the host and chip were to write into the same ring, cache line
  3913. * eviction could occur since both entities want it in an exclusive state.
  3914. */
  3915. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3916. {
  3917. struct tg3 *tp = tnapi->tp;
  3918. u32 work_mask, rx_std_posted = 0;
  3919. u32 std_prod_idx, jmb_prod_idx;
  3920. u32 sw_idx = tnapi->rx_rcb_ptr;
  3921. u16 hw_idx;
  3922. int received;
  3923. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3924. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3925. /*
  3926. * We need to order the read of hw_idx and the read of
  3927. * the opaque cookie.
  3928. */
  3929. rmb();
  3930. work_mask = 0;
  3931. received = 0;
  3932. std_prod_idx = tpr->rx_std_prod_idx;
  3933. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3934. while (sw_idx != hw_idx && budget > 0) {
  3935. struct ring_info *ri;
  3936. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3937. unsigned int len;
  3938. struct sk_buff *skb;
  3939. dma_addr_t dma_addr;
  3940. u32 opaque_key, desc_idx, *post_ptr;
  3941. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3942. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3943. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3944. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3945. dma_addr = dma_unmap_addr(ri, mapping);
  3946. skb = ri->skb;
  3947. post_ptr = &std_prod_idx;
  3948. rx_std_posted++;
  3949. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3950. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3951. dma_addr = dma_unmap_addr(ri, mapping);
  3952. skb = ri->skb;
  3953. post_ptr = &jmb_prod_idx;
  3954. } else
  3955. goto next_pkt_nopost;
  3956. work_mask |= opaque_key;
  3957. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3958. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3959. drop_it:
  3960. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3961. desc_idx, *post_ptr);
  3962. drop_it_no_recycle:
  3963. /* Other statistics kept track of by card. */
  3964. tp->rx_dropped++;
  3965. goto next_pkt;
  3966. }
  3967. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3968. ETH_FCS_LEN;
  3969. if (len > TG3_RX_COPY_THRESH(tp)) {
  3970. int skb_size;
  3971. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3972. *post_ptr);
  3973. if (skb_size < 0)
  3974. goto drop_it;
  3975. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3976. PCI_DMA_FROMDEVICE);
  3977. /* Ensure that the update to the skb happens
  3978. * after the usage of the old DMA mapping.
  3979. */
  3980. smp_wmb();
  3981. ri->skb = NULL;
  3982. skb_put(skb, len);
  3983. } else {
  3984. struct sk_buff *copy_skb;
  3985. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3986. desc_idx, *post_ptr);
  3987. copy_skb = netdev_alloc_skb(tp->dev, len +
  3988. TG3_RAW_IP_ALIGN);
  3989. if (copy_skb == NULL)
  3990. goto drop_it_no_recycle;
  3991. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3992. skb_put(copy_skb, len);
  3993. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3994. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3995. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3996. /* We'll reuse the original ring buffer. */
  3997. skb = copy_skb;
  3998. }
  3999. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4000. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4001. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4002. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4003. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4004. else
  4005. skb_checksum_none_assert(skb);
  4006. skb->protocol = eth_type_trans(skb, tp->dev);
  4007. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4008. skb->protocol != htons(ETH_P_8021Q)) {
  4009. dev_kfree_skb(skb);
  4010. goto drop_it_no_recycle;
  4011. }
  4012. if (desc->type_flags & RXD_FLAG_VLAN &&
  4013. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4014. __vlan_hwaccel_put_tag(skb,
  4015. desc->err_vlan & RXD_VLAN_MASK);
  4016. napi_gro_receive(&tnapi->napi, skb);
  4017. received++;
  4018. budget--;
  4019. next_pkt:
  4020. (*post_ptr)++;
  4021. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4022. tpr->rx_std_prod_idx = std_prod_idx &
  4023. tp->rx_std_ring_mask;
  4024. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4025. tpr->rx_std_prod_idx);
  4026. work_mask &= ~RXD_OPAQUE_RING_STD;
  4027. rx_std_posted = 0;
  4028. }
  4029. next_pkt_nopost:
  4030. sw_idx++;
  4031. sw_idx &= tp->rx_ret_ring_mask;
  4032. /* Refresh hw_idx to see if there is new work */
  4033. if (sw_idx == hw_idx) {
  4034. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4035. rmb();
  4036. }
  4037. }
  4038. /* ACK the status ring. */
  4039. tnapi->rx_rcb_ptr = sw_idx;
  4040. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4041. /* Refill RX ring(s). */
  4042. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4043. if (work_mask & RXD_OPAQUE_RING_STD) {
  4044. tpr->rx_std_prod_idx = std_prod_idx &
  4045. tp->rx_std_ring_mask;
  4046. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4047. tpr->rx_std_prod_idx);
  4048. }
  4049. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4050. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4051. tp->rx_jmb_ring_mask;
  4052. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4053. tpr->rx_jmb_prod_idx);
  4054. }
  4055. mmiowb();
  4056. } else if (work_mask) {
  4057. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4058. * updated before the producer indices can be updated.
  4059. */
  4060. smp_wmb();
  4061. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4062. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4063. if (tnapi != &tp->napi[1])
  4064. napi_schedule(&tp->napi[1].napi);
  4065. }
  4066. return received;
  4067. }
  4068. static void tg3_poll_link(struct tg3 *tp)
  4069. {
  4070. /* handle link change and other phy events */
  4071. if (!(tp->tg3_flags &
  4072. (TG3_FLAG_USE_LINKCHG_REG |
  4073. TG3_FLAG_POLL_SERDES))) {
  4074. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4075. if (sblk->status & SD_STATUS_LINK_CHG) {
  4076. sblk->status = SD_STATUS_UPDATED |
  4077. (sblk->status & ~SD_STATUS_LINK_CHG);
  4078. spin_lock(&tp->lock);
  4079. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4080. tw32_f(MAC_STATUS,
  4081. (MAC_STATUS_SYNC_CHANGED |
  4082. MAC_STATUS_CFG_CHANGED |
  4083. MAC_STATUS_MI_COMPLETION |
  4084. MAC_STATUS_LNKSTATE_CHANGED));
  4085. udelay(40);
  4086. } else
  4087. tg3_setup_phy(tp, 0);
  4088. spin_unlock(&tp->lock);
  4089. }
  4090. }
  4091. }
  4092. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4093. struct tg3_rx_prodring_set *dpr,
  4094. struct tg3_rx_prodring_set *spr)
  4095. {
  4096. u32 si, di, cpycnt, src_prod_idx;
  4097. int i, err = 0;
  4098. while (1) {
  4099. src_prod_idx = spr->rx_std_prod_idx;
  4100. /* Make sure updates to the rx_std_buffers[] entries and the
  4101. * standard producer index are seen in the correct order.
  4102. */
  4103. smp_rmb();
  4104. if (spr->rx_std_cons_idx == src_prod_idx)
  4105. break;
  4106. if (spr->rx_std_cons_idx < src_prod_idx)
  4107. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4108. else
  4109. cpycnt = tp->rx_std_ring_mask + 1 -
  4110. spr->rx_std_cons_idx;
  4111. cpycnt = min(cpycnt,
  4112. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4113. si = spr->rx_std_cons_idx;
  4114. di = dpr->rx_std_prod_idx;
  4115. for (i = di; i < di + cpycnt; i++) {
  4116. if (dpr->rx_std_buffers[i].skb) {
  4117. cpycnt = i - di;
  4118. err = -ENOSPC;
  4119. break;
  4120. }
  4121. }
  4122. if (!cpycnt)
  4123. break;
  4124. /* Ensure that updates to the rx_std_buffers ring and the
  4125. * shadowed hardware producer ring from tg3_recycle_skb() are
  4126. * ordered correctly WRT the skb check above.
  4127. */
  4128. smp_rmb();
  4129. memcpy(&dpr->rx_std_buffers[di],
  4130. &spr->rx_std_buffers[si],
  4131. cpycnt * sizeof(struct ring_info));
  4132. for (i = 0; i < cpycnt; i++, di++, si++) {
  4133. struct tg3_rx_buffer_desc *sbd, *dbd;
  4134. sbd = &spr->rx_std[si];
  4135. dbd = &dpr->rx_std[di];
  4136. dbd->addr_hi = sbd->addr_hi;
  4137. dbd->addr_lo = sbd->addr_lo;
  4138. }
  4139. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4140. tp->rx_std_ring_mask;
  4141. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4142. tp->rx_std_ring_mask;
  4143. }
  4144. while (1) {
  4145. src_prod_idx = spr->rx_jmb_prod_idx;
  4146. /* Make sure updates to the rx_jmb_buffers[] entries and
  4147. * the jumbo producer index are seen in the correct order.
  4148. */
  4149. smp_rmb();
  4150. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4151. break;
  4152. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4153. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4154. else
  4155. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4156. spr->rx_jmb_cons_idx;
  4157. cpycnt = min(cpycnt,
  4158. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4159. si = spr->rx_jmb_cons_idx;
  4160. di = dpr->rx_jmb_prod_idx;
  4161. for (i = di; i < di + cpycnt; i++) {
  4162. if (dpr->rx_jmb_buffers[i].skb) {
  4163. cpycnt = i - di;
  4164. err = -ENOSPC;
  4165. break;
  4166. }
  4167. }
  4168. if (!cpycnt)
  4169. break;
  4170. /* Ensure that updates to the rx_jmb_buffers ring and the
  4171. * shadowed hardware producer ring from tg3_recycle_skb() are
  4172. * ordered correctly WRT the skb check above.
  4173. */
  4174. smp_rmb();
  4175. memcpy(&dpr->rx_jmb_buffers[di],
  4176. &spr->rx_jmb_buffers[si],
  4177. cpycnt * sizeof(struct ring_info));
  4178. for (i = 0; i < cpycnt; i++, di++, si++) {
  4179. struct tg3_rx_buffer_desc *sbd, *dbd;
  4180. sbd = &spr->rx_jmb[si].std;
  4181. dbd = &dpr->rx_jmb[di].std;
  4182. dbd->addr_hi = sbd->addr_hi;
  4183. dbd->addr_lo = sbd->addr_lo;
  4184. }
  4185. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4186. tp->rx_jmb_ring_mask;
  4187. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4188. tp->rx_jmb_ring_mask;
  4189. }
  4190. return err;
  4191. }
  4192. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4193. {
  4194. struct tg3 *tp = tnapi->tp;
  4195. /* run TX completion thread */
  4196. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4197. tg3_tx(tnapi);
  4198. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4199. return work_done;
  4200. }
  4201. /* run RX thread, within the bounds set by NAPI.
  4202. * All RX "locking" is done by ensuring outside
  4203. * code synchronizes with tg3->napi.poll()
  4204. */
  4205. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4206. work_done += tg3_rx(tnapi, budget - work_done);
  4207. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4208. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4209. int i, err = 0;
  4210. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4211. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4212. for (i = 1; i < tp->irq_cnt; i++)
  4213. err |= tg3_rx_prodring_xfer(tp, dpr,
  4214. &tp->napi[i].prodring);
  4215. wmb();
  4216. if (std_prod_idx != dpr->rx_std_prod_idx)
  4217. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4218. dpr->rx_std_prod_idx);
  4219. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4220. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4221. dpr->rx_jmb_prod_idx);
  4222. mmiowb();
  4223. if (err)
  4224. tw32_f(HOSTCC_MODE, tp->coal_now);
  4225. }
  4226. return work_done;
  4227. }
  4228. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4229. {
  4230. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4231. struct tg3 *tp = tnapi->tp;
  4232. int work_done = 0;
  4233. struct tg3_hw_status *sblk = tnapi->hw_status;
  4234. while (1) {
  4235. work_done = tg3_poll_work(tnapi, work_done, budget);
  4236. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4237. goto tx_recovery;
  4238. if (unlikely(work_done >= budget))
  4239. break;
  4240. /* tp->last_tag is used in tg3_int_reenable() below
  4241. * to tell the hw how much work has been processed,
  4242. * so we must read it before checking for more work.
  4243. */
  4244. tnapi->last_tag = sblk->status_tag;
  4245. tnapi->last_irq_tag = tnapi->last_tag;
  4246. rmb();
  4247. /* check for RX/TX work to do */
  4248. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4249. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4250. napi_complete(napi);
  4251. /* Reenable interrupts. */
  4252. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4253. mmiowb();
  4254. break;
  4255. }
  4256. }
  4257. return work_done;
  4258. tx_recovery:
  4259. /* work_done is guaranteed to be less than budget. */
  4260. napi_complete(napi);
  4261. schedule_work(&tp->reset_task);
  4262. return work_done;
  4263. }
  4264. static int tg3_poll(struct napi_struct *napi, int budget)
  4265. {
  4266. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4267. struct tg3 *tp = tnapi->tp;
  4268. int work_done = 0;
  4269. struct tg3_hw_status *sblk = tnapi->hw_status;
  4270. while (1) {
  4271. tg3_poll_link(tp);
  4272. work_done = tg3_poll_work(tnapi, work_done, budget);
  4273. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4274. goto tx_recovery;
  4275. if (unlikely(work_done >= budget))
  4276. break;
  4277. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4278. /* tp->last_tag is used in tg3_int_reenable() below
  4279. * to tell the hw how much work has been processed,
  4280. * so we must read it before checking for more work.
  4281. */
  4282. tnapi->last_tag = sblk->status_tag;
  4283. tnapi->last_irq_tag = tnapi->last_tag;
  4284. rmb();
  4285. } else
  4286. sblk->status &= ~SD_STATUS_UPDATED;
  4287. if (likely(!tg3_has_work(tnapi))) {
  4288. napi_complete(napi);
  4289. tg3_int_reenable(tnapi);
  4290. break;
  4291. }
  4292. }
  4293. return work_done;
  4294. tx_recovery:
  4295. /* work_done is guaranteed to be less than budget. */
  4296. napi_complete(napi);
  4297. schedule_work(&tp->reset_task);
  4298. return work_done;
  4299. }
  4300. static void tg3_napi_disable(struct tg3 *tp)
  4301. {
  4302. int i;
  4303. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4304. napi_disable(&tp->napi[i].napi);
  4305. }
  4306. static void tg3_napi_enable(struct tg3 *tp)
  4307. {
  4308. int i;
  4309. for (i = 0; i < tp->irq_cnt; i++)
  4310. napi_enable(&tp->napi[i].napi);
  4311. }
  4312. static void tg3_napi_init(struct tg3 *tp)
  4313. {
  4314. int i;
  4315. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4316. for (i = 1; i < tp->irq_cnt; i++)
  4317. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4318. }
  4319. static void tg3_napi_fini(struct tg3 *tp)
  4320. {
  4321. int i;
  4322. for (i = 0; i < tp->irq_cnt; i++)
  4323. netif_napi_del(&tp->napi[i].napi);
  4324. }
  4325. static inline void tg3_netif_stop(struct tg3 *tp)
  4326. {
  4327. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4328. tg3_napi_disable(tp);
  4329. netif_tx_disable(tp->dev);
  4330. }
  4331. static inline void tg3_netif_start(struct tg3 *tp)
  4332. {
  4333. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4334. * appropriate so long as all callers are assured to
  4335. * have free tx slots (such as after tg3_init_hw)
  4336. */
  4337. netif_tx_wake_all_queues(tp->dev);
  4338. tg3_napi_enable(tp);
  4339. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4340. tg3_enable_ints(tp);
  4341. }
  4342. static void tg3_irq_quiesce(struct tg3 *tp)
  4343. {
  4344. int i;
  4345. BUG_ON(tp->irq_sync);
  4346. tp->irq_sync = 1;
  4347. smp_mb();
  4348. for (i = 0; i < tp->irq_cnt; i++)
  4349. synchronize_irq(tp->napi[i].irq_vec);
  4350. }
  4351. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4352. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4353. * with as well. Most of the time, this is not necessary except when
  4354. * shutting down the device.
  4355. */
  4356. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4357. {
  4358. spin_lock_bh(&tp->lock);
  4359. if (irq_sync)
  4360. tg3_irq_quiesce(tp);
  4361. }
  4362. static inline void tg3_full_unlock(struct tg3 *tp)
  4363. {
  4364. spin_unlock_bh(&tp->lock);
  4365. }
  4366. /* One-shot MSI handler - Chip automatically disables interrupt
  4367. * after sending MSI so driver doesn't have to do it.
  4368. */
  4369. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4370. {
  4371. struct tg3_napi *tnapi = dev_id;
  4372. struct tg3 *tp = tnapi->tp;
  4373. prefetch(tnapi->hw_status);
  4374. if (tnapi->rx_rcb)
  4375. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4376. if (likely(!tg3_irq_sync(tp)))
  4377. napi_schedule(&tnapi->napi);
  4378. return IRQ_HANDLED;
  4379. }
  4380. /* MSI ISR - No need to check for interrupt sharing and no need to
  4381. * flush status block and interrupt mailbox. PCI ordering rules
  4382. * guarantee that MSI will arrive after the status block.
  4383. */
  4384. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4385. {
  4386. struct tg3_napi *tnapi = dev_id;
  4387. struct tg3 *tp = tnapi->tp;
  4388. prefetch(tnapi->hw_status);
  4389. if (tnapi->rx_rcb)
  4390. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4391. /*
  4392. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4393. * chip-internal interrupt pending events.
  4394. * Writing non-zero to intr-mbox-0 additional tells the
  4395. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4396. * event coalescing.
  4397. */
  4398. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4399. if (likely(!tg3_irq_sync(tp)))
  4400. napi_schedule(&tnapi->napi);
  4401. return IRQ_RETVAL(1);
  4402. }
  4403. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4404. {
  4405. struct tg3_napi *tnapi = dev_id;
  4406. struct tg3 *tp = tnapi->tp;
  4407. struct tg3_hw_status *sblk = tnapi->hw_status;
  4408. unsigned int handled = 1;
  4409. /* In INTx mode, it is possible for the interrupt to arrive at
  4410. * the CPU before the status block posted prior to the interrupt.
  4411. * Reading the PCI State register will confirm whether the
  4412. * interrupt is ours and will flush the status block.
  4413. */
  4414. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4415. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4416. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4417. handled = 0;
  4418. goto out;
  4419. }
  4420. }
  4421. /*
  4422. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4423. * chip-internal interrupt pending events.
  4424. * Writing non-zero to intr-mbox-0 additional tells the
  4425. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4426. * event coalescing.
  4427. *
  4428. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4429. * spurious interrupts. The flush impacts performance but
  4430. * excessive spurious interrupts can be worse in some cases.
  4431. */
  4432. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4433. if (tg3_irq_sync(tp))
  4434. goto out;
  4435. sblk->status &= ~SD_STATUS_UPDATED;
  4436. if (likely(tg3_has_work(tnapi))) {
  4437. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4438. napi_schedule(&tnapi->napi);
  4439. } else {
  4440. /* No work, shared interrupt perhaps? re-enable
  4441. * interrupts, and flush that PCI write
  4442. */
  4443. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4444. 0x00000000);
  4445. }
  4446. out:
  4447. return IRQ_RETVAL(handled);
  4448. }
  4449. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4450. {
  4451. struct tg3_napi *tnapi = dev_id;
  4452. struct tg3 *tp = tnapi->tp;
  4453. struct tg3_hw_status *sblk = tnapi->hw_status;
  4454. unsigned int handled = 1;
  4455. /* In INTx mode, it is possible for the interrupt to arrive at
  4456. * the CPU before the status block posted prior to the interrupt.
  4457. * Reading the PCI State register will confirm whether the
  4458. * interrupt is ours and will flush the status block.
  4459. */
  4460. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4461. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4462. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4463. handled = 0;
  4464. goto out;
  4465. }
  4466. }
  4467. /*
  4468. * writing any value to intr-mbox-0 clears PCI INTA# and
  4469. * chip-internal interrupt pending events.
  4470. * writing non-zero to intr-mbox-0 additional tells the
  4471. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4472. * event coalescing.
  4473. *
  4474. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4475. * spurious interrupts. The flush impacts performance but
  4476. * excessive spurious interrupts can be worse in some cases.
  4477. */
  4478. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4479. /*
  4480. * In a shared interrupt configuration, sometimes other devices'
  4481. * interrupts will scream. We record the current status tag here
  4482. * so that the above check can report that the screaming interrupts
  4483. * are unhandled. Eventually they will be silenced.
  4484. */
  4485. tnapi->last_irq_tag = sblk->status_tag;
  4486. if (tg3_irq_sync(tp))
  4487. goto out;
  4488. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4489. napi_schedule(&tnapi->napi);
  4490. out:
  4491. return IRQ_RETVAL(handled);
  4492. }
  4493. /* ISR for interrupt test */
  4494. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4495. {
  4496. struct tg3_napi *tnapi = dev_id;
  4497. struct tg3 *tp = tnapi->tp;
  4498. struct tg3_hw_status *sblk = tnapi->hw_status;
  4499. if ((sblk->status & SD_STATUS_UPDATED) ||
  4500. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4501. tg3_disable_ints(tp);
  4502. return IRQ_RETVAL(1);
  4503. }
  4504. return IRQ_RETVAL(0);
  4505. }
  4506. static int tg3_init_hw(struct tg3 *, int);
  4507. static int tg3_halt(struct tg3 *, int, int);
  4508. /* Restart hardware after configuration changes, self-test, etc.
  4509. * Invoked with tp->lock held.
  4510. */
  4511. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4512. __releases(tp->lock)
  4513. __acquires(tp->lock)
  4514. {
  4515. int err;
  4516. err = tg3_init_hw(tp, reset_phy);
  4517. if (err) {
  4518. netdev_err(tp->dev,
  4519. "Failed to re-initialize device, aborting\n");
  4520. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4521. tg3_full_unlock(tp);
  4522. del_timer_sync(&tp->timer);
  4523. tp->irq_sync = 0;
  4524. tg3_napi_enable(tp);
  4525. dev_close(tp->dev);
  4526. tg3_full_lock(tp, 0);
  4527. }
  4528. return err;
  4529. }
  4530. #ifdef CONFIG_NET_POLL_CONTROLLER
  4531. static void tg3_poll_controller(struct net_device *dev)
  4532. {
  4533. int i;
  4534. struct tg3 *tp = netdev_priv(dev);
  4535. for (i = 0; i < tp->irq_cnt; i++)
  4536. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4537. }
  4538. #endif
  4539. static void tg3_reset_task(struct work_struct *work)
  4540. {
  4541. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4542. int err;
  4543. unsigned int restart_timer;
  4544. tg3_full_lock(tp, 0);
  4545. if (!netif_running(tp->dev)) {
  4546. tg3_full_unlock(tp);
  4547. return;
  4548. }
  4549. tg3_full_unlock(tp);
  4550. tg3_phy_stop(tp);
  4551. tg3_netif_stop(tp);
  4552. tg3_full_lock(tp, 1);
  4553. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4554. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4555. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4556. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4557. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4558. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4559. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4560. }
  4561. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4562. err = tg3_init_hw(tp, 1);
  4563. if (err)
  4564. goto out;
  4565. tg3_netif_start(tp);
  4566. if (restart_timer)
  4567. mod_timer(&tp->timer, jiffies + 1);
  4568. out:
  4569. tg3_full_unlock(tp);
  4570. if (!err)
  4571. tg3_phy_start(tp);
  4572. }
  4573. static void tg3_dump_short_state(struct tg3 *tp)
  4574. {
  4575. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4576. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4577. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4578. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4579. }
  4580. static void tg3_tx_timeout(struct net_device *dev)
  4581. {
  4582. struct tg3 *tp = netdev_priv(dev);
  4583. if (netif_msg_tx_err(tp)) {
  4584. netdev_err(dev, "transmit timed out, resetting\n");
  4585. tg3_dump_short_state(tp);
  4586. }
  4587. schedule_work(&tp->reset_task);
  4588. }
  4589. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4590. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4591. {
  4592. u32 base = (u32) mapping & 0xffffffff;
  4593. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4594. }
  4595. /* Test for DMA addresses > 40-bit */
  4596. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4597. int len)
  4598. {
  4599. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4600. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4601. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4602. return 0;
  4603. #else
  4604. return 0;
  4605. #endif
  4606. }
  4607. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4608. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4609. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4610. struct sk_buff *skb, u32 last_plus_one,
  4611. u32 *start, u32 base_flags, u32 mss)
  4612. {
  4613. struct tg3 *tp = tnapi->tp;
  4614. struct sk_buff *new_skb;
  4615. dma_addr_t new_addr = 0;
  4616. u32 entry = *start;
  4617. int i, ret = 0;
  4618. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4619. new_skb = skb_copy(skb, GFP_ATOMIC);
  4620. else {
  4621. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4622. new_skb = skb_copy_expand(skb,
  4623. skb_headroom(skb) + more_headroom,
  4624. skb_tailroom(skb), GFP_ATOMIC);
  4625. }
  4626. if (!new_skb) {
  4627. ret = -1;
  4628. } else {
  4629. /* New SKB is guaranteed to be linear. */
  4630. entry = *start;
  4631. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4632. PCI_DMA_TODEVICE);
  4633. /* Make sure the mapping succeeded */
  4634. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4635. ret = -1;
  4636. dev_kfree_skb(new_skb);
  4637. new_skb = NULL;
  4638. /* Make sure new skb does not cross any 4G boundaries.
  4639. * Drop the packet if it does.
  4640. */
  4641. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4642. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4643. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4644. PCI_DMA_TODEVICE);
  4645. ret = -1;
  4646. dev_kfree_skb(new_skb);
  4647. new_skb = NULL;
  4648. } else {
  4649. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4650. base_flags, 1 | (mss << 1));
  4651. *start = NEXT_TX(entry);
  4652. }
  4653. }
  4654. /* Now clean up the sw ring entries. */
  4655. i = 0;
  4656. while (entry != last_plus_one) {
  4657. int len;
  4658. if (i == 0)
  4659. len = skb_headlen(skb);
  4660. else
  4661. len = skb_shinfo(skb)->frags[i-1].size;
  4662. pci_unmap_single(tp->pdev,
  4663. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4664. mapping),
  4665. len, PCI_DMA_TODEVICE);
  4666. if (i == 0) {
  4667. tnapi->tx_buffers[entry].skb = new_skb;
  4668. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4669. new_addr);
  4670. } else {
  4671. tnapi->tx_buffers[entry].skb = NULL;
  4672. }
  4673. entry = NEXT_TX(entry);
  4674. i++;
  4675. }
  4676. dev_kfree_skb(skb);
  4677. return ret;
  4678. }
  4679. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4680. dma_addr_t mapping, int len, u32 flags,
  4681. u32 mss_and_is_end)
  4682. {
  4683. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4684. int is_end = (mss_and_is_end & 0x1);
  4685. u32 mss = (mss_and_is_end >> 1);
  4686. u32 vlan_tag = 0;
  4687. if (is_end)
  4688. flags |= TXD_FLAG_END;
  4689. if (flags & TXD_FLAG_VLAN) {
  4690. vlan_tag = flags >> 16;
  4691. flags &= 0xffff;
  4692. }
  4693. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4694. txd->addr_hi = ((u64) mapping >> 32);
  4695. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4696. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4697. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4698. }
  4699. /* hard_start_xmit for devices that don't have any bugs and
  4700. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4701. */
  4702. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4703. struct net_device *dev)
  4704. {
  4705. struct tg3 *tp = netdev_priv(dev);
  4706. u32 len, entry, base_flags, mss;
  4707. dma_addr_t mapping;
  4708. struct tg3_napi *tnapi;
  4709. struct netdev_queue *txq;
  4710. unsigned int i, last;
  4711. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4712. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4713. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4714. tnapi++;
  4715. /* We are running in BH disabled context with netif_tx_lock
  4716. * and TX reclaim runs via tp->napi.poll inside of a software
  4717. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4718. * no IRQ context deadlocks to worry about either. Rejoice!
  4719. */
  4720. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4721. if (!netif_tx_queue_stopped(txq)) {
  4722. netif_tx_stop_queue(txq);
  4723. /* This is a hard error, log it. */
  4724. netdev_err(dev,
  4725. "BUG! Tx Ring full when queue awake!\n");
  4726. }
  4727. return NETDEV_TX_BUSY;
  4728. }
  4729. entry = tnapi->tx_prod;
  4730. base_flags = 0;
  4731. mss = skb_shinfo(skb)->gso_size;
  4732. if (mss) {
  4733. int tcp_opt_len, ip_tcp_len;
  4734. u32 hdrlen;
  4735. if (skb_header_cloned(skb) &&
  4736. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4737. dev_kfree_skb(skb);
  4738. goto out_unlock;
  4739. }
  4740. if (skb_is_gso_v6(skb)) {
  4741. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4742. } else {
  4743. struct iphdr *iph = ip_hdr(skb);
  4744. tcp_opt_len = tcp_optlen(skb);
  4745. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4746. iph->check = 0;
  4747. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4748. hdrlen = ip_tcp_len + tcp_opt_len;
  4749. }
  4750. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4751. mss |= (hdrlen & 0xc) << 12;
  4752. if (hdrlen & 0x10)
  4753. base_flags |= 0x00000010;
  4754. base_flags |= (hdrlen & 0x3e0) << 5;
  4755. } else
  4756. mss |= hdrlen << 9;
  4757. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4758. TXD_FLAG_CPU_POST_DMA);
  4759. tcp_hdr(skb)->check = 0;
  4760. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4761. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4762. }
  4763. if (vlan_tx_tag_present(skb))
  4764. base_flags |= (TXD_FLAG_VLAN |
  4765. (vlan_tx_tag_get(skb) << 16));
  4766. len = skb_headlen(skb);
  4767. /* Queue skb data, a.k.a. the main skb fragment. */
  4768. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4769. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4770. dev_kfree_skb(skb);
  4771. goto out_unlock;
  4772. }
  4773. tnapi->tx_buffers[entry].skb = skb;
  4774. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4775. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4776. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4777. base_flags |= TXD_FLAG_JMB_PKT;
  4778. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4779. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4780. entry = NEXT_TX(entry);
  4781. /* Now loop through additional data fragments, and queue them. */
  4782. if (skb_shinfo(skb)->nr_frags > 0) {
  4783. last = skb_shinfo(skb)->nr_frags - 1;
  4784. for (i = 0; i <= last; i++) {
  4785. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4786. len = frag->size;
  4787. mapping = pci_map_page(tp->pdev,
  4788. frag->page,
  4789. frag->page_offset,
  4790. len, PCI_DMA_TODEVICE);
  4791. if (pci_dma_mapping_error(tp->pdev, mapping))
  4792. goto dma_error;
  4793. tnapi->tx_buffers[entry].skb = NULL;
  4794. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4795. mapping);
  4796. tg3_set_txd(tnapi, entry, mapping, len,
  4797. base_flags, (i == last) | (mss << 1));
  4798. entry = NEXT_TX(entry);
  4799. }
  4800. }
  4801. /* Packets are ready, update Tx producer idx local and on card. */
  4802. tw32_tx_mbox(tnapi->prodmbox, entry);
  4803. tnapi->tx_prod = entry;
  4804. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4805. netif_tx_stop_queue(txq);
  4806. /* netif_tx_stop_queue() must be done before checking
  4807. * checking tx index in tg3_tx_avail() below, because in
  4808. * tg3_tx(), we update tx index before checking for
  4809. * netif_tx_queue_stopped().
  4810. */
  4811. smp_mb();
  4812. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4813. netif_tx_wake_queue(txq);
  4814. }
  4815. out_unlock:
  4816. mmiowb();
  4817. return NETDEV_TX_OK;
  4818. dma_error:
  4819. last = i;
  4820. entry = tnapi->tx_prod;
  4821. tnapi->tx_buffers[entry].skb = NULL;
  4822. pci_unmap_single(tp->pdev,
  4823. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4824. skb_headlen(skb),
  4825. PCI_DMA_TODEVICE);
  4826. for (i = 0; i <= last; i++) {
  4827. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4828. entry = NEXT_TX(entry);
  4829. pci_unmap_page(tp->pdev,
  4830. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4831. mapping),
  4832. frag->size, PCI_DMA_TODEVICE);
  4833. }
  4834. dev_kfree_skb(skb);
  4835. return NETDEV_TX_OK;
  4836. }
  4837. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4838. struct net_device *);
  4839. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4840. * TSO header is greater than 80 bytes.
  4841. */
  4842. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4843. {
  4844. struct sk_buff *segs, *nskb;
  4845. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4846. /* Estimate the number of fragments in the worst case */
  4847. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4848. netif_stop_queue(tp->dev);
  4849. /* netif_tx_stop_queue() must be done before checking
  4850. * checking tx index in tg3_tx_avail() below, because in
  4851. * tg3_tx(), we update tx index before checking for
  4852. * netif_tx_queue_stopped().
  4853. */
  4854. smp_mb();
  4855. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4856. return NETDEV_TX_BUSY;
  4857. netif_wake_queue(tp->dev);
  4858. }
  4859. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4860. if (IS_ERR(segs))
  4861. goto tg3_tso_bug_end;
  4862. do {
  4863. nskb = segs;
  4864. segs = segs->next;
  4865. nskb->next = NULL;
  4866. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4867. } while (segs);
  4868. tg3_tso_bug_end:
  4869. dev_kfree_skb(skb);
  4870. return NETDEV_TX_OK;
  4871. }
  4872. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4873. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4874. */
  4875. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4876. struct net_device *dev)
  4877. {
  4878. struct tg3 *tp = netdev_priv(dev);
  4879. u32 len, entry, base_flags, mss;
  4880. int would_hit_hwbug;
  4881. dma_addr_t mapping;
  4882. struct tg3_napi *tnapi;
  4883. struct netdev_queue *txq;
  4884. unsigned int i, last;
  4885. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4886. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4887. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4888. tnapi++;
  4889. /* We are running in BH disabled context with netif_tx_lock
  4890. * and TX reclaim runs via tp->napi.poll inside of a software
  4891. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4892. * no IRQ context deadlocks to worry about either. Rejoice!
  4893. */
  4894. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4895. if (!netif_tx_queue_stopped(txq)) {
  4896. netif_tx_stop_queue(txq);
  4897. /* This is a hard error, log it. */
  4898. netdev_err(dev,
  4899. "BUG! Tx Ring full when queue awake!\n");
  4900. }
  4901. return NETDEV_TX_BUSY;
  4902. }
  4903. entry = tnapi->tx_prod;
  4904. base_flags = 0;
  4905. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4906. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4907. mss = skb_shinfo(skb)->gso_size;
  4908. if (mss) {
  4909. struct iphdr *iph;
  4910. u32 tcp_opt_len, hdr_len;
  4911. if (skb_header_cloned(skb) &&
  4912. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4913. dev_kfree_skb(skb);
  4914. goto out_unlock;
  4915. }
  4916. iph = ip_hdr(skb);
  4917. tcp_opt_len = tcp_optlen(skb);
  4918. if (skb_is_gso_v6(skb)) {
  4919. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4920. } else {
  4921. u32 ip_tcp_len;
  4922. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4923. hdr_len = ip_tcp_len + tcp_opt_len;
  4924. iph->check = 0;
  4925. iph->tot_len = htons(mss + hdr_len);
  4926. }
  4927. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4928. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4929. return tg3_tso_bug(tp, skb);
  4930. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4931. TXD_FLAG_CPU_POST_DMA);
  4932. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4933. tcp_hdr(skb)->check = 0;
  4934. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4935. } else
  4936. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4937. iph->daddr, 0,
  4938. IPPROTO_TCP,
  4939. 0);
  4940. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4941. mss |= (hdr_len & 0xc) << 12;
  4942. if (hdr_len & 0x10)
  4943. base_flags |= 0x00000010;
  4944. base_flags |= (hdr_len & 0x3e0) << 5;
  4945. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4946. mss |= hdr_len << 9;
  4947. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4949. if (tcp_opt_len || iph->ihl > 5) {
  4950. int tsflags;
  4951. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4952. mss |= (tsflags << 11);
  4953. }
  4954. } else {
  4955. if (tcp_opt_len || iph->ihl > 5) {
  4956. int tsflags;
  4957. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4958. base_flags |= tsflags << 12;
  4959. }
  4960. }
  4961. }
  4962. if (vlan_tx_tag_present(skb))
  4963. base_flags |= (TXD_FLAG_VLAN |
  4964. (vlan_tx_tag_get(skb) << 16));
  4965. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4966. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4967. base_flags |= TXD_FLAG_JMB_PKT;
  4968. len = skb_headlen(skb);
  4969. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4970. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4971. dev_kfree_skb(skb);
  4972. goto out_unlock;
  4973. }
  4974. tnapi->tx_buffers[entry].skb = skb;
  4975. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4976. would_hit_hwbug = 0;
  4977. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4978. would_hit_hwbug = 1;
  4979. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4980. tg3_4g_overflow_test(mapping, len))
  4981. would_hit_hwbug = 1;
  4982. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4983. tg3_40bit_overflow_test(tp, mapping, len))
  4984. would_hit_hwbug = 1;
  4985. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4986. would_hit_hwbug = 1;
  4987. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4988. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4989. entry = NEXT_TX(entry);
  4990. /* Now loop through additional data fragments, and queue them. */
  4991. if (skb_shinfo(skb)->nr_frags > 0) {
  4992. last = skb_shinfo(skb)->nr_frags - 1;
  4993. for (i = 0; i <= last; i++) {
  4994. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4995. len = frag->size;
  4996. mapping = pci_map_page(tp->pdev,
  4997. frag->page,
  4998. frag->page_offset,
  4999. len, PCI_DMA_TODEVICE);
  5000. tnapi->tx_buffers[entry].skb = NULL;
  5001. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5002. mapping);
  5003. if (pci_dma_mapping_error(tp->pdev, mapping))
  5004. goto dma_error;
  5005. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5006. len <= 8)
  5007. would_hit_hwbug = 1;
  5008. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5009. tg3_4g_overflow_test(mapping, len))
  5010. would_hit_hwbug = 1;
  5011. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5012. tg3_40bit_overflow_test(tp, mapping, len))
  5013. would_hit_hwbug = 1;
  5014. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5015. tg3_set_txd(tnapi, entry, mapping, len,
  5016. base_flags, (i == last)|(mss << 1));
  5017. else
  5018. tg3_set_txd(tnapi, entry, mapping, len,
  5019. base_flags, (i == last));
  5020. entry = NEXT_TX(entry);
  5021. }
  5022. }
  5023. if (would_hit_hwbug) {
  5024. u32 last_plus_one = entry;
  5025. u32 start;
  5026. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5027. start &= (TG3_TX_RING_SIZE - 1);
  5028. /* If the workaround fails due to memory/mapping
  5029. * failure, silently drop this packet.
  5030. */
  5031. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5032. &start, base_flags, mss))
  5033. goto out_unlock;
  5034. entry = start;
  5035. }
  5036. /* Packets are ready, update Tx producer idx local and on card. */
  5037. tw32_tx_mbox(tnapi->prodmbox, entry);
  5038. tnapi->tx_prod = entry;
  5039. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5040. netif_tx_stop_queue(txq);
  5041. /* netif_tx_stop_queue() must be done before checking
  5042. * checking tx index in tg3_tx_avail() below, because in
  5043. * tg3_tx(), we update tx index before checking for
  5044. * netif_tx_queue_stopped().
  5045. */
  5046. smp_mb();
  5047. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5048. netif_tx_wake_queue(txq);
  5049. }
  5050. out_unlock:
  5051. mmiowb();
  5052. return NETDEV_TX_OK;
  5053. dma_error:
  5054. last = i;
  5055. entry = tnapi->tx_prod;
  5056. tnapi->tx_buffers[entry].skb = NULL;
  5057. pci_unmap_single(tp->pdev,
  5058. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5059. skb_headlen(skb),
  5060. PCI_DMA_TODEVICE);
  5061. for (i = 0; i <= last; i++) {
  5062. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5063. entry = NEXT_TX(entry);
  5064. pci_unmap_page(tp->pdev,
  5065. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5066. mapping),
  5067. frag->size, PCI_DMA_TODEVICE);
  5068. }
  5069. dev_kfree_skb(skb);
  5070. return NETDEV_TX_OK;
  5071. }
  5072. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5073. int new_mtu)
  5074. {
  5075. dev->mtu = new_mtu;
  5076. if (new_mtu > ETH_DATA_LEN) {
  5077. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5078. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5079. ethtool_op_set_tso(dev, 0);
  5080. } else {
  5081. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5082. }
  5083. } else {
  5084. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5085. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5086. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5087. }
  5088. }
  5089. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5090. {
  5091. struct tg3 *tp = netdev_priv(dev);
  5092. int err;
  5093. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5094. return -EINVAL;
  5095. if (!netif_running(dev)) {
  5096. /* We'll just catch it later when the
  5097. * device is up'd.
  5098. */
  5099. tg3_set_mtu(dev, tp, new_mtu);
  5100. return 0;
  5101. }
  5102. tg3_phy_stop(tp);
  5103. tg3_netif_stop(tp);
  5104. tg3_full_lock(tp, 1);
  5105. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5106. tg3_set_mtu(dev, tp, new_mtu);
  5107. err = tg3_restart_hw(tp, 0);
  5108. if (!err)
  5109. tg3_netif_start(tp);
  5110. tg3_full_unlock(tp);
  5111. if (!err)
  5112. tg3_phy_start(tp);
  5113. return err;
  5114. }
  5115. static void tg3_rx_prodring_free(struct tg3 *tp,
  5116. struct tg3_rx_prodring_set *tpr)
  5117. {
  5118. int i;
  5119. if (tpr != &tp->napi[0].prodring) {
  5120. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5121. i = (i + 1) & tp->rx_std_ring_mask)
  5122. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5123. tp->rx_pkt_map_sz);
  5124. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5125. for (i = tpr->rx_jmb_cons_idx;
  5126. i != tpr->rx_jmb_prod_idx;
  5127. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5128. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5129. TG3_RX_JMB_MAP_SZ);
  5130. }
  5131. }
  5132. return;
  5133. }
  5134. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5135. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5136. tp->rx_pkt_map_sz);
  5137. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5138. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5139. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5140. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5141. TG3_RX_JMB_MAP_SZ);
  5142. }
  5143. }
  5144. /* Initialize rx rings for packet processing.
  5145. *
  5146. * The chip has been shut down and the driver detached from
  5147. * the networking, so no interrupts or new tx packets will
  5148. * end up in the driver. tp->{tx,}lock are held and thus
  5149. * we may not sleep.
  5150. */
  5151. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5152. struct tg3_rx_prodring_set *tpr)
  5153. {
  5154. u32 i, rx_pkt_dma_sz;
  5155. tpr->rx_std_cons_idx = 0;
  5156. tpr->rx_std_prod_idx = 0;
  5157. tpr->rx_jmb_cons_idx = 0;
  5158. tpr->rx_jmb_prod_idx = 0;
  5159. if (tpr != &tp->napi[0].prodring) {
  5160. memset(&tpr->rx_std_buffers[0], 0,
  5161. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5162. if (tpr->rx_jmb_buffers)
  5163. memset(&tpr->rx_jmb_buffers[0], 0,
  5164. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5165. goto done;
  5166. }
  5167. /* Zero out all descriptors. */
  5168. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5169. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5170. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5171. tp->dev->mtu > ETH_DATA_LEN)
  5172. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5173. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5174. /* Initialize invariants of the rings, we only set this
  5175. * stuff once. This works because the card does not
  5176. * write into the rx buffer posting rings.
  5177. */
  5178. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5179. struct tg3_rx_buffer_desc *rxd;
  5180. rxd = &tpr->rx_std[i];
  5181. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5182. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5183. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5184. (i << RXD_OPAQUE_INDEX_SHIFT));
  5185. }
  5186. /* Now allocate fresh SKBs for each rx ring. */
  5187. for (i = 0; i < tp->rx_pending; i++) {
  5188. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5189. netdev_warn(tp->dev,
  5190. "Using a smaller RX standard ring. Only "
  5191. "%d out of %d buffers were allocated "
  5192. "successfully\n", i, tp->rx_pending);
  5193. if (i == 0)
  5194. goto initfail;
  5195. tp->rx_pending = i;
  5196. break;
  5197. }
  5198. }
  5199. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5200. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5201. goto done;
  5202. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5203. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5204. goto done;
  5205. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5206. struct tg3_rx_buffer_desc *rxd;
  5207. rxd = &tpr->rx_jmb[i].std;
  5208. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5209. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5210. RXD_FLAG_JUMBO;
  5211. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5212. (i << RXD_OPAQUE_INDEX_SHIFT));
  5213. }
  5214. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5215. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5216. netdev_warn(tp->dev,
  5217. "Using a smaller RX jumbo ring. Only %d "
  5218. "out of %d buffers were allocated "
  5219. "successfully\n", i, tp->rx_jumbo_pending);
  5220. if (i == 0)
  5221. goto initfail;
  5222. tp->rx_jumbo_pending = i;
  5223. break;
  5224. }
  5225. }
  5226. done:
  5227. return 0;
  5228. initfail:
  5229. tg3_rx_prodring_free(tp, tpr);
  5230. return -ENOMEM;
  5231. }
  5232. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5233. struct tg3_rx_prodring_set *tpr)
  5234. {
  5235. kfree(tpr->rx_std_buffers);
  5236. tpr->rx_std_buffers = NULL;
  5237. kfree(tpr->rx_jmb_buffers);
  5238. tpr->rx_jmb_buffers = NULL;
  5239. if (tpr->rx_std) {
  5240. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5241. tpr->rx_std, tpr->rx_std_mapping);
  5242. tpr->rx_std = NULL;
  5243. }
  5244. if (tpr->rx_jmb) {
  5245. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5246. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5247. tpr->rx_jmb = NULL;
  5248. }
  5249. }
  5250. static int tg3_rx_prodring_init(struct tg3 *tp,
  5251. struct tg3_rx_prodring_set *tpr)
  5252. {
  5253. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5254. GFP_KERNEL);
  5255. if (!tpr->rx_std_buffers)
  5256. return -ENOMEM;
  5257. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5258. TG3_RX_STD_RING_BYTES(tp),
  5259. &tpr->rx_std_mapping,
  5260. GFP_KERNEL);
  5261. if (!tpr->rx_std)
  5262. goto err_out;
  5263. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5264. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5265. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5266. GFP_KERNEL);
  5267. if (!tpr->rx_jmb_buffers)
  5268. goto err_out;
  5269. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5270. TG3_RX_JMB_RING_BYTES(tp),
  5271. &tpr->rx_jmb_mapping,
  5272. GFP_KERNEL);
  5273. if (!tpr->rx_jmb)
  5274. goto err_out;
  5275. }
  5276. return 0;
  5277. err_out:
  5278. tg3_rx_prodring_fini(tp, tpr);
  5279. return -ENOMEM;
  5280. }
  5281. /* Free up pending packets in all rx/tx rings.
  5282. *
  5283. * The chip has been shut down and the driver detached from
  5284. * the networking, so no interrupts or new tx packets will
  5285. * end up in the driver. tp->{tx,}lock is not held and we are not
  5286. * in an interrupt context and thus may sleep.
  5287. */
  5288. static void tg3_free_rings(struct tg3 *tp)
  5289. {
  5290. int i, j;
  5291. for (j = 0; j < tp->irq_cnt; j++) {
  5292. struct tg3_napi *tnapi = &tp->napi[j];
  5293. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5294. if (!tnapi->tx_buffers)
  5295. continue;
  5296. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5297. struct ring_info *txp;
  5298. struct sk_buff *skb;
  5299. unsigned int k;
  5300. txp = &tnapi->tx_buffers[i];
  5301. skb = txp->skb;
  5302. if (skb == NULL) {
  5303. i++;
  5304. continue;
  5305. }
  5306. pci_unmap_single(tp->pdev,
  5307. dma_unmap_addr(txp, mapping),
  5308. skb_headlen(skb),
  5309. PCI_DMA_TODEVICE);
  5310. txp->skb = NULL;
  5311. i++;
  5312. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5313. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5314. pci_unmap_page(tp->pdev,
  5315. dma_unmap_addr(txp, mapping),
  5316. skb_shinfo(skb)->frags[k].size,
  5317. PCI_DMA_TODEVICE);
  5318. i++;
  5319. }
  5320. dev_kfree_skb_any(skb);
  5321. }
  5322. }
  5323. }
  5324. /* Initialize tx/rx rings for packet processing.
  5325. *
  5326. * The chip has been shut down and the driver detached from
  5327. * the networking, so no interrupts or new tx packets will
  5328. * end up in the driver. tp->{tx,}lock are held and thus
  5329. * we may not sleep.
  5330. */
  5331. static int tg3_init_rings(struct tg3 *tp)
  5332. {
  5333. int i;
  5334. /* Free up all the SKBs. */
  5335. tg3_free_rings(tp);
  5336. for (i = 0; i < tp->irq_cnt; i++) {
  5337. struct tg3_napi *tnapi = &tp->napi[i];
  5338. tnapi->last_tag = 0;
  5339. tnapi->last_irq_tag = 0;
  5340. tnapi->hw_status->status = 0;
  5341. tnapi->hw_status->status_tag = 0;
  5342. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5343. tnapi->tx_prod = 0;
  5344. tnapi->tx_cons = 0;
  5345. if (tnapi->tx_ring)
  5346. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5347. tnapi->rx_rcb_ptr = 0;
  5348. if (tnapi->rx_rcb)
  5349. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5350. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5351. tg3_free_rings(tp);
  5352. return -ENOMEM;
  5353. }
  5354. }
  5355. return 0;
  5356. }
  5357. /*
  5358. * Must not be invoked with interrupt sources disabled and
  5359. * the hardware shutdown down.
  5360. */
  5361. static void tg3_free_consistent(struct tg3 *tp)
  5362. {
  5363. int i;
  5364. for (i = 0; i < tp->irq_cnt; i++) {
  5365. struct tg3_napi *tnapi = &tp->napi[i];
  5366. if (tnapi->tx_ring) {
  5367. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5368. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5369. tnapi->tx_ring = NULL;
  5370. }
  5371. kfree(tnapi->tx_buffers);
  5372. tnapi->tx_buffers = NULL;
  5373. if (tnapi->rx_rcb) {
  5374. dma_free_coherent(&tp->pdev->dev,
  5375. TG3_RX_RCB_RING_BYTES(tp),
  5376. tnapi->rx_rcb,
  5377. tnapi->rx_rcb_mapping);
  5378. tnapi->rx_rcb = NULL;
  5379. }
  5380. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5381. if (tnapi->hw_status) {
  5382. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5383. tnapi->hw_status,
  5384. tnapi->status_mapping);
  5385. tnapi->hw_status = NULL;
  5386. }
  5387. }
  5388. if (tp->hw_stats) {
  5389. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5390. tp->hw_stats, tp->stats_mapping);
  5391. tp->hw_stats = NULL;
  5392. }
  5393. }
  5394. /*
  5395. * Must not be invoked with interrupt sources disabled and
  5396. * the hardware shutdown down. Can sleep.
  5397. */
  5398. static int tg3_alloc_consistent(struct tg3 *tp)
  5399. {
  5400. int i;
  5401. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5402. sizeof(struct tg3_hw_stats),
  5403. &tp->stats_mapping,
  5404. GFP_KERNEL);
  5405. if (!tp->hw_stats)
  5406. goto err_out;
  5407. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5408. for (i = 0; i < tp->irq_cnt; i++) {
  5409. struct tg3_napi *tnapi = &tp->napi[i];
  5410. struct tg3_hw_status *sblk;
  5411. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5412. TG3_HW_STATUS_SIZE,
  5413. &tnapi->status_mapping,
  5414. GFP_KERNEL);
  5415. if (!tnapi->hw_status)
  5416. goto err_out;
  5417. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5418. sblk = tnapi->hw_status;
  5419. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5420. goto err_out;
  5421. /* If multivector TSS is enabled, vector 0 does not handle
  5422. * tx interrupts. Don't allocate any resources for it.
  5423. */
  5424. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5425. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5426. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5427. TG3_TX_RING_SIZE,
  5428. GFP_KERNEL);
  5429. if (!tnapi->tx_buffers)
  5430. goto err_out;
  5431. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5432. TG3_TX_RING_BYTES,
  5433. &tnapi->tx_desc_mapping,
  5434. GFP_KERNEL);
  5435. if (!tnapi->tx_ring)
  5436. goto err_out;
  5437. }
  5438. /*
  5439. * When RSS is enabled, the status block format changes
  5440. * slightly. The "rx_jumbo_consumer", "reserved",
  5441. * and "rx_mini_consumer" members get mapped to the
  5442. * other three rx return ring producer indexes.
  5443. */
  5444. switch (i) {
  5445. default:
  5446. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5447. break;
  5448. case 2:
  5449. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5450. break;
  5451. case 3:
  5452. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5453. break;
  5454. case 4:
  5455. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5456. break;
  5457. }
  5458. /*
  5459. * If multivector RSS is enabled, vector 0 does not handle
  5460. * rx or tx interrupts. Don't allocate any resources for it.
  5461. */
  5462. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5463. continue;
  5464. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5465. TG3_RX_RCB_RING_BYTES(tp),
  5466. &tnapi->rx_rcb_mapping,
  5467. GFP_KERNEL);
  5468. if (!tnapi->rx_rcb)
  5469. goto err_out;
  5470. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5471. }
  5472. return 0;
  5473. err_out:
  5474. tg3_free_consistent(tp);
  5475. return -ENOMEM;
  5476. }
  5477. #define MAX_WAIT_CNT 1000
  5478. /* To stop a block, clear the enable bit and poll till it
  5479. * clears. tp->lock is held.
  5480. */
  5481. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5482. {
  5483. unsigned int i;
  5484. u32 val;
  5485. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5486. switch (ofs) {
  5487. case RCVLSC_MODE:
  5488. case DMAC_MODE:
  5489. case MBFREE_MODE:
  5490. case BUFMGR_MODE:
  5491. case MEMARB_MODE:
  5492. /* We can't enable/disable these bits of the
  5493. * 5705/5750, just say success.
  5494. */
  5495. return 0;
  5496. default:
  5497. break;
  5498. }
  5499. }
  5500. val = tr32(ofs);
  5501. val &= ~enable_bit;
  5502. tw32_f(ofs, val);
  5503. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5504. udelay(100);
  5505. val = tr32(ofs);
  5506. if ((val & enable_bit) == 0)
  5507. break;
  5508. }
  5509. if (i == MAX_WAIT_CNT && !silent) {
  5510. dev_err(&tp->pdev->dev,
  5511. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5512. ofs, enable_bit);
  5513. return -ENODEV;
  5514. }
  5515. return 0;
  5516. }
  5517. /* tp->lock is held. */
  5518. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5519. {
  5520. int i, err;
  5521. tg3_disable_ints(tp);
  5522. tp->rx_mode &= ~RX_MODE_ENABLE;
  5523. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5524. udelay(10);
  5525. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5526. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5527. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5528. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5529. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5530. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5531. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5532. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5533. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5534. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5535. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5536. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5537. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5538. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5539. tw32_f(MAC_MODE, tp->mac_mode);
  5540. udelay(40);
  5541. tp->tx_mode &= ~TX_MODE_ENABLE;
  5542. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5543. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5544. udelay(100);
  5545. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5546. break;
  5547. }
  5548. if (i >= MAX_WAIT_CNT) {
  5549. dev_err(&tp->pdev->dev,
  5550. "%s timed out, TX_MODE_ENABLE will not clear "
  5551. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5552. err |= -ENODEV;
  5553. }
  5554. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5557. tw32(FTQ_RESET, 0xffffffff);
  5558. tw32(FTQ_RESET, 0x00000000);
  5559. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5561. for (i = 0; i < tp->irq_cnt; i++) {
  5562. struct tg3_napi *tnapi = &tp->napi[i];
  5563. if (tnapi->hw_status)
  5564. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5565. }
  5566. if (tp->hw_stats)
  5567. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5568. return err;
  5569. }
  5570. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5571. {
  5572. int i;
  5573. u32 apedata;
  5574. /* NCSI does not support APE events */
  5575. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5576. return;
  5577. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5578. if (apedata != APE_SEG_SIG_MAGIC)
  5579. return;
  5580. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5581. if (!(apedata & APE_FW_STATUS_READY))
  5582. return;
  5583. /* Wait for up to 1 millisecond for APE to service previous event. */
  5584. for (i = 0; i < 10; i++) {
  5585. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5586. return;
  5587. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5588. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5589. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5590. event | APE_EVENT_STATUS_EVENT_PENDING);
  5591. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5592. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5593. break;
  5594. udelay(100);
  5595. }
  5596. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5597. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5598. }
  5599. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5600. {
  5601. u32 event;
  5602. u32 apedata;
  5603. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5604. return;
  5605. switch (kind) {
  5606. case RESET_KIND_INIT:
  5607. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5608. APE_HOST_SEG_SIG_MAGIC);
  5609. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5610. APE_HOST_SEG_LEN_MAGIC);
  5611. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5612. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5613. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5614. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5615. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5616. APE_HOST_BEHAV_NO_PHYLOCK);
  5617. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5618. TG3_APE_HOST_DRVR_STATE_START);
  5619. event = APE_EVENT_STATUS_STATE_START;
  5620. break;
  5621. case RESET_KIND_SHUTDOWN:
  5622. /* With the interface we are currently using,
  5623. * APE does not track driver state. Wiping
  5624. * out the HOST SEGMENT SIGNATURE forces
  5625. * the APE to assume OS absent status.
  5626. */
  5627. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5628. if (device_may_wakeup(&tp->pdev->dev) &&
  5629. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5630. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5631. TG3_APE_HOST_WOL_SPEED_AUTO);
  5632. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5633. } else
  5634. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5635. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5636. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5637. break;
  5638. case RESET_KIND_SUSPEND:
  5639. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5640. break;
  5641. default:
  5642. return;
  5643. }
  5644. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5645. tg3_ape_send_event(tp, event);
  5646. }
  5647. /* tp->lock is held. */
  5648. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5649. {
  5650. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5651. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5652. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5653. switch (kind) {
  5654. case RESET_KIND_INIT:
  5655. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5656. DRV_STATE_START);
  5657. break;
  5658. case RESET_KIND_SHUTDOWN:
  5659. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5660. DRV_STATE_UNLOAD);
  5661. break;
  5662. case RESET_KIND_SUSPEND:
  5663. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5664. DRV_STATE_SUSPEND);
  5665. break;
  5666. default:
  5667. break;
  5668. }
  5669. }
  5670. if (kind == RESET_KIND_INIT ||
  5671. kind == RESET_KIND_SUSPEND)
  5672. tg3_ape_driver_state_change(tp, kind);
  5673. }
  5674. /* tp->lock is held. */
  5675. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5676. {
  5677. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5678. switch (kind) {
  5679. case RESET_KIND_INIT:
  5680. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5681. DRV_STATE_START_DONE);
  5682. break;
  5683. case RESET_KIND_SHUTDOWN:
  5684. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5685. DRV_STATE_UNLOAD_DONE);
  5686. break;
  5687. default:
  5688. break;
  5689. }
  5690. }
  5691. if (kind == RESET_KIND_SHUTDOWN)
  5692. tg3_ape_driver_state_change(tp, kind);
  5693. }
  5694. /* tp->lock is held. */
  5695. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5696. {
  5697. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5698. switch (kind) {
  5699. case RESET_KIND_INIT:
  5700. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5701. DRV_STATE_START);
  5702. break;
  5703. case RESET_KIND_SHUTDOWN:
  5704. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5705. DRV_STATE_UNLOAD);
  5706. break;
  5707. case RESET_KIND_SUSPEND:
  5708. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5709. DRV_STATE_SUSPEND);
  5710. break;
  5711. default:
  5712. break;
  5713. }
  5714. }
  5715. }
  5716. static int tg3_poll_fw(struct tg3 *tp)
  5717. {
  5718. int i;
  5719. u32 val;
  5720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5721. /* Wait up to 20ms for init done. */
  5722. for (i = 0; i < 200; i++) {
  5723. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5724. return 0;
  5725. udelay(100);
  5726. }
  5727. return -ENODEV;
  5728. }
  5729. /* Wait for firmware initialization to complete. */
  5730. for (i = 0; i < 100000; i++) {
  5731. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5732. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5733. break;
  5734. udelay(10);
  5735. }
  5736. /* Chip might not be fitted with firmware. Some Sun onboard
  5737. * parts are configured like that. So don't signal the timeout
  5738. * of the above loop as an error, but do report the lack of
  5739. * running firmware once.
  5740. */
  5741. if (i >= 100000 &&
  5742. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5743. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5744. netdev_info(tp->dev, "No firmware running\n");
  5745. }
  5746. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5747. /* The 57765 A0 needs a little more
  5748. * time to do some important work.
  5749. */
  5750. mdelay(10);
  5751. }
  5752. return 0;
  5753. }
  5754. /* Save PCI command register before chip reset */
  5755. static void tg3_save_pci_state(struct tg3 *tp)
  5756. {
  5757. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5758. }
  5759. /* Restore PCI state after chip reset */
  5760. static void tg3_restore_pci_state(struct tg3 *tp)
  5761. {
  5762. u32 val;
  5763. /* Re-enable indirect register accesses. */
  5764. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5765. tp->misc_host_ctrl);
  5766. /* Set MAX PCI retry to zero. */
  5767. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5768. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5769. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5770. val |= PCISTATE_RETRY_SAME_DMA;
  5771. /* Allow reads and writes to the APE register and memory space. */
  5772. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5773. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5774. PCISTATE_ALLOW_APE_SHMEM_WR |
  5775. PCISTATE_ALLOW_APE_PSPACE_WR;
  5776. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5777. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5778. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5779. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5780. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5781. else {
  5782. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5783. tp->pci_cacheline_sz);
  5784. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5785. tp->pci_lat_timer);
  5786. }
  5787. }
  5788. /* Make sure PCI-X relaxed ordering bit is clear. */
  5789. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5790. u16 pcix_cmd;
  5791. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5792. &pcix_cmd);
  5793. pcix_cmd &= ~PCI_X_CMD_ERO;
  5794. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5795. pcix_cmd);
  5796. }
  5797. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5798. /* Chip reset on 5780 will reset MSI enable bit,
  5799. * so need to restore it.
  5800. */
  5801. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5802. u16 ctrl;
  5803. pci_read_config_word(tp->pdev,
  5804. tp->msi_cap + PCI_MSI_FLAGS,
  5805. &ctrl);
  5806. pci_write_config_word(tp->pdev,
  5807. tp->msi_cap + PCI_MSI_FLAGS,
  5808. ctrl | PCI_MSI_FLAGS_ENABLE);
  5809. val = tr32(MSGINT_MODE);
  5810. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5811. }
  5812. }
  5813. }
  5814. static void tg3_stop_fw(struct tg3 *);
  5815. /* tp->lock is held. */
  5816. static int tg3_chip_reset(struct tg3 *tp)
  5817. {
  5818. u32 val;
  5819. void (*write_op)(struct tg3 *, u32, u32);
  5820. int i, err;
  5821. tg3_nvram_lock(tp);
  5822. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5823. /* No matching tg3_nvram_unlock() after this because
  5824. * chip reset below will undo the nvram lock.
  5825. */
  5826. tp->nvram_lock_cnt = 0;
  5827. /* GRC_MISC_CFG core clock reset will clear the memory
  5828. * enable bit in PCI register 4 and the MSI enable bit
  5829. * on some chips, so we save relevant registers here.
  5830. */
  5831. tg3_save_pci_state(tp);
  5832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5833. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5834. tw32(GRC_FASTBOOT_PC, 0);
  5835. /*
  5836. * We must avoid the readl() that normally takes place.
  5837. * It locks machines, causes machine checks, and other
  5838. * fun things. So, temporarily disable the 5701
  5839. * hardware workaround, while we do the reset.
  5840. */
  5841. write_op = tp->write32;
  5842. if (write_op == tg3_write_flush_reg32)
  5843. tp->write32 = tg3_write32;
  5844. /* Prevent the irq handler from reading or writing PCI registers
  5845. * during chip reset when the memory enable bit in the PCI command
  5846. * register may be cleared. The chip does not generate interrupt
  5847. * at this time, but the irq handler may still be called due to irq
  5848. * sharing or irqpoll.
  5849. */
  5850. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5851. for (i = 0; i < tp->irq_cnt; i++) {
  5852. struct tg3_napi *tnapi = &tp->napi[i];
  5853. if (tnapi->hw_status) {
  5854. tnapi->hw_status->status = 0;
  5855. tnapi->hw_status->status_tag = 0;
  5856. }
  5857. tnapi->last_tag = 0;
  5858. tnapi->last_irq_tag = 0;
  5859. }
  5860. smp_mb();
  5861. for (i = 0; i < tp->irq_cnt; i++)
  5862. synchronize_irq(tp->napi[i].irq_vec);
  5863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5864. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5865. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5866. }
  5867. /* do the reset */
  5868. val = GRC_MISC_CFG_CORECLK_RESET;
  5869. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5870. /* Force PCIe 1.0a mode */
  5871. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5872. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5873. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5874. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5875. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5876. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5877. tw32(GRC_MISC_CFG, (1 << 29));
  5878. val |= (1 << 29);
  5879. }
  5880. }
  5881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5882. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5883. tw32(GRC_VCPU_EXT_CTRL,
  5884. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5885. }
  5886. /* Manage gphy power for all CPMU absent PCIe devices. */
  5887. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5888. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5889. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5890. tw32(GRC_MISC_CFG, val);
  5891. /* restore 5701 hardware bug workaround write method */
  5892. tp->write32 = write_op;
  5893. /* Unfortunately, we have to delay before the PCI read back.
  5894. * Some 575X chips even will not respond to a PCI cfg access
  5895. * when the reset command is given to the chip.
  5896. *
  5897. * How do these hardware designers expect things to work
  5898. * properly if the PCI write is posted for a long period
  5899. * of time? It is always necessary to have some method by
  5900. * which a register read back can occur to push the write
  5901. * out which does the reset.
  5902. *
  5903. * For most tg3 variants the trick below was working.
  5904. * Ho hum...
  5905. */
  5906. udelay(120);
  5907. /* Flush PCI posted writes. The normal MMIO registers
  5908. * are inaccessible at this time so this is the only
  5909. * way to make this reliably (actually, this is no longer
  5910. * the case, see above). I tried to use indirect
  5911. * register read/write but this upset some 5701 variants.
  5912. */
  5913. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5914. udelay(120);
  5915. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5916. u16 val16;
  5917. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5918. int i;
  5919. u32 cfg_val;
  5920. /* Wait for link training to complete. */
  5921. for (i = 0; i < 5000; i++)
  5922. udelay(100);
  5923. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5924. pci_write_config_dword(tp->pdev, 0xc4,
  5925. cfg_val | (1 << 15));
  5926. }
  5927. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5928. pci_read_config_word(tp->pdev,
  5929. tp->pcie_cap + PCI_EXP_DEVCTL,
  5930. &val16);
  5931. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5932. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5933. /*
  5934. * Older PCIe devices only support the 128 byte
  5935. * MPS setting. Enforce the restriction.
  5936. */
  5937. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5938. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5939. pci_write_config_word(tp->pdev,
  5940. tp->pcie_cap + PCI_EXP_DEVCTL,
  5941. val16);
  5942. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5943. /* Clear error status */
  5944. pci_write_config_word(tp->pdev,
  5945. tp->pcie_cap + PCI_EXP_DEVSTA,
  5946. PCI_EXP_DEVSTA_CED |
  5947. PCI_EXP_DEVSTA_NFED |
  5948. PCI_EXP_DEVSTA_FED |
  5949. PCI_EXP_DEVSTA_URD);
  5950. }
  5951. tg3_restore_pci_state(tp);
  5952. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5953. val = 0;
  5954. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5955. val = tr32(MEMARB_MODE);
  5956. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5957. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5958. tg3_stop_fw(tp);
  5959. tw32(0x5000, 0x400);
  5960. }
  5961. tw32(GRC_MODE, tp->grc_mode);
  5962. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5963. val = tr32(0xc4);
  5964. tw32(0xc4, val | (1 << 15));
  5965. }
  5966. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5968. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5969. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5970. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5971. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5972. }
  5973. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5974. tp->mac_mode = MAC_MODE_APE_TX_EN |
  5975. MAC_MODE_APE_RX_EN |
  5976. MAC_MODE_TDE_ENABLE;
  5977. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  5978. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  5979. val = tp->mac_mode;
  5980. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  5981. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5982. val = tp->mac_mode;
  5983. } else
  5984. val = 0;
  5985. tw32_f(MAC_MODE, val);
  5986. udelay(40);
  5987. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5988. err = tg3_poll_fw(tp);
  5989. if (err)
  5990. return err;
  5991. tg3_mdio_start(tp);
  5992. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5993. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5994. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5995. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  5996. val = tr32(0x7c00);
  5997. tw32(0x7c00, val | (1 << 25));
  5998. }
  5999. /* Reprobe ASF enable state. */
  6000. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6001. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6002. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6003. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6004. u32 nic_cfg;
  6005. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6006. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6007. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6008. tp->last_event_jiffies = jiffies;
  6009. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6010. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6011. }
  6012. }
  6013. return 0;
  6014. }
  6015. /* tp->lock is held. */
  6016. static void tg3_stop_fw(struct tg3 *tp)
  6017. {
  6018. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6019. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6020. /* Wait for RX cpu to ACK the previous event. */
  6021. tg3_wait_for_event_ack(tp);
  6022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6023. tg3_generate_fw_event(tp);
  6024. /* Wait for RX cpu to ACK this event. */
  6025. tg3_wait_for_event_ack(tp);
  6026. }
  6027. }
  6028. /* tp->lock is held. */
  6029. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6030. {
  6031. int err;
  6032. tg3_stop_fw(tp);
  6033. tg3_write_sig_pre_reset(tp, kind);
  6034. tg3_abort_hw(tp, silent);
  6035. err = tg3_chip_reset(tp);
  6036. __tg3_set_mac_addr(tp, 0);
  6037. tg3_write_sig_legacy(tp, kind);
  6038. tg3_write_sig_post_reset(tp, kind);
  6039. if (err)
  6040. return err;
  6041. return 0;
  6042. }
  6043. #define RX_CPU_SCRATCH_BASE 0x30000
  6044. #define RX_CPU_SCRATCH_SIZE 0x04000
  6045. #define TX_CPU_SCRATCH_BASE 0x34000
  6046. #define TX_CPU_SCRATCH_SIZE 0x04000
  6047. /* tp->lock is held. */
  6048. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6049. {
  6050. int i;
  6051. BUG_ON(offset == TX_CPU_BASE &&
  6052. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6054. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6055. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6056. return 0;
  6057. }
  6058. if (offset == RX_CPU_BASE) {
  6059. for (i = 0; i < 10000; i++) {
  6060. tw32(offset + CPU_STATE, 0xffffffff);
  6061. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6062. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6063. break;
  6064. }
  6065. tw32(offset + CPU_STATE, 0xffffffff);
  6066. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6067. udelay(10);
  6068. } else {
  6069. for (i = 0; i < 10000; i++) {
  6070. tw32(offset + CPU_STATE, 0xffffffff);
  6071. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6072. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6073. break;
  6074. }
  6075. }
  6076. if (i >= 10000) {
  6077. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6078. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6079. return -ENODEV;
  6080. }
  6081. /* Clear firmware's nvram arbitration. */
  6082. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6083. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6084. return 0;
  6085. }
  6086. struct fw_info {
  6087. unsigned int fw_base;
  6088. unsigned int fw_len;
  6089. const __be32 *fw_data;
  6090. };
  6091. /* tp->lock is held. */
  6092. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6093. int cpu_scratch_size, struct fw_info *info)
  6094. {
  6095. int err, lock_err, i;
  6096. void (*write_op)(struct tg3 *, u32, u32);
  6097. if (cpu_base == TX_CPU_BASE &&
  6098. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6099. netdev_err(tp->dev,
  6100. "%s: Trying to load TX cpu firmware which is 5705\n",
  6101. __func__);
  6102. return -EINVAL;
  6103. }
  6104. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6105. write_op = tg3_write_mem;
  6106. else
  6107. write_op = tg3_write_indirect_reg32;
  6108. /* It is possible that bootcode is still loading at this point.
  6109. * Get the nvram lock first before halting the cpu.
  6110. */
  6111. lock_err = tg3_nvram_lock(tp);
  6112. err = tg3_halt_cpu(tp, cpu_base);
  6113. if (!lock_err)
  6114. tg3_nvram_unlock(tp);
  6115. if (err)
  6116. goto out;
  6117. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6118. write_op(tp, cpu_scratch_base + i, 0);
  6119. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6120. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6121. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6122. write_op(tp, (cpu_scratch_base +
  6123. (info->fw_base & 0xffff) +
  6124. (i * sizeof(u32))),
  6125. be32_to_cpu(info->fw_data[i]));
  6126. err = 0;
  6127. out:
  6128. return err;
  6129. }
  6130. /* tp->lock is held. */
  6131. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6132. {
  6133. struct fw_info info;
  6134. const __be32 *fw_data;
  6135. int err, i;
  6136. fw_data = (void *)tp->fw->data;
  6137. /* Firmware blob starts with version numbers, followed by
  6138. start address and length. We are setting complete length.
  6139. length = end_address_of_bss - start_address_of_text.
  6140. Remainder is the blob to be loaded contiguously
  6141. from start address. */
  6142. info.fw_base = be32_to_cpu(fw_data[1]);
  6143. info.fw_len = tp->fw->size - 12;
  6144. info.fw_data = &fw_data[3];
  6145. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6146. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6147. &info);
  6148. if (err)
  6149. return err;
  6150. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6151. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6152. &info);
  6153. if (err)
  6154. return err;
  6155. /* Now startup only the RX cpu. */
  6156. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6157. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6158. for (i = 0; i < 5; i++) {
  6159. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6160. break;
  6161. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6162. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6163. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6164. udelay(1000);
  6165. }
  6166. if (i >= 5) {
  6167. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6168. "should be %08x\n", __func__,
  6169. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6170. return -ENODEV;
  6171. }
  6172. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6173. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6174. return 0;
  6175. }
  6176. /* 5705 needs a special version of the TSO firmware. */
  6177. /* tp->lock is held. */
  6178. static int tg3_load_tso_firmware(struct tg3 *tp)
  6179. {
  6180. struct fw_info info;
  6181. const __be32 *fw_data;
  6182. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6183. int err, i;
  6184. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6185. return 0;
  6186. fw_data = (void *)tp->fw->data;
  6187. /* Firmware blob starts with version numbers, followed by
  6188. start address and length. We are setting complete length.
  6189. length = end_address_of_bss - start_address_of_text.
  6190. Remainder is the blob to be loaded contiguously
  6191. from start address. */
  6192. info.fw_base = be32_to_cpu(fw_data[1]);
  6193. cpu_scratch_size = tp->fw_len;
  6194. info.fw_len = tp->fw->size - 12;
  6195. info.fw_data = &fw_data[3];
  6196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6197. cpu_base = RX_CPU_BASE;
  6198. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6199. } else {
  6200. cpu_base = TX_CPU_BASE;
  6201. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6202. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6203. }
  6204. err = tg3_load_firmware_cpu(tp, cpu_base,
  6205. cpu_scratch_base, cpu_scratch_size,
  6206. &info);
  6207. if (err)
  6208. return err;
  6209. /* Now startup the cpu. */
  6210. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6211. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6212. for (i = 0; i < 5; i++) {
  6213. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6214. break;
  6215. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6216. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6217. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6218. udelay(1000);
  6219. }
  6220. if (i >= 5) {
  6221. netdev_err(tp->dev,
  6222. "%s fails to set CPU PC, is %08x should be %08x\n",
  6223. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6224. return -ENODEV;
  6225. }
  6226. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6227. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6228. return 0;
  6229. }
  6230. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6231. {
  6232. struct tg3 *tp = netdev_priv(dev);
  6233. struct sockaddr *addr = p;
  6234. int err = 0, skip_mac_1 = 0;
  6235. if (!is_valid_ether_addr(addr->sa_data))
  6236. return -EINVAL;
  6237. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6238. if (!netif_running(dev))
  6239. return 0;
  6240. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6241. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6242. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6243. addr0_low = tr32(MAC_ADDR_0_LOW);
  6244. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6245. addr1_low = tr32(MAC_ADDR_1_LOW);
  6246. /* Skip MAC addr 1 if ASF is using it. */
  6247. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6248. !(addr1_high == 0 && addr1_low == 0))
  6249. skip_mac_1 = 1;
  6250. }
  6251. spin_lock_bh(&tp->lock);
  6252. __tg3_set_mac_addr(tp, skip_mac_1);
  6253. spin_unlock_bh(&tp->lock);
  6254. return err;
  6255. }
  6256. /* tp->lock is held. */
  6257. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6258. dma_addr_t mapping, u32 maxlen_flags,
  6259. u32 nic_addr)
  6260. {
  6261. tg3_write_mem(tp,
  6262. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6263. ((u64) mapping >> 32));
  6264. tg3_write_mem(tp,
  6265. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6266. ((u64) mapping & 0xffffffff));
  6267. tg3_write_mem(tp,
  6268. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6269. maxlen_flags);
  6270. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6271. tg3_write_mem(tp,
  6272. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6273. nic_addr);
  6274. }
  6275. static void __tg3_set_rx_mode(struct net_device *);
  6276. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6277. {
  6278. int i;
  6279. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6280. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6281. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6282. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6283. } else {
  6284. tw32(HOSTCC_TXCOL_TICKS, 0);
  6285. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6286. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6287. }
  6288. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6289. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6290. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6291. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6292. } else {
  6293. tw32(HOSTCC_RXCOL_TICKS, 0);
  6294. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6295. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6296. }
  6297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6298. u32 val = ec->stats_block_coalesce_usecs;
  6299. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6300. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6301. if (!netif_carrier_ok(tp->dev))
  6302. val = 0;
  6303. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6304. }
  6305. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6306. u32 reg;
  6307. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6308. tw32(reg, ec->rx_coalesce_usecs);
  6309. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6310. tw32(reg, ec->rx_max_coalesced_frames);
  6311. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6312. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6313. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6314. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6315. tw32(reg, ec->tx_coalesce_usecs);
  6316. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6317. tw32(reg, ec->tx_max_coalesced_frames);
  6318. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6319. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6320. }
  6321. }
  6322. for (; i < tp->irq_max - 1; i++) {
  6323. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6324. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6325. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6326. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6327. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6328. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6329. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6330. }
  6331. }
  6332. }
  6333. /* tp->lock is held. */
  6334. static void tg3_rings_reset(struct tg3 *tp)
  6335. {
  6336. int i;
  6337. u32 stblk, txrcb, rxrcb, limit;
  6338. struct tg3_napi *tnapi = &tp->napi[0];
  6339. /* Disable all transmit rings but the first. */
  6340. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6341. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6342. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6344. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6345. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6346. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6347. else
  6348. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6349. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6350. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6351. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6352. BDINFO_FLAGS_DISABLED);
  6353. /* Disable all receive return rings but the first. */
  6354. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6356. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6357. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6358. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6359. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6361. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6362. else
  6363. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6364. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6365. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6366. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6367. BDINFO_FLAGS_DISABLED);
  6368. /* Disable interrupts */
  6369. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6370. /* Zero mailbox registers. */
  6371. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6372. for (i = 1; i < tp->irq_max; i++) {
  6373. tp->napi[i].tx_prod = 0;
  6374. tp->napi[i].tx_cons = 0;
  6375. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6376. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6377. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6378. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6379. }
  6380. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6381. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6382. } else {
  6383. tp->napi[0].tx_prod = 0;
  6384. tp->napi[0].tx_cons = 0;
  6385. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6386. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6387. }
  6388. /* Make sure the NIC-based send BD rings are disabled. */
  6389. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6390. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6391. for (i = 0; i < 16; i++)
  6392. tw32_tx_mbox(mbox + i * 8, 0);
  6393. }
  6394. txrcb = NIC_SRAM_SEND_RCB;
  6395. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6396. /* Clear status block in ram. */
  6397. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6398. /* Set status block DMA address */
  6399. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6400. ((u64) tnapi->status_mapping >> 32));
  6401. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6402. ((u64) tnapi->status_mapping & 0xffffffff));
  6403. if (tnapi->tx_ring) {
  6404. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6405. (TG3_TX_RING_SIZE <<
  6406. BDINFO_FLAGS_MAXLEN_SHIFT),
  6407. NIC_SRAM_TX_BUFFER_DESC);
  6408. txrcb += TG3_BDINFO_SIZE;
  6409. }
  6410. if (tnapi->rx_rcb) {
  6411. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6412. (tp->rx_ret_ring_mask + 1) <<
  6413. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6414. rxrcb += TG3_BDINFO_SIZE;
  6415. }
  6416. stblk = HOSTCC_STATBLCK_RING1;
  6417. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6418. u64 mapping = (u64)tnapi->status_mapping;
  6419. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6420. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6421. /* Clear status block in ram. */
  6422. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6423. if (tnapi->tx_ring) {
  6424. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6425. (TG3_TX_RING_SIZE <<
  6426. BDINFO_FLAGS_MAXLEN_SHIFT),
  6427. NIC_SRAM_TX_BUFFER_DESC);
  6428. txrcb += TG3_BDINFO_SIZE;
  6429. }
  6430. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6431. ((tp->rx_ret_ring_mask + 1) <<
  6432. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6433. stblk += 8;
  6434. rxrcb += TG3_BDINFO_SIZE;
  6435. }
  6436. }
  6437. /* tp->lock is held. */
  6438. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6439. {
  6440. u32 val, rdmac_mode;
  6441. int i, err, limit;
  6442. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6443. tg3_disable_ints(tp);
  6444. tg3_stop_fw(tp);
  6445. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6446. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6447. tg3_abort_hw(tp, 1);
  6448. /* Enable MAC control of LPI */
  6449. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6450. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6451. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6452. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6453. tw32_f(TG3_CPMU_EEE_CTRL,
  6454. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6455. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6456. TG3_CPMU_EEEMD_LPI_IN_TX |
  6457. TG3_CPMU_EEEMD_LPI_IN_RX |
  6458. TG3_CPMU_EEEMD_EEE_ENABLE;
  6459. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6460. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6461. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6462. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6463. tw32_f(TG3_CPMU_EEE_MODE, val);
  6464. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6465. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6466. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6467. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6468. TG3_CPMU_DBTMR1_APE_TX_2047US |
  6469. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6470. }
  6471. if (reset_phy)
  6472. tg3_phy_reset(tp);
  6473. err = tg3_chip_reset(tp);
  6474. if (err)
  6475. return err;
  6476. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6477. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6478. val = tr32(TG3_CPMU_CTRL);
  6479. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6480. tw32(TG3_CPMU_CTRL, val);
  6481. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6482. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6483. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6484. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6485. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6486. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6487. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6488. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6489. val = tr32(TG3_CPMU_HST_ACC);
  6490. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6491. val |= CPMU_HST_ACC_MACCLK_6_25;
  6492. tw32(TG3_CPMU_HST_ACC, val);
  6493. }
  6494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6495. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6496. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6497. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6498. tw32(PCIE_PWR_MGMT_THRESH, val);
  6499. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6500. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6501. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6502. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6503. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6504. }
  6505. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6506. u32 grc_mode = tr32(GRC_MODE);
  6507. /* Access the lower 1K of PL PCIE block registers. */
  6508. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6509. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6510. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6511. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6512. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6513. tw32(GRC_MODE, grc_mode);
  6514. }
  6515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6516. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6517. u32 grc_mode = tr32(GRC_MODE);
  6518. /* Access the lower 1K of PL PCIE block registers. */
  6519. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6520. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6521. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6522. TG3_PCIE_PL_LO_PHYCTL5);
  6523. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6524. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6525. tw32(GRC_MODE, grc_mode);
  6526. }
  6527. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6528. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6529. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6530. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6531. }
  6532. /* This works around an issue with Athlon chipsets on
  6533. * B3 tigon3 silicon. This bit has no effect on any
  6534. * other revision. But do not set this on PCI Express
  6535. * chips and don't even touch the clocks if the CPMU is present.
  6536. */
  6537. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6538. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6539. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6540. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6541. }
  6542. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6543. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6544. val = tr32(TG3PCI_PCISTATE);
  6545. val |= PCISTATE_RETRY_SAME_DMA;
  6546. tw32(TG3PCI_PCISTATE, val);
  6547. }
  6548. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6549. /* Allow reads and writes to the
  6550. * APE register and memory space.
  6551. */
  6552. val = tr32(TG3PCI_PCISTATE);
  6553. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6554. PCISTATE_ALLOW_APE_SHMEM_WR |
  6555. PCISTATE_ALLOW_APE_PSPACE_WR;
  6556. tw32(TG3PCI_PCISTATE, val);
  6557. }
  6558. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6559. /* Enable some hw fixes. */
  6560. val = tr32(TG3PCI_MSI_DATA);
  6561. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6562. tw32(TG3PCI_MSI_DATA, val);
  6563. }
  6564. /* Descriptor ring init may make accesses to the
  6565. * NIC SRAM area to setup the TX descriptors, so we
  6566. * can only do this after the hardware has been
  6567. * successfully reset.
  6568. */
  6569. err = tg3_init_rings(tp);
  6570. if (err)
  6571. return err;
  6572. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6573. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6574. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6575. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6576. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6577. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6578. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6579. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6580. /* This value is determined during the probe time DMA
  6581. * engine test, tg3_test_dma.
  6582. */
  6583. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6584. }
  6585. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6586. GRC_MODE_4X_NIC_SEND_RINGS |
  6587. GRC_MODE_NO_TX_PHDR_CSUM |
  6588. GRC_MODE_NO_RX_PHDR_CSUM);
  6589. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6590. /* Pseudo-header checksum is done by hardware logic and not
  6591. * the offload processers, so make the chip do the pseudo-
  6592. * header checksums on receive. For transmit it is more
  6593. * convenient to do the pseudo-header checksum in software
  6594. * as Linux does that on transmit for us in all cases.
  6595. */
  6596. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6597. tw32(GRC_MODE,
  6598. tp->grc_mode |
  6599. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6600. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6601. val = tr32(GRC_MISC_CFG);
  6602. val &= ~0xff;
  6603. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6604. tw32(GRC_MISC_CFG, val);
  6605. /* Initialize MBUF/DESC pool. */
  6606. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6607. /* Do nothing. */
  6608. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6609. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6611. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6612. else
  6613. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6614. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6615. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6616. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6617. int fw_len;
  6618. fw_len = tp->fw_len;
  6619. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6620. tw32(BUFMGR_MB_POOL_ADDR,
  6621. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6622. tw32(BUFMGR_MB_POOL_SIZE,
  6623. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6624. }
  6625. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6626. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6627. tp->bufmgr_config.mbuf_read_dma_low_water);
  6628. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6629. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6630. tw32(BUFMGR_MB_HIGH_WATER,
  6631. tp->bufmgr_config.mbuf_high_water);
  6632. } else {
  6633. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6634. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6635. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6636. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6637. tw32(BUFMGR_MB_HIGH_WATER,
  6638. tp->bufmgr_config.mbuf_high_water_jumbo);
  6639. }
  6640. tw32(BUFMGR_DMA_LOW_WATER,
  6641. tp->bufmgr_config.dma_low_water);
  6642. tw32(BUFMGR_DMA_HIGH_WATER,
  6643. tp->bufmgr_config.dma_high_water);
  6644. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6646. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6647. tw32(BUFMGR_MODE, val);
  6648. for (i = 0; i < 2000; i++) {
  6649. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6650. break;
  6651. udelay(10);
  6652. }
  6653. if (i >= 2000) {
  6654. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6655. return -ENODEV;
  6656. }
  6657. /* Setup replenish threshold. */
  6658. val = tp->rx_pending / 8;
  6659. if (val == 0)
  6660. val = 1;
  6661. else if (val > tp->rx_std_max_post)
  6662. val = tp->rx_std_max_post;
  6663. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6664. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6665. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6666. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6667. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6668. }
  6669. tw32(RCVBDI_STD_THRESH, val);
  6670. /* Initialize TG3_BDINFO's at:
  6671. * RCVDBDI_STD_BD: standard eth size rx ring
  6672. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6673. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6674. *
  6675. * like so:
  6676. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6677. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6678. * ring attribute flags
  6679. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6680. *
  6681. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6682. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6683. *
  6684. * The size of each ring is fixed in the firmware, but the location is
  6685. * configurable.
  6686. */
  6687. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6688. ((u64) tpr->rx_std_mapping >> 32));
  6689. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6690. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6691. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6692. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6693. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6694. NIC_SRAM_RX_BUFFER_DESC);
  6695. /* Disable the mini ring */
  6696. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6697. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6698. BDINFO_FLAGS_DISABLED);
  6699. /* Program the jumbo buffer descriptor ring control
  6700. * blocks on those devices that have them.
  6701. */
  6702. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6703. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6704. /* Setup replenish threshold. */
  6705. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6706. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6707. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6708. ((u64) tpr->rx_jmb_mapping >> 32));
  6709. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6710. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6711. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6712. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6713. BDINFO_FLAGS_USE_EXT_RECV);
  6714. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6716. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6717. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6718. } else {
  6719. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6720. BDINFO_FLAGS_DISABLED);
  6721. }
  6722. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6724. val = RX_STD_MAX_SIZE_5705;
  6725. else
  6726. val = RX_STD_MAX_SIZE_5717;
  6727. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6728. val |= (TG3_RX_STD_DMA_SZ << 2);
  6729. } else
  6730. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6731. } else
  6732. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6733. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6734. tpr->rx_std_prod_idx = tp->rx_pending;
  6735. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6736. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6737. tp->rx_jumbo_pending : 0;
  6738. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6739. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6740. tw32(STD_REPLENISH_LWM, 32);
  6741. tw32(JMB_REPLENISH_LWM, 16);
  6742. }
  6743. tg3_rings_reset(tp);
  6744. /* Initialize MAC address and backoff seed. */
  6745. __tg3_set_mac_addr(tp, 0);
  6746. /* MTU + ethernet header + FCS + optional VLAN tag */
  6747. tw32(MAC_RX_MTU_SIZE,
  6748. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6749. /* The slot time is changed by tg3_setup_phy if we
  6750. * run at gigabit with half duplex.
  6751. */
  6752. tw32(MAC_TX_LENGTHS,
  6753. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6754. (6 << TX_LENGTHS_IPG_SHIFT) |
  6755. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6756. /* Receive rules. */
  6757. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6758. tw32(RCVLPC_CONFIG, 0x0181);
  6759. /* Calculate RDMAC_MODE setting early, we need it to determine
  6760. * the RCVLPC_STATE_ENABLE mask.
  6761. */
  6762. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6763. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6764. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6765. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6766. RDMAC_MODE_LNGREAD_ENAB);
  6767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6768. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6772. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6773. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6774. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6775. /* If statement applies to 5705 and 5750 PCI devices only */
  6776. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6777. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6778. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6779. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6781. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6782. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6783. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6784. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6785. }
  6786. }
  6787. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6788. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6789. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6790. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6791. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6794. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6799. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6800. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6802. val &= ~TG3_RDMA_RSRVCTRL_TXMRGN_MASK;
  6803. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B;
  6804. }
  6805. tw32(TG3_RDMA_RSRVCTRL_REG,
  6806. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6807. }
  6808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6809. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6810. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6811. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6812. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6813. }
  6814. /* Receive/send statistics. */
  6815. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6816. val = tr32(RCVLPC_STATS_ENABLE);
  6817. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6818. tw32(RCVLPC_STATS_ENABLE, val);
  6819. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6820. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6821. val = tr32(RCVLPC_STATS_ENABLE);
  6822. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6823. tw32(RCVLPC_STATS_ENABLE, val);
  6824. } else {
  6825. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6826. }
  6827. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6828. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6829. tw32(SNDDATAI_STATSCTRL,
  6830. (SNDDATAI_SCTRL_ENABLE |
  6831. SNDDATAI_SCTRL_FASTUPD));
  6832. /* Setup host coalescing engine. */
  6833. tw32(HOSTCC_MODE, 0);
  6834. for (i = 0; i < 2000; i++) {
  6835. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6836. break;
  6837. udelay(10);
  6838. }
  6839. __tg3_set_coalesce(tp, &tp->coal);
  6840. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6841. /* Status/statistics block address. See tg3_timer,
  6842. * the tg3_periodic_fetch_stats call there, and
  6843. * tg3_get_stats to see how this works for 5705/5750 chips.
  6844. */
  6845. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6846. ((u64) tp->stats_mapping >> 32));
  6847. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6848. ((u64) tp->stats_mapping & 0xffffffff));
  6849. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6850. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6851. /* Clear statistics and status block memory areas */
  6852. for (i = NIC_SRAM_STATS_BLK;
  6853. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6854. i += sizeof(u32)) {
  6855. tg3_write_mem(tp, i, 0);
  6856. udelay(40);
  6857. }
  6858. }
  6859. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6860. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6861. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6862. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6863. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6864. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6865. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6866. /* reset to prevent losing 1st rx packet intermittently */
  6867. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6868. udelay(10);
  6869. }
  6870. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6871. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6872. else
  6873. tp->mac_mode = 0;
  6874. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6875. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6876. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6877. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6878. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6879. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6880. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6881. udelay(40);
  6882. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6883. * If TG3_FLG2_IS_NIC is zero, we should read the
  6884. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6885. * whether used as inputs or outputs, are set by boot code after
  6886. * reset.
  6887. */
  6888. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6889. u32 gpio_mask;
  6890. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6891. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6892. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6894. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6895. GRC_LCLCTRL_GPIO_OUTPUT3;
  6896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6897. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6898. tp->grc_local_ctrl &= ~gpio_mask;
  6899. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6900. /* GPIO1 must be driven high for eeprom write protect */
  6901. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6902. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6903. GRC_LCLCTRL_GPIO_OUTPUT1);
  6904. }
  6905. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6906. udelay(100);
  6907. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6908. val = tr32(MSGINT_MODE);
  6909. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6910. tw32(MSGINT_MODE, val);
  6911. }
  6912. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6913. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6914. udelay(40);
  6915. }
  6916. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6917. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6918. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6919. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6920. WDMAC_MODE_LNGREAD_ENAB);
  6921. /* If statement applies to 5705 and 5750 PCI devices only */
  6922. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6923. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6925. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6926. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6927. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6928. /* nothing */
  6929. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6930. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6931. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6932. val |= WDMAC_MODE_RX_ACCEL;
  6933. }
  6934. }
  6935. /* Enable host coalescing bug fix */
  6936. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6937. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6939. val |= WDMAC_MODE_BURST_ALL_DATA;
  6940. tw32_f(WDMAC_MODE, val);
  6941. udelay(40);
  6942. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6943. u16 pcix_cmd;
  6944. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6945. &pcix_cmd);
  6946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6947. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6948. pcix_cmd |= PCI_X_CMD_READ_2K;
  6949. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6950. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6951. pcix_cmd |= PCI_X_CMD_READ_2K;
  6952. }
  6953. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6954. pcix_cmd);
  6955. }
  6956. tw32_f(RDMAC_MODE, rdmac_mode);
  6957. udelay(40);
  6958. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6959. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6960. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6962. tw32(SNDDATAC_MODE,
  6963. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6964. else
  6965. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6966. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6967. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6968. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6971. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6972. tw32(RCVDBDI_MODE, val);
  6973. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6974. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6975. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6976. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6977. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6978. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6979. tw32(SNDBDI_MODE, val);
  6980. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6981. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6982. err = tg3_load_5701_a0_firmware_fix(tp);
  6983. if (err)
  6984. return err;
  6985. }
  6986. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6987. err = tg3_load_tso_firmware(tp);
  6988. if (err)
  6989. return err;
  6990. }
  6991. tp->tx_mode = TX_MODE_ENABLE;
  6992. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6994. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6995. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6996. udelay(100);
  6997. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6998. u32 reg = MAC_RSS_INDIR_TBL_0;
  6999. u8 *ent = (u8 *)&val;
  7000. /* Setup the indirection table */
  7001. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7002. int idx = i % sizeof(val);
  7003. ent[idx] = i % (tp->irq_cnt - 1);
  7004. if (idx == sizeof(val) - 1) {
  7005. tw32(reg, val);
  7006. reg += 4;
  7007. }
  7008. }
  7009. /* Setup the "secret" hash key. */
  7010. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7011. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7012. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7013. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7014. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7015. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7016. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7017. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7018. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7019. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7020. }
  7021. tp->rx_mode = RX_MODE_ENABLE;
  7022. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7023. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7024. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7025. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7026. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7027. RX_MODE_RSS_IPV6_HASH_EN |
  7028. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7029. RX_MODE_RSS_IPV4_HASH_EN |
  7030. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7031. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7032. udelay(10);
  7033. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7034. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7035. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7036. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7037. udelay(10);
  7038. }
  7039. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7040. udelay(10);
  7041. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7042. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7043. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7044. /* Set drive transmission level to 1.2V */
  7045. /* only if the signal pre-emphasis bit is not set */
  7046. val = tr32(MAC_SERDES_CFG);
  7047. val &= 0xfffff000;
  7048. val |= 0x880;
  7049. tw32(MAC_SERDES_CFG, val);
  7050. }
  7051. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7052. tw32(MAC_SERDES_CFG, 0x616000);
  7053. }
  7054. /* Prevent chip from dropping frames when flow control
  7055. * is enabled.
  7056. */
  7057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7058. val = 1;
  7059. else
  7060. val = 2;
  7061. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7063. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7064. /* Use hardware link auto-negotiation */
  7065. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7066. }
  7067. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7068. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7069. u32 tmp;
  7070. tmp = tr32(SERDES_RX_CTRL);
  7071. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7072. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7073. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7074. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7075. }
  7076. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7077. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7078. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7079. tp->link_config.speed = tp->link_config.orig_speed;
  7080. tp->link_config.duplex = tp->link_config.orig_duplex;
  7081. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7082. }
  7083. err = tg3_setup_phy(tp, 0);
  7084. if (err)
  7085. return err;
  7086. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7087. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7088. u32 tmp;
  7089. /* Clear CRC stats. */
  7090. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7091. tg3_writephy(tp, MII_TG3_TEST1,
  7092. tmp | MII_TG3_TEST1_CRC_EN);
  7093. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7094. }
  7095. }
  7096. }
  7097. __tg3_set_rx_mode(tp->dev);
  7098. /* Initialize receive rules. */
  7099. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7100. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7101. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7102. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7103. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7104. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7105. limit = 8;
  7106. else
  7107. limit = 16;
  7108. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7109. limit -= 4;
  7110. switch (limit) {
  7111. case 16:
  7112. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7113. case 15:
  7114. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7115. case 14:
  7116. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7117. case 13:
  7118. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7119. case 12:
  7120. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7121. case 11:
  7122. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7123. case 10:
  7124. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7125. case 9:
  7126. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7127. case 8:
  7128. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7129. case 7:
  7130. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7131. case 6:
  7132. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7133. case 5:
  7134. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7135. case 4:
  7136. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7137. case 3:
  7138. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7139. case 2:
  7140. case 1:
  7141. default:
  7142. break;
  7143. }
  7144. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7145. /* Write our heartbeat update interval to APE. */
  7146. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7147. APE_HOST_HEARTBEAT_INT_DISABLE);
  7148. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7149. return 0;
  7150. }
  7151. /* Called at device open time to get the chip ready for
  7152. * packet processing. Invoked with tp->lock held.
  7153. */
  7154. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7155. {
  7156. tg3_switch_clocks(tp);
  7157. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7158. return tg3_reset_hw(tp, reset_phy);
  7159. }
  7160. #define TG3_STAT_ADD32(PSTAT, REG) \
  7161. do { u32 __val = tr32(REG); \
  7162. (PSTAT)->low += __val; \
  7163. if ((PSTAT)->low < __val) \
  7164. (PSTAT)->high += 1; \
  7165. } while (0)
  7166. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7167. {
  7168. struct tg3_hw_stats *sp = tp->hw_stats;
  7169. if (!netif_carrier_ok(tp->dev))
  7170. return;
  7171. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7172. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7173. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7174. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7175. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7176. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7177. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7178. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7179. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7180. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7181. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7182. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7183. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7184. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7185. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7186. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7187. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7188. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7189. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7190. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7191. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7192. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7193. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7194. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7195. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7196. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7197. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7198. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7199. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7200. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7201. }
  7202. static void tg3_timer(unsigned long __opaque)
  7203. {
  7204. struct tg3 *tp = (struct tg3 *) __opaque;
  7205. if (tp->irq_sync)
  7206. goto restart_timer;
  7207. spin_lock(&tp->lock);
  7208. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7209. /* All of this garbage is because when using non-tagged
  7210. * IRQ status the mailbox/status_block protocol the chip
  7211. * uses with the cpu is race prone.
  7212. */
  7213. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7214. tw32(GRC_LOCAL_CTRL,
  7215. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7216. } else {
  7217. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7218. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7219. }
  7220. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7221. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7222. spin_unlock(&tp->lock);
  7223. schedule_work(&tp->reset_task);
  7224. return;
  7225. }
  7226. }
  7227. /* This part only runs once per second. */
  7228. if (!--tp->timer_counter) {
  7229. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7230. tg3_periodic_fetch_stats(tp);
  7231. if (tp->setlpicnt && !--tp->setlpicnt) {
  7232. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7233. tw32(TG3_CPMU_EEE_MODE,
  7234. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7235. }
  7236. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7237. u32 mac_stat;
  7238. int phy_event;
  7239. mac_stat = tr32(MAC_STATUS);
  7240. phy_event = 0;
  7241. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7242. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7243. phy_event = 1;
  7244. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7245. phy_event = 1;
  7246. if (phy_event)
  7247. tg3_setup_phy(tp, 0);
  7248. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7249. u32 mac_stat = tr32(MAC_STATUS);
  7250. int need_setup = 0;
  7251. if (netif_carrier_ok(tp->dev) &&
  7252. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7253. need_setup = 1;
  7254. }
  7255. if (!netif_carrier_ok(tp->dev) &&
  7256. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7257. MAC_STATUS_SIGNAL_DET))) {
  7258. need_setup = 1;
  7259. }
  7260. if (need_setup) {
  7261. if (!tp->serdes_counter) {
  7262. tw32_f(MAC_MODE,
  7263. (tp->mac_mode &
  7264. ~MAC_MODE_PORT_MODE_MASK));
  7265. udelay(40);
  7266. tw32_f(MAC_MODE, tp->mac_mode);
  7267. udelay(40);
  7268. }
  7269. tg3_setup_phy(tp, 0);
  7270. }
  7271. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7272. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7273. tg3_serdes_parallel_detect(tp);
  7274. }
  7275. tp->timer_counter = tp->timer_multiplier;
  7276. }
  7277. /* Heartbeat is only sent once every 2 seconds.
  7278. *
  7279. * The heartbeat is to tell the ASF firmware that the host
  7280. * driver is still alive. In the event that the OS crashes,
  7281. * ASF needs to reset the hardware to free up the FIFO space
  7282. * that may be filled with rx packets destined for the host.
  7283. * If the FIFO is full, ASF will no longer function properly.
  7284. *
  7285. * Unintended resets have been reported on real time kernels
  7286. * where the timer doesn't run on time. Netpoll will also have
  7287. * same problem.
  7288. *
  7289. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7290. * to check the ring condition when the heartbeat is expiring
  7291. * before doing the reset. This will prevent most unintended
  7292. * resets.
  7293. */
  7294. if (!--tp->asf_counter) {
  7295. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7296. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7297. tg3_wait_for_event_ack(tp);
  7298. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7299. FWCMD_NICDRV_ALIVE3);
  7300. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7301. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7302. TG3_FW_UPDATE_TIMEOUT_SEC);
  7303. tg3_generate_fw_event(tp);
  7304. }
  7305. tp->asf_counter = tp->asf_multiplier;
  7306. }
  7307. spin_unlock(&tp->lock);
  7308. restart_timer:
  7309. tp->timer.expires = jiffies + tp->timer_offset;
  7310. add_timer(&tp->timer);
  7311. }
  7312. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7313. {
  7314. irq_handler_t fn;
  7315. unsigned long flags;
  7316. char *name;
  7317. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7318. if (tp->irq_cnt == 1)
  7319. name = tp->dev->name;
  7320. else {
  7321. name = &tnapi->irq_lbl[0];
  7322. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7323. name[IFNAMSIZ-1] = 0;
  7324. }
  7325. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7326. fn = tg3_msi;
  7327. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7328. fn = tg3_msi_1shot;
  7329. flags = IRQF_SAMPLE_RANDOM;
  7330. } else {
  7331. fn = tg3_interrupt;
  7332. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7333. fn = tg3_interrupt_tagged;
  7334. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7335. }
  7336. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7337. }
  7338. static int tg3_test_interrupt(struct tg3 *tp)
  7339. {
  7340. struct tg3_napi *tnapi = &tp->napi[0];
  7341. struct net_device *dev = tp->dev;
  7342. int err, i, intr_ok = 0;
  7343. u32 val;
  7344. if (!netif_running(dev))
  7345. return -ENODEV;
  7346. tg3_disable_ints(tp);
  7347. free_irq(tnapi->irq_vec, tnapi);
  7348. /*
  7349. * Turn off MSI one shot mode. Otherwise this test has no
  7350. * observable way to know whether the interrupt was delivered.
  7351. */
  7352. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7353. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7354. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7355. tw32(MSGINT_MODE, val);
  7356. }
  7357. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7358. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7359. if (err)
  7360. return err;
  7361. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7362. tg3_enable_ints(tp);
  7363. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7364. tnapi->coal_now);
  7365. for (i = 0; i < 5; i++) {
  7366. u32 int_mbox, misc_host_ctrl;
  7367. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7368. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7369. if ((int_mbox != 0) ||
  7370. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7371. intr_ok = 1;
  7372. break;
  7373. }
  7374. msleep(10);
  7375. }
  7376. tg3_disable_ints(tp);
  7377. free_irq(tnapi->irq_vec, tnapi);
  7378. err = tg3_request_irq(tp, 0);
  7379. if (err)
  7380. return err;
  7381. if (intr_ok) {
  7382. /* Reenable MSI one shot mode. */
  7383. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7384. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7385. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7386. tw32(MSGINT_MODE, val);
  7387. }
  7388. return 0;
  7389. }
  7390. return -EIO;
  7391. }
  7392. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7393. * successfully restored
  7394. */
  7395. static int tg3_test_msi(struct tg3 *tp)
  7396. {
  7397. int err;
  7398. u16 pci_cmd;
  7399. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7400. return 0;
  7401. /* Turn off SERR reporting in case MSI terminates with Master
  7402. * Abort.
  7403. */
  7404. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7405. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7406. pci_cmd & ~PCI_COMMAND_SERR);
  7407. err = tg3_test_interrupt(tp);
  7408. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7409. if (!err)
  7410. return 0;
  7411. /* other failures */
  7412. if (err != -EIO)
  7413. return err;
  7414. /* MSI test failed, go back to INTx mode */
  7415. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7416. "to INTx mode. Please report this failure to the PCI "
  7417. "maintainer and include system chipset information\n");
  7418. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7419. pci_disable_msi(tp->pdev);
  7420. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7421. tp->napi[0].irq_vec = tp->pdev->irq;
  7422. err = tg3_request_irq(tp, 0);
  7423. if (err)
  7424. return err;
  7425. /* Need to reset the chip because the MSI cycle may have terminated
  7426. * with Master Abort.
  7427. */
  7428. tg3_full_lock(tp, 1);
  7429. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7430. err = tg3_init_hw(tp, 1);
  7431. tg3_full_unlock(tp);
  7432. if (err)
  7433. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7434. return err;
  7435. }
  7436. static int tg3_request_firmware(struct tg3 *tp)
  7437. {
  7438. const __be32 *fw_data;
  7439. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7440. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7441. tp->fw_needed);
  7442. return -ENOENT;
  7443. }
  7444. fw_data = (void *)tp->fw->data;
  7445. /* Firmware blob starts with version numbers, followed by
  7446. * start address and _full_ length including BSS sections
  7447. * (which must be longer than the actual data, of course
  7448. */
  7449. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7450. if (tp->fw_len < (tp->fw->size - 12)) {
  7451. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7452. tp->fw_len, tp->fw_needed);
  7453. release_firmware(tp->fw);
  7454. tp->fw = NULL;
  7455. return -EINVAL;
  7456. }
  7457. /* We no longer need firmware; we have it. */
  7458. tp->fw_needed = NULL;
  7459. return 0;
  7460. }
  7461. static bool tg3_enable_msix(struct tg3 *tp)
  7462. {
  7463. int i, rc, cpus = num_online_cpus();
  7464. struct msix_entry msix_ent[tp->irq_max];
  7465. if (cpus == 1)
  7466. /* Just fallback to the simpler MSI mode. */
  7467. return false;
  7468. /*
  7469. * We want as many rx rings enabled as there are cpus.
  7470. * The first MSIX vector only deals with link interrupts, etc,
  7471. * so we add one to the number of vectors we are requesting.
  7472. */
  7473. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7474. for (i = 0; i < tp->irq_max; i++) {
  7475. msix_ent[i].entry = i;
  7476. msix_ent[i].vector = 0;
  7477. }
  7478. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7479. if (rc < 0) {
  7480. return false;
  7481. } else if (rc != 0) {
  7482. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7483. return false;
  7484. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7485. tp->irq_cnt, rc);
  7486. tp->irq_cnt = rc;
  7487. }
  7488. for (i = 0; i < tp->irq_max; i++)
  7489. tp->napi[i].irq_vec = msix_ent[i].vector;
  7490. netif_set_real_num_tx_queues(tp->dev, 1);
  7491. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7492. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7493. pci_disable_msix(tp->pdev);
  7494. return false;
  7495. }
  7496. if (tp->irq_cnt > 1) {
  7497. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7499. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7500. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7501. }
  7502. }
  7503. return true;
  7504. }
  7505. static void tg3_ints_init(struct tg3 *tp)
  7506. {
  7507. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7508. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7509. /* All MSI supporting chips should support tagged
  7510. * status. Assert that this is the case.
  7511. */
  7512. netdev_warn(tp->dev,
  7513. "MSI without TAGGED_STATUS? Not using MSI\n");
  7514. goto defcfg;
  7515. }
  7516. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7517. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7518. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7519. pci_enable_msi(tp->pdev) == 0)
  7520. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7521. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7522. u32 msi_mode = tr32(MSGINT_MODE);
  7523. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7524. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7525. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7526. }
  7527. defcfg:
  7528. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7529. tp->irq_cnt = 1;
  7530. tp->napi[0].irq_vec = tp->pdev->irq;
  7531. netif_set_real_num_tx_queues(tp->dev, 1);
  7532. netif_set_real_num_rx_queues(tp->dev, 1);
  7533. }
  7534. }
  7535. static void tg3_ints_fini(struct tg3 *tp)
  7536. {
  7537. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7538. pci_disable_msix(tp->pdev);
  7539. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7540. pci_disable_msi(tp->pdev);
  7541. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7542. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7543. }
  7544. static int tg3_open(struct net_device *dev)
  7545. {
  7546. struct tg3 *tp = netdev_priv(dev);
  7547. int i, err;
  7548. if (tp->fw_needed) {
  7549. err = tg3_request_firmware(tp);
  7550. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7551. if (err)
  7552. return err;
  7553. } else if (err) {
  7554. netdev_warn(tp->dev, "TSO capability disabled\n");
  7555. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7556. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7557. netdev_notice(tp->dev, "TSO capability restored\n");
  7558. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7559. }
  7560. }
  7561. netif_carrier_off(tp->dev);
  7562. err = tg3_power_up(tp);
  7563. if (err)
  7564. return err;
  7565. tg3_full_lock(tp, 0);
  7566. tg3_disable_ints(tp);
  7567. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7568. tg3_full_unlock(tp);
  7569. /*
  7570. * Setup interrupts first so we know how
  7571. * many NAPI resources to allocate
  7572. */
  7573. tg3_ints_init(tp);
  7574. /* The placement of this call is tied
  7575. * to the setup and use of Host TX descriptors.
  7576. */
  7577. err = tg3_alloc_consistent(tp);
  7578. if (err)
  7579. goto err_out1;
  7580. tg3_napi_init(tp);
  7581. tg3_napi_enable(tp);
  7582. for (i = 0; i < tp->irq_cnt; i++) {
  7583. struct tg3_napi *tnapi = &tp->napi[i];
  7584. err = tg3_request_irq(tp, i);
  7585. if (err) {
  7586. for (i--; i >= 0; i--)
  7587. free_irq(tnapi->irq_vec, tnapi);
  7588. break;
  7589. }
  7590. }
  7591. if (err)
  7592. goto err_out2;
  7593. tg3_full_lock(tp, 0);
  7594. err = tg3_init_hw(tp, 1);
  7595. if (err) {
  7596. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7597. tg3_free_rings(tp);
  7598. } else {
  7599. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7600. tp->timer_offset = HZ;
  7601. else
  7602. tp->timer_offset = HZ / 10;
  7603. BUG_ON(tp->timer_offset > HZ);
  7604. tp->timer_counter = tp->timer_multiplier =
  7605. (HZ / tp->timer_offset);
  7606. tp->asf_counter = tp->asf_multiplier =
  7607. ((HZ / tp->timer_offset) * 2);
  7608. init_timer(&tp->timer);
  7609. tp->timer.expires = jiffies + tp->timer_offset;
  7610. tp->timer.data = (unsigned long) tp;
  7611. tp->timer.function = tg3_timer;
  7612. }
  7613. tg3_full_unlock(tp);
  7614. if (err)
  7615. goto err_out3;
  7616. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7617. err = tg3_test_msi(tp);
  7618. if (err) {
  7619. tg3_full_lock(tp, 0);
  7620. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7621. tg3_free_rings(tp);
  7622. tg3_full_unlock(tp);
  7623. goto err_out2;
  7624. }
  7625. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7626. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7627. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7628. tw32(PCIE_TRANSACTION_CFG,
  7629. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7630. }
  7631. }
  7632. tg3_phy_start(tp);
  7633. tg3_full_lock(tp, 0);
  7634. add_timer(&tp->timer);
  7635. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7636. tg3_enable_ints(tp);
  7637. tg3_full_unlock(tp);
  7638. netif_tx_start_all_queues(dev);
  7639. return 0;
  7640. err_out3:
  7641. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7642. struct tg3_napi *tnapi = &tp->napi[i];
  7643. free_irq(tnapi->irq_vec, tnapi);
  7644. }
  7645. err_out2:
  7646. tg3_napi_disable(tp);
  7647. tg3_napi_fini(tp);
  7648. tg3_free_consistent(tp);
  7649. err_out1:
  7650. tg3_ints_fini(tp);
  7651. return err;
  7652. }
  7653. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7654. struct rtnl_link_stats64 *);
  7655. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7656. static int tg3_close(struct net_device *dev)
  7657. {
  7658. int i;
  7659. struct tg3 *tp = netdev_priv(dev);
  7660. tg3_napi_disable(tp);
  7661. cancel_work_sync(&tp->reset_task);
  7662. netif_tx_stop_all_queues(dev);
  7663. del_timer_sync(&tp->timer);
  7664. tg3_phy_stop(tp);
  7665. tg3_full_lock(tp, 1);
  7666. tg3_disable_ints(tp);
  7667. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7668. tg3_free_rings(tp);
  7669. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7670. tg3_full_unlock(tp);
  7671. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7672. struct tg3_napi *tnapi = &tp->napi[i];
  7673. free_irq(tnapi->irq_vec, tnapi);
  7674. }
  7675. tg3_ints_fini(tp);
  7676. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7677. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7678. sizeof(tp->estats_prev));
  7679. tg3_napi_fini(tp);
  7680. tg3_free_consistent(tp);
  7681. tg3_power_down(tp);
  7682. netif_carrier_off(tp->dev);
  7683. return 0;
  7684. }
  7685. static inline u64 get_stat64(tg3_stat64_t *val)
  7686. {
  7687. return ((u64)val->high << 32) | ((u64)val->low);
  7688. }
  7689. static u64 calc_crc_errors(struct tg3 *tp)
  7690. {
  7691. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7692. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7693. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7695. u32 val;
  7696. spin_lock_bh(&tp->lock);
  7697. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7698. tg3_writephy(tp, MII_TG3_TEST1,
  7699. val | MII_TG3_TEST1_CRC_EN);
  7700. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7701. } else
  7702. val = 0;
  7703. spin_unlock_bh(&tp->lock);
  7704. tp->phy_crc_errors += val;
  7705. return tp->phy_crc_errors;
  7706. }
  7707. return get_stat64(&hw_stats->rx_fcs_errors);
  7708. }
  7709. #define ESTAT_ADD(member) \
  7710. estats->member = old_estats->member + \
  7711. get_stat64(&hw_stats->member)
  7712. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7713. {
  7714. struct tg3_ethtool_stats *estats = &tp->estats;
  7715. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7716. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7717. if (!hw_stats)
  7718. return old_estats;
  7719. ESTAT_ADD(rx_octets);
  7720. ESTAT_ADD(rx_fragments);
  7721. ESTAT_ADD(rx_ucast_packets);
  7722. ESTAT_ADD(rx_mcast_packets);
  7723. ESTAT_ADD(rx_bcast_packets);
  7724. ESTAT_ADD(rx_fcs_errors);
  7725. ESTAT_ADD(rx_align_errors);
  7726. ESTAT_ADD(rx_xon_pause_rcvd);
  7727. ESTAT_ADD(rx_xoff_pause_rcvd);
  7728. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7729. ESTAT_ADD(rx_xoff_entered);
  7730. ESTAT_ADD(rx_frame_too_long_errors);
  7731. ESTAT_ADD(rx_jabbers);
  7732. ESTAT_ADD(rx_undersize_packets);
  7733. ESTAT_ADD(rx_in_length_errors);
  7734. ESTAT_ADD(rx_out_length_errors);
  7735. ESTAT_ADD(rx_64_or_less_octet_packets);
  7736. ESTAT_ADD(rx_65_to_127_octet_packets);
  7737. ESTAT_ADD(rx_128_to_255_octet_packets);
  7738. ESTAT_ADD(rx_256_to_511_octet_packets);
  7739. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7740. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7741. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7742. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7743. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7744. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7745. ESTAT_ADD(tx_octets);
  7746. ESTAT_ADD(tx_collisions);
  7747. ESTAT_ADD(tx_xon_sent);
  7748. ESTAT_ADD(tx_xoff_sent);
  7749. ESTAT_ADD(tx_flow_control);
  7750. ESTAT_ADD(tx_mac_errors);
  7751. ESTAT_ADD(tx_single_collisions);
  7752. ESTAT_ADD(tx_mult_collisions);
  7753. ESTAT_ADD(tx_deferred);
  7754. ESTAT_ADD(tx_excessive_collisions);
  7755. ESTAT_ADD(tx_late_collisions);
  7756. ESTAT_ADD(tx_collide_2times);
  7757. ESTAT_ADD(tx_collide_3times);
  7758. ESTAT_ADD(tx_collide_4times);
  7759. ESTAT_ADD(tx_collide_5times);
  7760. ESTAT_ADD(tx_collide_6times);
  7761. ESTAT_ADD(tx_collide_7times);
  7762. ESTAT_ADD(tx_collide_8times);
  7763. ESTAT_ADD(tx_collide_9times);
  7764. ESTAT_ADD(tx_collide_10times);
  7765. ESTAT_ADD(tx_collide_11times);
  7766. ESTAT_ADD(tx_collide_12times);
  7767. ESTAT_ADD(tx_collide_13times);
  7768. ESTAT_ADD(tx_collide_14times);
  7769. ESTAT_ADD(tx_collide_15times);
  7770. ESTAT_ADD(tx_ucast_packets);
  7771. ESTAT_ADD(tx_mcast_packets);
  7772. ESTAT_ADD(tx_bcast_packets);
  7773. ESTAT_ADD(tx_carrier_sense_errors);
  7774. ESTAT_ADD(tx_discards);
  7775. ESTAT_ADD(tx_errors);
  7776. ESTAT_ADD(dma_writeq_full);
  7777. ESTAT_ADD(dma_write_prioq_full);
  7778. ESTAT_ADD(rxbds_empty);
  7779. ESTAT_ADD(rx_discards);
  7780. ESTAT_ADD(rx_errors);
  7781. ESTAT_ADD(rx_threshold_hit);
  7782. ESTAT_ADD(dma_readq_full);
  7783. ESTAT_ADD(dma_read_prioq_full);
  7784. ESTAT_ADD(tx_comp_queue_full);
  7785. ESTAT_ADD(ring_set_send_prod_index);
  7786. ESTAT_ADD(ring_status_update);
  7787. ESTAT_ADD(nic_irqs);
  7788. ESTAT_ADD(nic_avoided_irqs);
  7789. ESTAT_ADD(nic_tx_threshold_hit);
  7790. return estats;
  7791. }
  7792. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7793. struct rtnl_link_stats64 *stats)
  7794. {
  7795. struct tg3 *tp = netdev_priv(dev);
  7796. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7797. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7798. if (!hw_stats)
  7799. return old_stats;
  7800. stats->rx_packets = old_stats->rx_packets +
  7801. get_stat64(&hw_stats->rx_ucast_packets) +
  7802. get_stat64(&hw_stats->rx_mcast_packets) +
  7803. get_stat64(&hw_stats->rx_bcast_packets);
  7804. stats->tx_packets = old_stats->tx_packets +
  7805. get_stat64(&hw_stats->tx_ucast_packets) +
  7806. get_stat64(&hw_stats->tx_mcast_packets) +
  7807. get_stat64(&hw_stats->tx_bcast_packets);
  7808. stats->rx_bytes = old_stats->rx_bytes +
  7809. get_stat64(&hw_stats->rx_octets);
  7810. stats->tx_bytes = old_stats->tx_bytes +
  7811. get_stat64(&hw_stats->tx_octets);
  7812. stats->rx_errors = old_stats->rx_errors +
  7813. get_stat64(&hw_stats->rx_errors);
  7814. stats->tx_errors = old_stats->tx_errors +
  7815. get_stat64(&hw_stats->tx_errors) +
  7816. get_stat64(&hw_stats->tx_mac_errors) +
  7817. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7818. get_stat64(&hw_stats->tx_discards);
  7819. stats->multicast = old_stats->multicast +
  7820. get_stat64(&hw_stats->rx_mcast_packets);
  7821. stats->collisions = old_stats->collisions +
  7822. get_stat64(&hw_stats->tx_collisions);
  7823. stats->rx_length_errors = old_stats->rx_length_errors +
  7824. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7825. get_stat64(&hw_stats->rx_undersize_packets);
  7826. stats->rx_over_errors = old_stats->rx_over_errors +
  7827. get_stat64(&hw_stats->rxbds_empty);
  7828. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7829. get_stat64(&hw_stats->rx_align_errors);
  7830. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7831. get_stat64(&hw_stats->tx_discards);
  7832. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7833. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7834. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7835. calc_crc_errors(tp);
  7836. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7837. get_stat64(&hw_stats->rx_discards);
  7838. stats->rx_dropped = tp->rx_dropped;
  7839. return stats;
  7840. }
  7841. static inline u32 calc_crc(unsigned char *buf, int len)
  7842. {
  7843. u32 reg;
  7844. u32 tmp;
  7845. int j, k;
  7846. reg = 0xffffffff;
  7847. for (j = 0; j < len; j++) {
  7848. reg ^= buf[j];
  7849. for (k = 0; k < 8; k++) {
  7850. tmp = reg & 0x01;
  7851. reg >>= 1;
  7852. if (tmp)
  7853. reg ^= 0xedb88320;
  7854. }
  7855. }
  7856. return ~reg;
  7857. }
  7858. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7859. {
  7860. /* accept or reject all multicast frames */
  7861. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7862. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7863. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7864. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7865. }
  7866. static void __tg3_set_rx_mode(struct net_device *dev)
  7867. {
  7868. struct tg3 *tp = netdev_priv(dev);
  7869. u32 rx_mode;
  7870. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7871. RX_MODE_KEEP_VLAN_TAG);
  7872. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7873. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7874. * flag clear.
  7875. */
  7876. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7877. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7878. #endif
  7879. if (dev->flags & IFF_PROMISC) {
  7880. /* Promiscuous mode. */
  7881. rx_mode |= RX_MODE_PROMISC;
  7882. } else if (dev->flags & IFF_ALLMULTI) {
  7883. /* Accept all multicast. */
  7884. tg3_set_multi(tp, 1);
  7885. } else if (netdev_mc_empty(dev)) {
  7886. /* Reject all multicast. */
  7887. tg3_set_multi(tp, 0);
  7888. } else {
  7889. /* Accept one or more multicast(s). */
  7890. struct netdev_hw_addr *ha;
  7891. u32 mc_filter[4] = { 0, };
  7892. u32 regidx;
  7893. u32 bit;
  7894. u32 crc;
  7895. netdev_for_each_mc_addr(ha, dev) {
  7896. crc = calc_crc(ha->addr, ETH_ALEN);
  7897. bit = ~crc & 0x7f;
  7898. regidx = (bit & 0x60) >> 5;
  7899. bit &= 0x1f;
  7900. mc_filter[regidx] |= (1 << bit);
  7901. }
  7902. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7903. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7904. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7905. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7906. }
  7907. if (rx_mode != tp->rx_mode) {
  7908. tp->rx_mode = rx_mode;
  7909. tw32_f(MAC_RX_MODE, rx_mode);
  7910. udelay(10);
  7911. }
  7912. }
  7913. static void tg3_set_rx_mode(struct net_device *dev)
  7914. {
  7915. struct tg3 *tp = netdev_priv(dev);
  7916. if (!netif_running(dev))
  7917. return;
  7918. tg3_full_lock(tp, 0);
  7919. __tg3_set_rx_mode(dev);
  7920. tg3_full_unlock(tp);
  7921. }
  7922. #define TG3_REGDUMP_LEN (32 * 1024)
  7923. static int tg3_get_regs_len(struct net_device *dev)
  7924. {
  7925. return TG3_REGDUMP_LEN;
  7926. }
  7927. static void tg3_get_regs(struct net_device *dev,
  7928. struct ethtool_regs *regs, void *_p)
  7929. {
  7930. u32 *p = _p;
  7931. struct tg3 *tp = netdev_priv(dev);
  7932. u8 *orig_p = _p;
  7933. int i;
  7934. regs->version = 0;
  7935. memset(p, 0, TG3_REGDUMP_LEN);
  7936. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7937. return;
  7938. tg3_full_lock(tp, 0);
  7939. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7940. #define GET_REG32_LOOP(base, len) \
  7941. do { p = (u32 *)(orig_p + (base)); \
  7942. for (i = 0; i < len; i += 4) \
  7943. __GET_REG32((base) + i); \
  7944. } while (0)
  7945. #define GET_REG32_1(reg) \
  7946. do { p = (u32 *)(orig_p + (reg)); \
  7947. __GET_REG32((reg)); \
  7948. } while (0)
  7949. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7950. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7951. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7952. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7953. GET_REG32_1(SNDDATAC_MODE);
  7954. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7955. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7956. GET_REG32_1(SNDBDC_MODE);
  7957. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7958. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7959. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7960. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7961. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7962. GET_REG32_1(RCVDCC_MODE);
  7963. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7964. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7965. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7966. GET_REG32_1(MBFREE_MODE);
  7967. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7968. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7969. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7970. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7971. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7972. GET_REG32_1(RX_CPU_MODE);
  7973. GET_REG32_1(RX_CPU_STATE);
  7974. GET_REG32_1(RX_CPU_PGMCTR);
  7975. GET_REG32_1(RX_CPU_HWBKPT);
  7976. GET_REG32_1(TX_CPU_MODE);
  7977. GET_REG32_1(TX_CPU_STATE);
  7978. GET_REG32_1(TX_CPU_PGMCTR);
  7979. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7980. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7981. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7982. GET_REG32_1(DMAC_MODE);
  7983. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7984. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7985. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7986. #undef __GET_REG32
  7987. #undef GET_REG32_LOOP
  7988. #undef GET_REG32_1
  7989. tg3_full_unlock(tp);
  7990. }
  7991. static int tg3_get_eeprom_len(struct net_device *dev)
  7992. {
  7993. struct tg3 *tp = netdev_priv(dev);
  7994. return tp->nvram_size;
  7995. }
  7996. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7997. {
  7998. struct tg3 *tp = netdev_priv(dev);
  7999. int ret;
  8000. u8 *pd;
  8001. u32 i, offset, len, b_offset, b_count;
  8002. __be32 val;
  8003. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8004. return -EINVAL;
  8005. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8006. return -EAGAIN;
  8007. offset = eeprom->offset;
  8008. len = eeprom->len;
  8009. eeprom->len = 0;
  8010. eeprom->magic = TG3_EEPROM_MAGIC;
  8011. if (offset & 3) {
  8012. /* adjustments to start on required 4 byte boundary */
  8013. b_offset = offset & 3;
  8014. b_count = 4 - b_offset;
  8015. if (b_count > len) {
  8016. /* i.e. offset=1 len=2 */
  8017. b_count = len;
  8018. }
  8019. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8020. if (ret)
  8021. return ret;
  8022. memcpy(data, ((char *)&val) + b_offset, b_count);
  8023. len -= b_count;
  8024. offset += b_count;
  8025. eeprom->len += b_count;
  8026. }
  8027. /* read bytes upto the last 4 byte boundary */
  8028. pd = &data[eeprom->len];
  8029. for (i = 0; i < (len - (len & 3)); i += 4) {
  8030. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8031. if (ret) {
  8032. eeprom->len += i;
  8033. return ret;
  8034. }
  8035. memcpy(pd + i, &val, 4);
  8036. }
  8037. eeprom->len += i;
  8038. if (len & 3) {
  8039. /* read last bytes not ending on 4 byte boundary */
  8040. pd = &data[eeprom->len];
  8041. b_count = len & 3;
  8042. b_offset = offset + len - b_count;
  8043. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8044. if (ret)
  8045. return ret;
  8046. memcpy(pd, &val, b_count);
  8047. eeprom->len += b_count;
  8048. }
  8049. return 0;
  8050. }
  8051. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8052. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8053. {
  8054. struct tg3 *tp = netdev_priv(dev);
  8055. int ret;
  8056. u32 offset, len, b_offset, odd_len;
  8057. u8 *buf;
  8058. __be32 start, end;
  8059. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8060. return -EAGAIN;
  8061. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8062. eeprom->magic != TG3_EEPROM_MAGIC)
  8063. return -EINVAL;
  8064. offset = eeprom->offset;
  8065. len = eeprom->len;
  8066. if ((b_offset = (offset & 3))) {
  8067. /* adjustments to start on required 4 byte boundary */
  8068. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8069. if (ret)
  8070. return ret;
  8071. len += b_offset;
  8072. offset &= ~3;
  8073. if (len < 4)
  8074. len = 4;
  8075. }
  8076. odd_len = 0;
  8077. if (len & 3) {
  8078. /* adjustments to end on required 4 byte boundary */
  8079. odd_len = 1;
  8080. len = (len + 3) & ~3;
  8081. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8082. if (ret)
  8083. return ret;
  8084. }
  8085. buf = data;
  8086. if (b_offset || odd_len) {
  8087. buf = kmalloc(len, GFP_KERNEL);
  8088. if (!buf)
  8089. return -ENOMEM;
  8090. if (b_offset)
  8091. memcpy(buf, &start, 4);
  8092. if (odd_len)
  8093. memcpy(buf+len-4, &end, 4);
  8094. memcpy(buf + b_offset, data, eeprom->len);
  8095. }
  8096. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8097. if (buf != data)
  8098. kfree(buf);
  8099. return ret;
  8100. }
  8101. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8102. {
  8103. struct tg3 *tp = netdev_priv(dev);
  8104. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8105. struct phy_device *phydev;
  8106. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8107. return -EAGAIN;
  8108. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8109. return phy_ethtool_gset(phydev, cmd);
  8110. }
  8111. cmd->supported = (SUPPORTED_Autoneg);
  8112. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8113. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8114. SUPPORTED_1000baseT_Full);
  8115. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8116. cmd->supported |= (SUPPORTED_100baseT_Half |
  8117. SUPPORTED_100baseT_Full |
  8118. SUPPORTED_10baseT_Half |
  8119. SUPPORTED_10baseT_Full |
  8120. SUPPORTED_TP);
  8121. cmd->port = PORT_TP;
  8122. } else {
  8123. cmd->supported |= SUPPORTED_FIBRE;
  8124. cmd->port = PORT_FIBRE;
  8125. }
  8126. cmd->advertising = tp->link_config.advertising;
  8127. if (netif_running(dev)) {
  8128. cmd->speed = tp->link_config.active_speed;
  8129. cmd->duplex = tp->link_config.active_duplex;
  8130. } else {
  8131. cmd->speed = SPEED_INVALID;
  8132. cmd->duplex = DUPLEX_INVALID;
  8133. }
  8134. cmd->phy_address = tp->phy_addr;
  8135. cmd->transceiver = XCVR_INTERNAL;
  8136. cmd->autoneg = tp->link_config.autoneg;
  8137. cmd->maxtxpkt = 0;
  8138. cmd->maxrxpkt = 0;
  8139. return 0;
  8140. }
  8141. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8142. {
  8143. struct tg3 *tp = netdev_priv(dev);
  8144. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8145. struct phy_device *phydev;
  8146. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8147. return -EAGAIN;
  8148. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8149. return phy_ethtool_sset(phydev, cmd);
  8150. }
  8151. if (cmd->autoneg != AUTONEG_ENABLE &&
  8152. cmd->autoneg != AUTONEG_DISABLE)
  8153. return -EINVAL;
  8154. if (cmd->autoneg == AUTONEG_DISABLE &&
  8155. cmd->duplex != DUPLEX_FULL &&
  8156. cmd->duplex != DUPLEX_HALF)
  8157. return -EINVAL;
  8158. if (cmd->autoneg == AUTONEG_ENABLE) {
  8159. u32 mask = ADVERTISED_Autoneg |
  8160. ADVERTISED_Pause |
  8161. ADVERTISED_Asym_Pause;
  8162. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8163. mask |= ADVERTISED_1000baseT_Half |
  8164. ADVERTISED_1000baseT_Full;
  8165. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8166. mask |= ADVERTISED_100baseT_Half |
  8167. ADVERTISED_100baseT_Full |
  8168. ADVERTISED_10baseT_Half |
  8169. ADVERTISED_10baseT_Full |
  8170. ADVERTISED_TP;
  8171. else
  8172. mask |= ADVERTISED_FIBRE;
  8173. if (cmd->advertising & ~mask)
  8174. return -EINVAL;
  8175. mask &= (ADVERTISED_1000baseT_Half |
  8176. ADVERTISED_1000baseT_Full |
  8177. ADVERTISED_100baseT_Half |
  8178. ADVERTISED_100baseT_Full |
  8179. ADVERTISED_10baseT_Half |
  8180. ADVERTISED_10baseT_Full);
  8181. cmd->advertising &= mask;
  8182. } else {
  8183. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8184. if (cmd->speed != SPEED_1000)
  8185. return -EINVAL;
  8186. if (cmd->duplex != DUPLEX_FULL)
  8187. return -EINVAL;
  8188. } else {
  8189. if (cmd->speed != SPEED_100 &&
  8190. cmd->speed != SPEED_10)
  8191. return -EINVAL;
  8192. }
  8193. }
  8194. tg3_full_lock(tp, 0);
  8195. tp->link_config.autoneg = cmd->autoneg;
  8196. if (cmd->autoneg == AUTONEG_ENABLE) {
  8197. tp->link_config.advertising = (cmd->advertising |
  8198. ADVERTISED_Autoneg);
  8199. tp->link_config.speed = SPEED_INVALID;
  8200. tp->link_config.duplex = DUPLEX_INVALID;
  8201. } else {
  8202. tp->link_config.advertising = 0;
  8203. tp->link_config.speed = cmd->speed;
  8204. tp->link_config.duplex = cmd->duplex;
  8205. }
  8206. tp->link_config.orig_speed = tp->link_config.speed;
  8207. tp->link_config.orig_duplex = tp->link_config.duplex;
  8208. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8209. if (netif_running(dev))
  8210. tg3_setup_phy(tp, 1);
  8211. tg3_full_unlock(tp);
  8212. return 0;
  8213. }
  8214. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8215. {
  8216. struct tg3 *tp = netdev_priv(dev);
  8217. strcpy(info->driver, DRV_MODULE_NAME);
  8218. strcpy(info->version, DRV_MODULE_VERSION);
  8219. strcpy(info->fw_version, tp->fw_ver);
  8220. strcpy(info->bus_info, pci_name(tp->pdev));
  8221. }
  8222. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8223. {
  8224. struct tg3 *tp = netdev_priv(dev);
  8225. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8226. device_can_wakeup(&tp->pdev->dev))
  8227. wol->supported = WAKE_MAGIC;
  8228. else
  8229. wol->supported = 0;
  8230. wol->wolopts = 0;
  8231. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8232. device_can_wakeup(&tp->pdev->dev))
  8233. wol->wolopts = WAKE_MAGIC;
  8234. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8235. }
  8236. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8237. {
  8238. struct tg3 *tp = netdev_priv(dev);
  8239. struct device *dp = &tp->pdev->dev;
  8240. if (wol->wolopts & ~WAKE_MAGIC)
  8241. return -EINVAL;
  8242. if ((wol->wolopts & WAKE_MAGIC) &&
  8243. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8244. return -EINVAL;
  8245. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8246. spin_lock_bh(&tp->lock);
  8247. if (device_may_wakeup(dp))
  8248. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8249. else
  8250. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8251. spin_unlock_bh(&tp->lock);
  8252. return 0;
  8253. }
  8254. static u32 tg3_get_msglevel(struct net_device *dev)
  8255. {
  8256. struct tg3 *tp = netdev_priv(dev);
  8257. return tp->msg_enable;
  8258. }
  8259. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8260. {
  8261. struct tg3 *tp = netdev_priv(dev);
  8262. tp->msg_enable = value;
  8263. }
  8264. static int tg3_set_tso(struct net_device *dev, u32 value)
  8265. {
  8266. struct tg3 *tp = netdev_priv(dev);
  8267. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8268. if (value)
  8269. return -EINVAL;
  8270. return 0;
  8271. }
  8272. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8273. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8274. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8275. if (value) {
  8276. dev->features |= NETIF_F_TSO6;
  8277. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8279. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8280. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8283. dev->features |= NETIF_F_TSO_ECN;
  8284. } else
  8285. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8286. }
  8287. return ethtool_op_set_tso(dev, value);
  8288. }
  8289. static int tg3_nway_reset(struct net_device *dev)
  8290. {
  8291. struct tg3 *tp = netdev_priv(dev);
  8292. int r;
  8293. if (!netif_running(dev))
  8294. return -EAGAIN;
  8295. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8296. return -EINVAL;
  8297. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8298. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8299. return -EAGAIN;
  8300. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8301. } else {
  8302. u32 bmcr;
  8303. spin_lock_bh(&tp->lock);
  8304. r = -EINVAL;
  8305. tg3_readphy(tp, MII_BMCR, &bmcr);
  8306. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8307. ((bmcr & BMCR_ANENABLE) ||
  8308. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8309. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8310. BMCR_ANENABLE);
  8311. r = 0;
  8312. }
  8313. spin_unlock_bh(&tp->lock);
  8314. }
  8315. return r;
  8316. }
  8317. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8318. {
  8319. struct tg3 *tp = netdev_priv(dev);
  8320. ering->rx_max_pending = tp->rx_std_ring_mask;
  8321. ering->rx_mini_max_pending = 0;
  8322. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8323. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8324. else
  8325. ering->rx_jumbo_max_pending = 0;
  8326. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8327. ering->rx_pending = tp->rx_pending;
  8328. ering->rx_mini_pending = 0;
  8329. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8330. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8331. else
  8332. ering->rx_jumbo_pending = 0;
  8333. ering->tx_pending = tp->napi[0].tx_pending;
  8334. }
  8335. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8336. {
  8337. struct tg3 *tp = netdev_priv(dev);
  8338. int i, irq_sync = 0, err = 0;
  8339. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8340. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8341. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8342. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8343. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8344. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8345. return -EINVAL;
  8346. if (netif_running(dev)) {
  8347. tg3_phy_stop(tp);
  8348. tg3_netif_stop(tp);
  8349. irq_sync = 1;
  8350. }
  8351. tg3_full_lock(tp, irq_sync);
  8352. tp->rx_pending = ering->rx_pending;
  8353. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8354. tp->rx_pending > 63)
  8355. tp->rx_pending = 63;
  8356. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8357. for (i = 0; i < tp->irq_max; i++)
  8358. tp->napi[i].tx_pending = ering->tx_pending;
  8359. if (netif_running(dev)) {
  8360. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8361. err = tg3_restart_hw(tp, 1);
  8362. if (!err)
  8363. tg3_netif_start(tp);
  8364. }
  8365. tg3_full_unlock(tp);
  8366. if (irq_sync && !err)
  8367. tg3_phy_start(tp);
  8368. return err;
  8369. }
  8370. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8371. {
  8372. struct tg3 *tp = netdev_priv(dev);
  8373. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8374. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8375. epause->rx_pause = 1;
  8376. else
  8377. epause->rx_pause = 0;
  8378. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8379. epause->tx_pause = 1;
  8380. else
  8381. epause->tx_pause = 0;
  8382. }
  8383. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8384. {
  8385. struct tg3 *tp = netdev_priv(dev);
  8386. int err = 0;
  8387. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8388. u32 newadv;
  8389. struct phy_device *phydev;
  8390. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8391. if (!(phydev->supported & SUPPORTED_Pause) ||
  8392. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8393. (epause->rx_pause != epause->tx_pause)))
  8394. return -EINVAL;
  8395. tp->link_config.flowctrl = 0;
  8396. if (epause->rx_pause) {
  8397. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8398. if (epause->tx_pause) {
  8399. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8400. newadv = ADVERTISED_Pause;
  8401. } else
  8402. newadv = ADVERTISED_Pause |
  8403. ADVERTISED_Asym_Pause;
  8404. } else if (epause->tx_pause) {
  8405. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8406. newadv = ADVERTISED_Asym_Pause;
  8407. } else
  8408. newadv = 0;
  8409. if (epause->autoneg)
  8410. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8411. else
  8412. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8413. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8414. u32 oldadv = phydev->advertising &
  8415. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8416. if (oldadv != newadv) {
  8417. phydev->advertising &=
  8418. ~(ADVERTISED_Pause |
  8419. ADVERTISED_Asym_Pause);
  8420. phydev->advertising |= newadv;
  8421. if (phydev->autoneg) {
  8422. /*
  8423. * Always renegotiate the link to
  8424. * inform our link partner of our
  8425. * flow control settings, even if the
  8426. * flow control is forced. Let
  8427. * tg3_adjust_link() do the final
  8428. * flow control setup.
  8429. */
  8430. return phy_start_aneg(phydev);
  8431. }
  8432. }
  8433. if (!epause->autoneg)
  8434. tg3_setup_flow_control(tp, 0, 0);
  8435. } else {
  8436. tp->link_config.orig_advertising &=
  8437. ~(ADVERTISED_Pause |
  8438. ADVERTISED_Asym_Pause);
  8439. tp->link_config.orig_advertising |= newadv;
  8440. }
  8441. } else {
  8442. int irq_sync = 0;
  8443. if (netif_running(dev)) {
  8444. tg3_netif_stop(tp);
  8445. irq_sync = 1;
  8446. }
  8447. tg3_full_lock(tp, irq_sync);
  8448. if (epause->autoneg)
  8449. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8450. else
  8451. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8452. if (epause->rx_pause)
  8453. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8454. else
  8455. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8456. if (epause->tx_pause)
  8457. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8458. else
  8459. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8460. if (netif_running(dev)) {
  8461. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8462. err = tg3_restart_hw(tp, 1);
  8463. if (!err)
  8464. tg3_netif_start(tp);
  8465. }
  8466. tg3_full_unlock(tp);
  8467. }
  8468. return err;
  8469. }
  8470. static u32 tg3_get_rx_csum(struct net_device *dev)
  8471. {
  8472. struct tg3 *tp = netdev_priv(dev);
  8473. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8474. }
  8475. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8476. {
  8477. struct tg3 *tp = netdev_priv(dev);
  8478. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8479. if (data != 0)
  8480. return -EINVAL;
  8481. return 0;
  8482. }
  8483. spin_lock_bh(&tp->lock);
  8484. if (data)
  8485. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8486. else
  8487. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8488. spin_unlock_bh(&tp->lock);
  8489. return 0;
  8490. }
  8491. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8492. {
  8493. struct tg3 *tp = netdev_priv(dev);
  8494. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8495. if (data != 0)
  8496. return -EINVAL;
  8497. return 0;
  8498. }
  8499. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8500. ethtool_op_set_tx_ipv6_csum(dev, data);
  8501. else
  8502. ethtool_op_set_tx_csum(dev, data);
  8503. return 0;
  8504. }
  8505. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8506. {
  8507. switch (sset) {
  8508. case ETH_SS_TEST:
  8509. return TG3_NUM_TEST;
  8510. case ETH_SS_STATS:
  8511. return TG3_NUM_STATS;
  8512. default:
  8513. return -EOPNOTSUPP;
  8514. }
  8515. }
  8516. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8517. {
  8518. switch (stringset) {
  8519. case ETH_SS_STATS:
  8520. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8521. break;
  8522. case ETH_SS_TEST:
  8523. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8524. break;
  8525. default:
  8526. WARN_ON(1); /* we need a WARN() */
  8527. break;
  8528. }
  8529. }
  8530. static int tg3_phys_id(struct net_device *dev, u32 data)
  8531. {
  8532. struct tg3 *tp = netdev_priv(dev);
  8533. int i;
  8534. if (!netif_running(tp->dev))
  8535. return -EAGAIN;
  8536. if (data == 0)
  8537. data = UINT_MAX / 2;
  8538. for (i = 0; i < (data * 2); i++) {
  8539. if ((i % 2) == 0)
  8540. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8541. LED_CTRL_1000MBPS_ON |
  8542. LED_CTRL_100MBPS_ON |
  8543. LED_CTRL_10MBPS_ON |
  8544. LED_CTRL_TRAFFIC_OVERRIDE |
  8545. LED_CTRL_TRAFFIC_BLINK |
  8546. LED_CTRL_TRAFFIC_LED);
  8547. else
  8548. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8549. LED_CTRL_TRAFFIC_OVERRIDE);
  8550. if (msleep_interruptible(500))
  8551. break;
  8552. }
  8553. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8554. return 0;
  8555. }
  8556. static void tg3_get_ethtool_stats(struct net_device *dev,
  8557. struct ethtool_stats *estats, u64 *tmp_stats)
  8558. {
  8559. struct tg3 *tp = netdev_priv(dev);
  8560. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8561. }
  8562. #define NVRAM_TEST_SIZE 0x100
  8563. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8564. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8565. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8566. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8567. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8568. static int tg3_test_nvram(struct tg3 *tp)
  8569. {
  8570. u32 csum, magic;
  8571. __be32 *buf;
  8572. int i, j, k, err = 0, size;
  8573. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8574. return 0;
  8575. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8576. return -EIO;
  8577. if (magic == TG3_EEPROM_MAGIC)
  8578. size = NVRAM_TEST_SIZE;
  8579. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8580. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8581. TG3_EEPROM_SB_FORMAT_1) {
  8582. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8583. case TG3_EEPROM_SB_REVISION_0:
  8584. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8585. break;
  8586. case TG3_EEPROM_SB_REVISION_2:
  8587. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8588. break;
  8589. case TG3_EEPROM_SB_REVISION_3:
  8590. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8591. break;
  8592. default:
  8593. return 0;
  8594. }
  8595. } else
  8596. return 0;
  8597. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8598. size = NVRAM_SELFBOOT_HW_SIZE;
  8599. else
  8600. return -EIO;
  8601. buf = kmalloc(size, GFP_KERNEL);
  8602. if (buf == NULL)
  8603. return -ENOMEM;
  8604. err = -EIO;
  8605. for (i = 0, j = 0; i < size; i += 4, j++) {
  8606. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8607. if (err)
  8608. break;
  8609. }
  8610. if (i < size)
  8611. goto out;
  8612. /* Selfboot format */
  8613. magic = be32_to_cpu(buf[0]);
  8614. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8615. TG3_EEPROM_MAGIC_FW) {
  8616. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8617. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8618. TG3_EEPROM_SB_REVISION_2) {
  8619. /* For rev 2, the csum doesn't include the MBA. */
  8620. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8621. csum8 += buf8[i];
  8622. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8623. csum8 += buf8[i];
  8624. } else {
  8625. for (i = 0; i < size; i++)
  8626. csum8 += buf8[i];
  8627. }
  8628. if (csum8 == 0) {
  8629. err = 0;
  8630. goto out;
  8631. }
  8632. err = -EIO;
  8633. goto out;
  8634. }
  8635. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8636. TG3_EEPROM_MAGIC_HW) {
  8637. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8638. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8639. u8 *buf8 = (u8 *) buf;
  8640. /* Separate the parity bits and the data bytes. */
  8641. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8642. if ((i == 0) || (i == 8)) {
  8643. int l;
  8644. u8 msk;
  8645. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8646. parity[k++] = buf8[i] & msk;
  8647. i++;
  8648. } else if (i == 16) {
  8649. int l;
  8650. u8 msk;
  8651. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8652. parity[k++] = buf8[i] & msk;
  8653. i++;
  8654. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8655. parity[k++] = buf8[i] & msk;
  8656. i++;
  8657. }
  8658. data[j++] = buf8[i];
  8659. }
  8660. err = -EIO;
  8661. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8662. u8 hw8 = hweight8(data[i]);
  8663. if ((hw8 & 0x1) && parity[i])
  8664. goto out;
  8665. else if (!(hw8 & 0x1) && !parity[i])
  8666. goto out;
  8667. }
  8668. err = 0;
  8669. goto out;
  8670. }
  8671. /* Bootstrap checksum at offset 0x10 */
  8672. csum = calc_crc((unsigned char *) buf, 0x10);
  8673. if (csum != be32_to_cpu(buf[0x10/4]))
  8674. goto out;
  8675. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8676. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8677. if (csum != be32_to_cpu(buf[0xfc/4]))
  8678. goto out;
  8679. err = 0;
  8680. out:
  8681. kfree(buf);
  8682. return err;
  8683. }
  8684. #define TG3_SERDES_TIMEOUT_SEC 2
  8685. #define TG3_COPPER_TIMEOUT_SEC 6
  8686. static int tg3_test_link(struct tg3 *tp)
  8687. {
  8688. int i, max;
  8689. if (!netif_running(tp->dev))
  8690. return -ENODEV;
  8691. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8692. max = TG3_SERDES_TIMEOUT_SEC;
  8693. else
  8694. max = TG3_COPPER_TIMEOUT_SEC;
  8695. for (i = 0; i < max; i++) {
  8696. if (netif_carrier_ok(tp->dev))
  8697. return 0;
  8698. if (msleep_interruptible(1000))
  8699. break;
  8700. }
  8701. return -EIO;
  8702. }
  8703. /* Only test the commonly used registers */
  8704. static int tg3_test_registers(struct tg3 *tp)
  8705. {
  8706. int i, is_5705, is_5750;
  8707. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8708. static struct {
  8709. u16 offset;
  8710. u16 flags;
  8711. #define TG3_FL_5705 0x1
  8712. #define TG3_FL_NOT_5705 0x2
  8713. #define TG3_FL_NOT_5788 0x4
  8714. #define TG3_FL_NOT_5750 0x8
  8715. u32 read_mask;
  8716. u32 write_mask;
  8717. } reg_tbl[] = {
  8718. /* MAC Control Registers */
  8719. { MAC_MODE, TG3_FL_NOT_5705,
  8720. 0x00000000, 0x00ef6f8c },
  8721. { MAC_MODE, TG3_FL_5705,
  8722. 0x00000000, 0x01ef6b8c },
  8723. { MAC_STATUS, TG3_FL_NOT_5705,
  8724. 0x03800107, 0x00000000 },
  8725. { MAC_STATUS, TG3_FL_5705,
  8726. 0x03800100, 0x00000000 },
  8727. { MAC_ADDR_0_HIGH, 0x0000,
  8728. 0x00000000, 0x0000ffff },
  8729. { MAC_ADDR_0_LOW, 0x0000,
  8730. 0x00000000, 0xffffffff },
  8731. { MAC_RX_MTU_SIZE, 0x0000,
  8732. 0x00000000, 0x0000ffff },
  8733. { MAC_TX_MODE, 0x0000,
  8734. 0x00000000, 0x00000070 },
  8735. { MAC_TX_LENGTHS, 0x0000,
  8736. 0x00000000, 0x00003fff },
  8737. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8738. 0x00000000, 0x000007fc },
  8739. { MAC_RX_MODE, TG3_FL_5705,
  8740. 0x00000000, 0x000007dc },
  8741. { MAC_HASH_REG_0, 0x0000,
  8742. 0x00000000, 0xffffffff },
  8743. { MAC_HASH_REG_1, 0x0000,
  8744. 0x00000000, 0xffffffff },
  8745. { MAC_HASH_REG_2, 0x0000,
  8746. 0x00000000, 0xffffffff },
  8747. { MAC_HASH_REG_3, 0x0000,
  8748. 0x00000000, 0xffffffff },
  8749. /* Receive Data and Receive BD Initiator Control Registers. */
  8750. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8751. 0x00000000, 0xffffffff },
  8752. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8753. 0x00000000, 0xffffffff },
  8754. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8755. 0x00000000, 0x00000003 },
  8756. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8757. 0x00000000, 0xffffffff },
  8758. { RCVDBDI_STD_BD+0, 0x0000,
  8759. 0x00000000, 0xffffffff },
  8760. { RCVDBDI_STD_BD+4, 0x0000,
  8761. 0x00000000, 0xffffffff },
  8762. { RCVDBDI_STD_BD+8, 0x0000,
  8763. 0x00000000, 0xffff0002 },
  8764. { RCVDBDI_STD_BD+0xc, 0x0000,
  8765. 0x00000000, 0xffffffff },
  8766. /* Receive BD Initiator Control Registers. */
  8767. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8768. 0x00000000, 0xffffffff },
  8769. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8770. 0x00000000, 0x000003ff },
  8771. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8772. 0x00000000, 0xffffffff },
  8773. /* Host Coalescing Control Registers. */
  8774. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8775. 0x00000000, 0x00000004 },
  8776. { HOSTCC_MODE, TG3_FL_5705,
  8777. 0x00000000, 0x000000f6 },
  8778. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8779. 0x00000000, 0xffffffff },
  8780. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8781. 0x00000000, 0x000003ff },
  8782. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8783. 0x00000000, 0xffffffff },
  8784. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8785. 0x00000000, 0x000003ff },
  8786. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8787. 0x00000000, 0xffffffff },
  8788. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8789. 0x00000000, 0x000000ff },
  8790. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8791. 0x00000000, 0xffffffff },
  8792. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8793. 0x00000000, 0x000000ff },
  8794. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8795. 0x00000000, 0xffffffff },
  8796. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8797. 0x00000000, 0xffffffff },
  8798. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8799. 0x00000000, 0xffffffff },
  8800. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8801. 0x00000000, 0x000000ff },
  8802. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8803. 0x00000000, 0xffffffff },
  8804. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8805. 0x00000000, 0x000000ff },
  8806. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8807. 0x00000000, 0xffffffff },
  8808. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8809. 0x00000000, 0xffffffff },
  8810. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8811. 0x00000000, 0xffffffff },
  8812. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8813. 0x00000000, 0xffffffff },
  8814. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8815. 0x00000000, 0xffffffff },
  8816. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8817. 0xffffffff, 0x00000000 },
  8818. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8819. 0xffffffff, 0x00000000 },
  8820. /* Buffer Manager Control Registers. */
  8821. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8822. 0x00000000, 0x007fff80 },
  8823. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8824. 0x00000000, 0x007fffff },
  8825. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8826. 0x00000000, 0x0000003f },
  8827. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8828. 0x00000000, 0x000001ff },
  8829. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8830. 0x00000000, 0x000001ff },
  8831. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8832. 0xffffffff, 0x00000000 },
  8833. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8834. 0xffffffff, 0x00000000 },
  8835. /* Mailbox Registers */
  8836. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8837. 0x00000000, 0x000001ff },
  8838. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8839. 0x00000000, 0x000001ff },
  8840. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8841. 0x00000000, 0x000007ff },
  8842. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8843. 0x00000000, 0x000001ff },
  8844. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8845. };
  8846. is_5705 = is_5750 = 0;
  8847. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8848. is_5705 = 1;
  8849. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8850. is_5750 = 1;
  8851. }
  8852. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8853. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8854. continue;
  8855. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8856. continue;
  8857. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8858. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8859. continue;
  8860. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8861. continue;
  8862. offset = (u32) reg_tbl[i].offset;
  8863. read_mask = reg_tbl[i].read_mask;
  8864. write_mask = reg_tbl[i].write_mask;
  8865. /* Save the original register content */
  8866. save_val = tr32(offset);
  8867. /* Determine the read-only value. */
  8868. read_val = save_val & read_mask;
  8869. /* Write zero to the register, then make sure the read-only bits
  8870. * are not changed and the read/write bits are all zeros.
  8871. */
  8872. tw32(offset, 0);
  8873. val = tr32(offset);
  8874. /* Test the read-only and read/write bits. */
  8875. if (((val & read_mask) != read_val) || (val & write_mask))
  8876. goto out;
  8877. /* Write ones to all the bits defined by RdMask and WrMask, then
  8878. * make sure the read-only bits are not changed and the
  8879. * read/write bits are all ones.
  8880. */
  8881. tw32(offset, read_mask | write_mask);
  8882. val = tr32(offset);
  8883. /* Test the read-only bits. */
  8884. if ((val & read_mask) != read_val)
  8885. goto out;
  8886. /* Test the read/write bits. */
  8887. if ((val & write_mask) != write_mask)
  8888. goto out;
  8889. tw32(offset, save_val);
  8890. }
  8891. return 0;
  8892. out:
  8893. if (netif_msg_hw(tp))
  8894. netdev_err(tp->dev,
  8895. "Register test failed at offset %x\n", offset);
  8896. tw32(offset, save_val);
  8897. return -EIO;
  8898. }
  8899. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8900. {
  8901. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8902. int i;
  8903. u32 j;
  8904. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8905. for (j = 0; j < len; j += 4) {
  8906. u32 val;
  8907. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8908. tg3_read_mem(tp, offset + j, &val);
  8909. if (val != test_pattern[i])
  8910. return -EIO;
  8911. }
  8912. }
  8913. return 0;
  8914. }
  8915. static int tg3_test_memory(struct tg3 *tp)
  8916. {
  8917. static struct mem_entry {
  8918. u32 offset;
  8919. u32 len;
  8920. } mem_tbl_570x[] = {
  8921. { 0x00000000, 0x00b50},
  8922. { 0x00002000, 0x1c000},
  8923. { 0xffffffff, 0x00000}
  8924. }, mem_tbl_5705[] = {
  8925. { 0x00000100, 0x0000c},
  8926. { 0x00000200, 0x00008},
  8927. { 0x00004000, 0x00800},
  8928. { 0x00006000, 0x01000},
  8929. { 0x00008000, 0x02000},
  8930. { 0x00010000, 0x0e000},
  8931. { 0xffffffff, 0x00000}
  8932. }, mem_tbl_5755[] = {
  8933. { 0x00000200, 0x00008},
  8934. { 0x00004000, 0x00800},
  8935. { 0x00006000, 0x00800},
  8936. { 0x00008000, 0x02000},
  8937. { 0x00010000, 0x0c000},
  8938. { 0xffffffff, 0x00000}
  8939. }, mem_tbl_5906[] = {
  8940. { 0x00000200, 0x00008},
  8941. { 0x00004000, 0x00400},
  8942. { 0x00006000, 0x00400},
  8943. { 0x00008000, 0x01000},
  8944. { 0x00010000, 0x01000},
  8945. { 0xffffffff, 0x00000}
  8946. }, mem_tbl_5717[] = {
  8947. { 0x00000200, 0x00008},
  8948. { 0x00010000, 0x0a000},
  8949. { 0x00020000, 0x13c00},
  8950. { 0xffffffff, 0x00000}
  8951. }, mem_tbl_57765[] = {
  8952. { 0x00000200, 0x00008},
  8953. { 0x00004000, 0x00800},
  8954. { 0x00006000, 0x09800},
  8955. { 0x00010000, 0x0a000},
  8956. { 0xffffffff, 0x00000}
  8957. };
  8958. struct mem_entry *mem_tbl;
  8959. int err = 0;
  8960. int i;
  8961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8962. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8963. mem_tbl = mem_tbl_5717;
  8964. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8965. mem_tbl = mem_tbl_57765;
  8966. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8967. mem_tbl = mem_tbl_5755;
  8968. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8969. mem_tbl = mem_tbl_5906;
  8970. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8971. mem_tbl = mem_tbl_5705;
  8972. else
  8973. mem_tbl = mem_tbl_570x;
  8974. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8975. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8976. if (err)
  8977. break;
  8978. }
  8979. return err;
  8980. }
  8981. #define TG3_MAC_LOOPBACK 0
  8982. #define TG3_PHY_LOOPBACK 1
  8983. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8984. {
  8985. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8986. u32 desc_idx, coal_now;
  8987. struct sk_buff *skb, *rx_skb;
  8988. u8 *tx_data;
  8989. dma_addr_t map;
  8990. int num_pkts, tx_len, rx_len, i, err;
  8991. struct tg3_rx_buffer_desc *desc;
  8992. struct tg3_napi *tnapi, *rnapi;
  8993. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8994. tnapi = &tp->napi[0];
  8995. rnapi = &tp->napi[0];
  8996. if (tp->irq_cnt > 1) {
  8997. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  8998. rnapi = &tp->napi[1];
  8999. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9000. tnapi = &tp->napi[1];
  9001. }
  9002. coal_now = tnapi->coal_now | rnapi->coal_now;
  9003. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9004. /* HW errata - mac loopback fails in some cases on 5780.
  9005. * Normal traffic and PHY loopback are not affected by
  9006. * errata.
  9007. */
  9008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  9009. return 0;
  9010. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  9011. MAC_MODE_PORT_INT_LPBACK;
  9012. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9013. mac_mode |= MAC_MODE_LINK_POLARITY;
  9014. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9015. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9016. else
  9017. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9018. tw32(MAC_MODE, mac_mode);
  9019. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9020. u32 val;
  9021. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9022. tg3_phy_fet_toggle_apd(tp, false);
  9023. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9024. } else
  9025. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9026. tg3_phy_toggle_automdix(tp, 0);
  9027. tg3_writephy(tp, MII_BMCR, val);
  9028. udelay(40);
  9029. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9030. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9031. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9032. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9033. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9034. /* The write needs to be flushed for the AC131 */
  9035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9036. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9037. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9038. } else
  9039. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9040. /* reset to prevent losing 1st rx packet intermittently */
  9041. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9042. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9043. udelay(10);
  9044. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9045. }
  9046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9047. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9048. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9049. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9050. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9051. mac_mode |= MAC_MODE_LINK_POLARITY;
  9052. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9053. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9054. }
  9055. tw32(MAC_MODE, mac_mode);
  9056. } else {
  9057. return -EINVAL;
  9058. }
  9059. err = -EIO;
  9060. tx_len = 1514;
  9061. skb = netdev_alloc_skb(tp->dev, tx_len);
  9062. if (!skb)
  9063. return -ENOMEM;
  9064. tx_data = skb_put(skb, tx_len);
  9065. memcpy(tx_data, tp->dev->dev_addr, 6);
  9066. memset(tx_data + 6, 0x0, 8);
  9067. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9068. for (i = 14; i < tx_len; i++)
  9069. tx_data[i] = (u8) (i & 0xff);
  9070. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9071. if (pci_dma_mapping_error(tp->pdev, map)) {
  9072. dev_kfree_skb(skb);
  9073. return -EIO;
  9074. }
  9075. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9076. rnapi->coal_now);
  9077. udelay(10);
  9078. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9079. num_pkts = 0;
  9080. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9081. tnapi->tx_prod++;
  9082. num_pkts++;
  9083. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9084. tr32_mailbox(tnapi->prodmbox);
  9085. udelay(10);
  9086. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9087. for (i = 0; i < 35; i++) {
  9088. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9089. coal_now);
  9090. udelay(10);
  9091. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9092. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9093. if ((tx_idx == tnapi->tx_prod) &&
  9094. (rx_idx == (rx_start_idx + num_pkts)))
  9095. break;
  9096. }
  9097. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9098. dev_kfree_skb(skb);
  9099. if (tx_idx != tnapi->tx_prod)
  9100. goto out;
  9101. if (rx_idx != rx_start_idx + num_pkts)
  9102. goto out;
  9103. desc = &rnapi->rx_rcb[rx_start_idx];
  9104. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9105. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9106. if (opaque_key != RXD_OPAQUE_RING_STD)
  9107. goto out;
  9108. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9109. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9110. goto out;
  9111. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9112. if (rx_len != tx_len)
  9113. goto out;
  9114. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9115. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9116. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9117. for (i = 14; i < tx_len; i++) {
  9118. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9119. goto out;
  9120. }
  9121. err = 0;
  9122. /* tg3_free_rings will unmap and free the rx_skb */
  9123. out:
  9124. return err;
  9125. }
  9126. #define TG3_MAC_LOOPBACK_FAILED 1
  9127. #define TG3_PHY_LOOPBACK_FAILED 2
  9128. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9129. TG3_PHY_LOOPBACK_FAILED)
  9130. static int tg3_test_loopback(struct tg3 *tp)
  9131. {
  9132. int err = 0;
  9133. u32 cpmuctrl = 0;
  9134. if (!netif_running(tp->dev))
  9135. return TG3_LOOPBACK_FAILED;
  9136. err = tg3_reset_hw(tp, 1);
  9137. if (err)
  9138. return TG3_LOOPBACK_FAILED;
  9139. /* Turn off gphy autopowerdown. */
  9140. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9141. tg3_phy_toggle_apd(tp, false);
  9142. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9143. int i;
  9144. u32 status;
  9145. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9146. /* Wait for up to 40 microseconds to acquire lock. */
  9147. for (i = 0; i < 4; i++) {
  9148. status = tr32(TG3_CPMU_MUTEX_GNT);
  9149. if (status == CPMU_MUTEX_GNT_DRIVER)
  9150. break;
  9151. udelay(10);
  9152. }
  9153. if (status != CPMU_MUTEX_GNT_DRIVER)
  9154. return TG3_LOOPBACK_FAILED;
  9155. /* Turn off link-based power management. */
  9156. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9157. tw32(TG3_CPMU_CTRL,
  9158. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9159. CPMU_CTRL_LINK_AWARE_MODE));
  9160. }
  9161. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9162. err |= TG3_MAC_LOOPBACK_FAILED;
  9163. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9164. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9165. /* Release the mutex */
  9166. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9167. }
  9168. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9169. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9170. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9171. err |= TG3_PHY_LOOPBACK_FAILED;
  9172. }
  9173. /* Re-enable gphy autopowerdown. */
  9174. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9175. tg3_phy_toggle_apd(tp, true);
  9176. return err;
  9177. }
  9178. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9179. u64 *data)
  9180. {
  9181. struct tg3 *tp = netdev_priv(dev);
  9182. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9183. tg3_power_up(tp);
  9184. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9185. if (tg3_test_nvram(tp) != 0) {
  9186. etest->flags |= ETH_TEST_FL_FAILED;
  9187. data[0] = 1;
  9188. }
  9189. if (tg3_test_link(tp) != 0) {
  9190. etest->flags |= ETH_TEST_FL_FAILED;
  9191. data[1] = 1;
  9192. }
  9193. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9194. int err, err2 = 0, irq_sync = 0;
  9195. if (netif_running(dev)) {
  9196. tg3_phy_stop(tp);
  9197. tg3_netif_stop(tp);
  9198. irq_sync = 1;
  9199. }
  9200. tg3_full_lock(tp, irq_sync);
  9201. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9202. err = tg3_nvram_lock(tp);
  9203. tg3_halt_cpu(tp, RX_CPU_BASE);
  9204. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9205. tg3_halt_cpu(tp, TX_CPU_BASE);
  9206. if (!err)
  9207. tg3_nvram_unlock(tp);
  9208. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9209. tg3_phy_reset(tp);
  9210. if (tg3_test_registers(tp) != 0) {
  9211. etest->flags |= ETH_TEST_FL_FAILED;
  9212. data[2] = 1;
  9213. }
  9214. if (tg3_test_memory(tp) != 0) {
  9215. etest->flags |= ETH_TEST_FL_FAILED;
  9216. data[3] = 1;
  9217. }
  9218. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9219. etest->flags |= ETH_TEST_FL_FAILED;
  9220. tg3_full_unlock(tp);
  9221. if (tg3_test_interrupt(tp) != 0) {
  9222. etest->flags |= ETH_TEST_FL_FAILED;
  9223. data[5] = 1;
  9224. }
  9225. tg3_full_lock(tp, 0);
  9226. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9227. if (netif_running(dev)) {
  9228. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9229. err2 = tg3_restart_hw(tp, 1);
  9230. if (!err2)
  9231. tg3_netif_start(tp);
  9232. }
  9233. tg3_full_unlock(tp);
  9234. if (irq_sync && !err2)
  9235. tg3_phy_start(tp);
  9236. }
  9237. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9238. tg3_power_down(tp);
  9239. }
  9240. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9241. {
  9242. struct mii_ioctl_data *data = if_mii(ifr);
  9243. struct tg3 *tp = netdev_priv(dev);
  9244. int err;
  9245. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9246. struct phy_device *phydev;
  9247. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9248. return -EAGAIN;
  9249. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9250. return phy_mii_ioctl(phydev, ifr, cmd);
  9251. }
  9252. switch (cmd) {
  9253. case SIOCGMIIPHY:
  9254. data->phy_id = tp->phy_addr;
  9255. /* fallthru */
  9256. case SIOCGMIIREG: {
  9257. u32 mii_regval;
  9258. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9259. break; /* We have no PHY */
  9260. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9261. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9262. !netif_running(dev)))
  9263. return -EAGAIN;
  9264. spin_lock_bh(&tp->lock);
  9265. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9266. spin_unlock_bh(&tp->lock);
  9267. data->val_out = mii_regval;
  9268. return err;
  9269. }
  9270. case SIOCSMIIREG:
  9271. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9272. break; /* We have no PHY */
  9273. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9274. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9275. !netif_running(dev)))
  9276. return -EAGAIN;
  9277. spin_lock_bh(&tp->lock);
  9278. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9279. spin_unlock_bh(&tp->lock);
  9280. return err;
  9281. default:
  9282. /* do nothing */
  9283. break;
  9284. }
  9285. return -EOPNOTSUPP;
  9286. }
  9287. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9288. {
  9289. struct tg3 *tp = netdev_priv(dev);
  9290. memcpy(ec, &tp->coal, sizeof(*ec));
  9291. return 0;
  9292. }
  9293. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9294. {
  9295. struct tg3 *tp = netdev_priv(dev);
  9296. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9297. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9298. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9299. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9300. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9301. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9302. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9303. }
  9304. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9305. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9306. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9307. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9308. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9309. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9310. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9311. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9312. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9313. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9314. return -EINVAL;
  9315. /* No rx interrupts will be generated if both are zero */
  9316. if ((ec->rx_coalesce_usecs == 0) &&
  9317. (ec->rx_max_coalesced_frames == 0))
  9318. return -EINVAL;
  9319. /* No tx interrupts will be generated if both are zero */
  9320. if ((ec->tx_coalesce_usecs == 0) &&
  9321. (ec->tx_max_coalesced_frames == 0))
  9322. return -EINVAL;
  9323. /* Only copy relevant parameters, ignore all others. */
  9324. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9325. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9326. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9327. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9328. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9329. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9330. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9331. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9332. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9333. if (netif_running(dev)) {
  9334. tg3_full_lock(tp, 0);
  9335. __tg3_set_coalesce(tp, &tp->coal);
  9336. tg3_full_unlock(tp);
  9337. }
  9338. return 0;
  9339. }
  9340. static const struct ethtool_ops tg3_ethtool_ops = {
  9341. .get_settings = tg3_get_settings,
  9342. .set_settings = tg3_set_settings,
  9343. .get_drvinfo = tg3_get_drvinfo,
  9344. .get_regs_len = tg3_get_regs_len,
  9345. .get_regs = tg3_get_regs,
  9346. .get_wol = tg3_get_wol,
  9347. .set_wol = tg3_set_wol,
  9348. .get_msglevel = tg3_get_msglevel,
  9349. .set_msglevel = tg3_set_msglevel,
  9350. .nway_reset = tg3_nway_reset,
  9351. .get_link = ethtool_op_get_link,
  9352. .get_eeprom_len = tg3_get_eeprom_len,
  9353. .get_eeprom = tg3_get_eeprom,
  9354. .set_eeprom = tg3_set_eeprom,
  9355. .get_ringparam = tg3_get_ringparam,
  9356. .set_ringparam = tg3_set_ringparam,
  9357. .get_pauseparam = tg3_get_pauseparam,
  9358. .set_pauseparam = tg3_set_pauseparam,
  9359. .get_rx_csum = tg3_get_rx_csum,
  9360. .set_rx_csum = tg3_set_rx_csum,
  9361. .set_tx_csum = tg3_set_tx_csum,
  9362. .set_sg = ethtool_op_set_sg,
  9363. .set_tso = tg3_set_tso,
  9364. .self_test = tg3_self_test,
  9365. .get_strings = tg3_get_strings,
  9366. .phys_id = tg3_phys_id,
  9367. .get_ethtool_stats = tg3_get_ethtool_stats,
  9368. .get_coalesce = tg3_get_coalesce,
  9369. .set_coalesce = tg3_set_coalesce,
  9370. .get_sset_count = tg3_get_sset_count,
  9371. };
  9372. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9373. {
  9374. u32 cursize, val, magic;
  9375. tp->nvram_size = EEPROM_CHIP_SIZE;
  9376. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9377. return;
  9378. if ((magic != TG3_EEPROM_MAGIC) &&
  9379. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9380. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9381. return;
  9382. /*
  9383. * Size the chip by reading offsets at increasing powers of two.
  9384. * When we encounter our validation signature, we know the addressing
  9385. * has wrapped around, and thus have our chip size.
  9386. */
  9387. cursize = 0x10;
  9388. while (cursize < tp->nvram_size) {
  9389. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9390. return;
  9391. if (val == magic)
  9392. break;
  9393. cursize <<= 1;
  9394. }
  9395. tp->nvram_size = cursize;
  9396. }
  9397. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9398. {
  9399. u32 val;
  9400. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9401. tg3_nvram_read(tp, 0, &val) != 0)
  9402. return;
  9403. /* Selfboot format */
  9404. if (val != TG3_EEPROM_MAGIC) {
  9405. tg3_get_eeprom_size(tp);
  9406. return;
  9407. }
  9408. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9409. if (val != 0) {
  9410. /* This is confusing. We want to operate on the
  9411. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9412. * call will read from NVRAM and byteswap the data
  9413. * according to the byteswapping settings for all
  9414. * other register accesses. This ensures the data we
  9415. * want will always reside in the lower 16-bits.
  9416. * However, the data in NVRAM is in LE format, which
  9417. * means the data from the NVRAM read will always be
  9418. * opposite the endianness of the CPU. The 16-bit
  9419. * byteswap then brings the data to CPU endianness.
  9420. */
  9421. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9422. return;
  9423. }
  9424. }
  9425. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9426. }
  9427. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9428. {
  9429. u32 nvcfg1;
  9430. nvcfg1 = tr32(NVRAM_CFG1);
  9431. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9432. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9433. } else {
  9434. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9435. tw32(NVRAM_CFG1, nvcfg1);
  9436. }
  9437. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9438. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9439. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9440. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9441. tp->nvram_jedecnum = JEDEC_ATMEL;
  9442. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9443. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9444. break;
  9445. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9446. tp->nvram_jedecnum = JEDEC_ATMEL;
  9447. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9448. break;
  9449. case FLASH_VENDOR_ATMEL_EEPROM:
  9450. tp->nvram_jedecnum = JEDEC_ATMEL;
  9451. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9452. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9453. break;
  9454. case FLASH_VENDOR_ST:
  9455. tp->nvram_jedecnum = JEDEC_ST;
  9456. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9457. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9458. break;
  9459. case FLASH_VENDOR_SAIFUN:
  9460. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9461. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9462. break;
  9463. case FLASH_VENDOR_SST_SMALL:
  9464. case FLASH_VENDOR_SST_LARGE:
  9465. tp->nvram_jedecnum = JEDEC_SST;
  9466. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9467. break;
  9468. }
  9469. } else {
  9470. tp->nvram_jedecnum = JEDEC_ATMEL;
  9471. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9472. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9473. }
  9474. }
  9475. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9476. {
  9477. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9478. case FLASH_5752PAGE_SIZE_256:
  9479. tp->nvram_pagesize = 256;
  9480. break;
  9481. case FLASH_5752PAGE_SIZE_512:
  9482. tp->nvram_pagesize = 512;
  9483. break;
  9484. case FLASH_5752PAGE_SIZE_1K:
  9485. tp->nvram_pagesize = 1024;
  9486. break;
  9487. case FLASH_5752PAGE_SIZE_2K:
  9488. tp->nvram_pagesize = 2048;
  9489. break;
  9490. case FLASH_5752PAGE_SIZE_4K:
  9491. tp->nvram_pagesize = 4096;
  9492. break;
  9493. case FLASH_5752PAGE_SIZE_264:
  9494. tp->nvram_pagesize = 264;
  9495. break;
  9496. case FLASH_5752PAGE_SIZE_528:
  9497. tp->nvram_pagesize = 528;
  9498. break;
  9499. }
  9500. }
  9501. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9502. {
  9503. u32 nvcfg1;
  9504. nvcfg1 = tr32(NVRAM_CFG1);
  9505. /* NVRAM protection for TPM */
  9506. if (nvcfg1 & (1 << 27))
  9507. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9508. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9509. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9510. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9511. tp->nvram_jedecnum = JEDEC_ATMEL;
  9512. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9513. break;
  9514. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9515. tp->nvram_jedecnum = JEDEC_ATMEL;
  9516. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9517. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9518. break;
  9519. case FLASH_5752VENDOR_ST_M45PE10:
  9520. case FLASH_5752VENDOR_ST_M45PE20:
  9521. case FLASH_5752VENDOR_ST_M45PE40:
  9522. tp->nvram_jedecnum = JEDEC_ST;
  9523. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9524. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9525. break;
  9526. }
  9527. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9528. tg3_nvram_get_pagesize(tp, nvcfg1);
  9529. } else {
  9530. /* For eeprom, set pagesize to maximum eeprom size */
  9531. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9532. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9533. tw32(NVRAM_CFG1, nvcfg1);
  9534. }
  9535. }
  9536. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9537. {
  9538. u32 nvcfg1, protect = 0;
  9539. nvcfg1 = tr32(NVRAM_CFG1);
  9540. /* NVRAM protection for TPM */
  9541. if (nvcfg1 & (1 << 27)) {
  9542. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9543. protect = 1;
  9544. }
  9545. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9546. switch (nvcfg1) {
  9547. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9548. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9549. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9550. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9551. tp->nvram_jedecnum = JEDEC_ATMEL;
  9552. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9553. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9554. tp->nvram_pagesize = 264;
  9555. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9556. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9557. tp->nvram_size = (protect ? 0x3e200 :
  9558. TG3_NVRAM_SIZE_512KB);
  9559. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9560. tp->nvram_size = (protect ? 0x1f200 :
  9561. TG3_NVRAM_SIZE_256KB);
  9562. else
  9563. tp->nvram_size = (protect ? 0x1f200 :
  9564. TG3_NVRAM_SIZE_128KB);
  9565. break;
  9566. case FLASH_5752VENDOR_ST_M45PE10:
  9567. case FLASH_5752VENDOR_ST_M45PE20:
  9568. case FLASH_5752VENDOR_ST_M45PE40:
  9569. tp->nvram_jedecnum = JEDEC_ST;
  9570. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9571. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9572. tp->nvram_pagesize = 256;
  9573. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9574. tp->nvram_size = (protect ?
  9575. TG3_NVRAM_SIZE_64KB :
  9576. TG3_NVRAM_SIZE_128KB);
  9577. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9578. tp->nvram_size = (protect ?
  9579. TG3_NVRAM_SIZE_64KB :
  9580. TG3_NVRAM_SIZE_256KB);
  9581. else
  9582. tp->nvram_size = (protect ?
  9583. TG3_NVRAM_SIZE_128KB :
  9584. TG3_NVRAM_SIZE_512KB);
  9585. break;
  9586. }
  9587. }
  9588. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9589. {
  9590. u32 nvcfg1;
  9591. nvcfg1 = tr32(NVRAM_CFG1);
  9592. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9593. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9594. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9595. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9596. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9597. tp->nvram_jedecnum = JEDEC_ATMEL;
  9598. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9599. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9600. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9601. tw32(NVRAM_CFG1, nvcfg1);
  9602. break;
  9603. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9604. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9605. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9606. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9607. tp->nvram_jedecnum = JEDEC_ATMEL;
  9608. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9609. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9610. tp->nvram_pagesize = 264;
  9611. break;
  9612. case FLASH_5752VENDOR_ST_M45PE10:
  9613. case FLASH_5752VENDOR_ST_M45PE20:
  9614. case FLASH_5752VENDOR_ST_M45PE40:
  9615. tp->nvram_jedecnum = JEDEC_ST;
  9616. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9617. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9618. tp->nvram_pagesize = 256;
  9619. break;
  9620. }
  9621. }
  9622. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9623. {
  9624. u32 nvcfg1, protect = 0;
  9625. nvcfg1 = tr32(NVRAM_CFG1);
  9626. /* NVRAM protection for TPM */
  9627. if (nvcfg1 & (1 << 27)) {
  9628. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9629. protect = 1;
  9630. }
  9631. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9632. switch (nvcfg1) {
  9633. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9634. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9635. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9636. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9637. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9638. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9639. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9640. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9641. tp->nvram_jedecnum = JEDEC_ATMEL;
  9642. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9643. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9644. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9645. tp->nvram_pagesize = 256;
  9646. break;
  9647. case FLASH_5761VENDOR_ST_A_M45PE20:
  9648. case FLASH_5761VENDOR_ST_A_M45PE40:
  9649. case FLASH_5761VENDOR_ST_A_M45PE80:
  9650. case FLASH_5761VENDOR_ST_A_M45PE16:
  9651. case FLASH_5761VENDOR_ST_M_M45PE20:
  9652. case FLASH_5761VENDOR_ST_M_M45PE40:
  9653. case FLASH_5761VENDOR_ST_M_M45PE80:
  9654. case FLASH_5761VENDOR_ST_M_M45PE16:
  9655. tp->nvram_jedecnum = JEDEC_ST;
  9656. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9657. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9658. tp->nvram_pagesize = 256;
  9659. break;
  9660. }
  9661. if (protect) {
  9662. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9663. } else {
  9664. switch (nvcfg1) {
  9665. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9666. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9667. case FLASH_5761VENDOR_ST_A_M45PE16:
  9668. case FLASH_5761VENDOR_ST_M_M45PE16:
  9669. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9670. break;
  9671. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9672. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9673. case FLASH_5761VENDOR_ST_A_M45PE80:
  9674. case FLASH_5761VENDOR_ST_M_M45PE80:
  9675. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9676. break;
  9677. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9678. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9679. case FLASH_5761VENDOR_ST_A_M45PE40:
  9680. case FLASH_5761VENDOR_ST_M_M45PE40:
  9681. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9682. break;
  9683. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9684. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9685. case FLASH_5761VENDOR_ST_A_M45PE20:
  9686. case FLASH_5761VENDOR_ST_M_M45PE20:
  9687. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9688. break;
  9689. }
  9690. }
  9691. }
  9692. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9693. {
  9694. tp->nvram_jedecnum = JEDEC_ATMEL;
  9695. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9696. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9697. }
  9698. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9699. {
  9700. u32 nvcfg1;
  9701. nvcfg1 = tr32(NVRAM_CFG1);
  9702. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9703. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9704. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9705. tp->nvram_jedecnum = JEDEC_ATMEL;
  9706. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9707. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9708. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9709. tw32(NVRAM_CFG1, nvcfg1);
  9710. return;
  9711. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9712. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9713. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9714. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9715. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9716. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9717. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9718. tp->nvram_jedecnum = JEDEC_ATMEL;
  9719. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9720. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9721. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9722. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9723. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9724. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9725. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9726. break;
  9727. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9728. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9729. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9730. break;
  9731. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9732. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9733. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9734. break;
  9735. }
  9736. break;
  9737. case FLASH_5752VENDOR_ST_M45PE10:
  9738. case FLASH_5752VENDOR_ST_M45PE20:
  9739. case FLASH_5752VENDOR_ST_M45PE40:
  9740. tp->nvram_jedecnum = JEDEC_ST;
  9741. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9742. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9743. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9744. case FLASH_5752VENDOR_ST_M45PE10:
  9745. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9746. break;
  9747. case FLASH_5752VENDOR_ST_M45PE20:
  9748. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9749. break;
  9750. case FLASH_5752VENDOR_ST_M45PE40:
  9751. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9752. break;
  9753. }
  9754. break;
  9755. default:
  9756. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9757. return;
  9758. }
  9759. tg3_nvram_get_pagesize(tp, nvcfg1);
  9760. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9761. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9762. }
  9763. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9764. {
  9765. u32 nvcfg1;
  9766. nvcfg1 = tr32(NVRAM_CFG1);
  9767. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9768. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9769. case FLASH_5717VENDOR_MICRO_EEPROM:
  9770. tp->nvram_jedecnum = JEDEC_ATMEL;
  9771. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9772. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9773. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9774. tw32(NVRAM_CFG1, nvcfg1);
  9775. return;
  9776. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9777. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9778. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9779. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9780. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9781. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9782. case FLASH_5717VENDOR_ATMEL_45USPT:
  9783. tp->nvram_jedecnum = JEDEC_ATMEL;
  9784. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9785. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9786. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9787. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9788. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9789. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9790. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9791. break;
  9792. default:
  9793. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9794. break;
  9795. }
  9796. break;
  9797. case FLASH_5717VENDOR_ST_M_M25PE10:
  9798. case FLASH_5717VENDOR_ST_A_M25PE10:
  9799. case FLASH_5717VENDOR_ST_M_M45PE10:
  9800. case FLASH_5717VENDOR_ST_A_M45PE10:
  9801. case FLASH_5717VENDOR_ST_M_M25PE20:
  9802. case FLASH_5717VENDOR_ST_A_M25PE20:
  9803. case FLASH_5717VENDOR_ST_M_M45PE20:
  9804. case FLASH_5717VENDOR_ST_A_M45PE20:
  9805. case FLASH_5717VENDOR_ST_25USPT:
  9806. case FLASH_5717VENDOR_ST_45USPT:
  9807. tp->nvram_jedecnum = JEDEC_ST;
  9808. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9809. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9810. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9811. case FLASH_5717VENDOR_ST_M_M25PE20:
  9812. case FLASH_5717VENDOR_ST_A_M25PE20:
  9813. case FLASH_5717VENDOR_ST_M_M45PE20:
  9814. case FLASH_5717VENDOR_ST_A_M45PE20:
  9815. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9816. break;
  9817. default:
  9818. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9819. break;
  9820. }
  9821. break;
  9822. default:
  9823. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9824. return;
  9825. }
  9826. tg3_nvram_get_pagesize(tp, nvcfg1);
  9827. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9828. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9829. }
  9830. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9831. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9832. {
  9833. tw32_f(GRC_EEPROM_ADDR,
  9834. (EEPROM_ADDR_FSM_RESET |
  9835. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9836. EEPROM_ADDR_CLKPERD_SHIFT)));
  9837. msleep(1);
  9838. /* Enable seeprom accesses. */
  9839. tw32_f(GRC_LOCAL_CTRL,
  9840. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9841. udelay(100);
  9842. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9843. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9844. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9845. if (tg3_nvram_lock(tp)) {
  9846. netdev_warn(tp->dev,
  9847. "Cannot get nvram lock, %s failed\n",
  9848. __func__);
  9849. return;
  9850. }
  9851. tg3_enable_nvram_access(tp);
  9852. tp->nvram_size = 0;
  9853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9854. tg3_get_5752_nvram_info(tp);
  9855. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9856. tg3_get_5755_nvram_info(tp);
  9857. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9860. tg3_get_5787_nvram_info(tp);
  9861. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9862. tg3_get_5761_nvram_info(tp);
  9863. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9864. tg3_get_5906_nvram_info(tp);
  9865. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9867. tg3_get_57780_nvram_info(tp);
  9868. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9870. tg3_get_5717_nvram_info(tp);
  9871. else
  9872. tg3_get_nvram_info(tp);
  9873. if (tp->nvram_size == 0)
  9874. tg3_get_nvram_size(tp);
  9875. tg3_disable_nvram_access(tp);
  9876. tg3_nvram_unlock(tp);
  9877. } else {
  9878. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9879. tg3_get_eeprom_size(tp);
  9880. }
  9881. }
  9882. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9883. u32 offset, u32 len, u8 *buf)
  9884. {
  9885. int i, j, rc = 0;
  9886. u32 val;
  9887. for (i = 0; i < len; i += 4) {
  9888. u32 addr;
  9889. __be32 data;
  9890. addr = offset + i;
  9891. memcpy(&data, buf + i, 4);
  9892. /*
  9893. * The SEEPROM interface expects the data to always be opposite
  9894. * the native endian format. We accomplish this by reversing
  9895. * all the operations that would have been performed on the
  9896. * data from a call to tg3_nvram_read_be32().
  9897. */
  9898. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9899. val = tr32(GRC_EEPROM_ADDR);
  9900. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9901. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9902. EEPROM_ADDR_READ);
  9903. tw32(GRC_EEPROM_ADDR, val |
  9904. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9905. (addr & EEPROM_ADDR_ADDR_MASK) |
  9906. EEPROM_ADDR_START |
  9907. EEPROM_ADDR_WRITE);
  9908. for (j = 0; j < 1000; j++) {
  9909. val = tr32(GRC_EEPROM_ADDR);
  9910. if (val & EEPROM_ADDR_COMPLETE)
  9911. break;
  9912. msleep(1);
  9913. }
  9914. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9915. rc = -EBUSY;
  9916. break;
  9917. }
  9918. }
  9919. return rc;
  9920. }
  9921. /* offset and length are dword aligned */
  9922. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9923. u8 *buf)
  9924. {
  9925. int ret = 0;
  9926. u32 pagesize = tp->nvram_pagesize;
  9927. u32 pagemask = pagesize - 1;
  9928. u32 nvram_cmd;
  9929. u8 *tmp;
  9930. tmp = kmalloc(pagesize, GFP_KERNEL);
  9931. if (tmp == NULL)
  9932. return -ENOMEM;
  9933. while (len) {
  9934. int j;
  9935. u32 phy_addr, page_off, size;
  9936. phy_addr = offset & ~pagemask;
  9937. for (j = 0; j < pagesize; j += 4) {
  9938. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9939. (__be32 *) (tmp + j));
  9940. if (ret)
  9941. break;
  9942. }
  9943. if (ret)
  9944. break;
  9945. page_off = offset & pagemask;
  9946. size = pagesize;
  9947. if (len < size)
  9948. size = len;
  9949. len -= size;
  9950. memcpy(tmp + page_off, buf, size);
  9951. offset = offset + (pagesize - page_off);
  9952. tg3_enable_nvram_access(tp);
  9953. /*
  9954. * Before we can erase the flash page, we need
  9955. * to issue a special "write enable" command.
  9956. */
  9957. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9958. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9959. break;
  9960. /* Erase the target page */
  9961. tw32(NVRAM_ADDR, phy_addr);
  9962. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9963. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9964. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9965. break;
  9966. /* Issue another write enable to start the write. */
  9967. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9968. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9969. break;
  9970. for (j = 0; j < pagesize; j += 4) {
  9971. __be32 data;
  9972. data = *((__be32 *) (tmp + j));
  9973. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9974. tw32(NVRAM_ADDR, phy_addr + j);
  9975. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9976. NVRAM_CMD_WR;
  9977. if (j == 0)
  9978. nvram_cmd |= NVRAM_CMD_FIRST;
  9979. else if (j == (pagesize - 4))
  9980. nvram_cmd |= NVRAM_CMD_LAST;
  9981. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9982. break;
  9983. }
  9984. if (ret)
  9985. break;
  9986. }
  9987. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9988. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9989. kfree(tmp);
  9990. return ret;
  9991. }
  9992. /* offset and length are dword aligned */
  9993. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9994. u8 *buf)
  9995. {
  9996. int i, ret = 0;
  9997. for (i = 0; i < len; i += 4, offset += 4) {
  9998. u32 page_off, phy_addr, nvram_cmd;
  9999. __be32 data;
  10000. memcpy(&data, buf + i, 4);
  10001. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10002. page_off = offset % tp->nvram_pagesize;
  10003. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10004. tw32(NVRAM_ADDR, phy_addr);
  10005. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10006. if (page_off == 0 || i == 0)
  10007. nvram_cmd |= NVRAM_CMD_FIRST;
  10008. if (page_off == (tp->nvram_pagesize - 4))
  10009. nvram_cmd |= NVRAM_CMD_LAST;
  10010. if (i == (len - 4))
  10011. nvram_cmd |= NVRAM_CMD_LAST;
  10012. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10013. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10014. (tp->nvram_jedecnum == JEDEC_ST) &&
  10015. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10016. if ((ret = tg3_nvram_exec_cmd(tp,
  10017. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10018. NVRAM_CMD_DONE)))
  10019. break;
  10020. }
  10021. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10022. /* We always do complete word writes to eeprom. */
  10023. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10024. }
  10025. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10026. break;
  10027. }
  10028. return ret;
  10029. }
  10030. /* offset and length are dword aligned */
  10031. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10032. {
  10033. int ret;
  10034. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10035. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10036. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10037. udelay(40);
  10038. }
  10039. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10040. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10041. } else {
  10042. u32 grc_mode;
  10043. ret = tg3_nvram_lock(tp);
  10044. if (ret)
  10045. return ret;
  10046. tg3_enable_nvram_access(tp);
  10047. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10048. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10049. tw32(NVRAM_WRITE1, 0x406);
  10050. grc_mode = tr32(GRC_MODE);
  10051. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10052. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10053. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10054. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10055. buf);
  10056. } else {
  10057. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10058. buf);
  10059. }
  10060. grc_mode = tr32(GRC_MODE);
  10061. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10062. tg3_disable_nvram_access(tp);
  10063. tg3_nvram_unlock(tp);
  10064. }
  10065. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10066. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10067. udelay(40);
  10068. }
  10069. return ret;
  10070. }
  10071. struct subsys_tbl_ent {
  10072. u16 subsys_vendor, subsys_devid;
  10073. u32 phy_id;
  10074. };
  10075. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10076. /* Broadcom boards. */
  10077. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10078. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10079. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10080. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10081. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10082. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10083. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10084. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10085. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10086. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10087. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10088. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10089. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10090. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10091. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10092. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10093. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10094. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10095. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10096. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10097. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10098. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10099. /* 3com boards. */
  10100. { TG3PCI_SUBVENDOR_ID_3COM,
  10101. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10102. { TG3PCI_SUBVENDOR_ID_3COM,
  10103. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10104. { TG3PCI_SUBVENDOR_ID_3COM,
  10105. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10106. { TG3PCI_SUBVENDOR_ID_3COM,
  10107. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10108. { TG3PCI_SUBVENDOR_ID_3COM,
  10109. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10110. /* DELL boards. */
  10111. { TG3PCI_SUBVENDOR_ID_DELL,
  10112. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10113. { TG3PCI_SUBVENDOR_ID_DELL,
  10114. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10115. { TG3PCI_SUBVENDOR_ID_DELL,
  10116. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10117. { TG3PCI_SUBVENDOR_ID_DELL,
  10118. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10119. /* Compaq boards. */
  10120. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10121. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10122. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10123. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10124. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10125. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10126. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10127. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10128. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10129. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10130. /* IBM boards. */
  10131. { TG3PCI_SUBVENDOR_ID_IBM,
  10132. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10133. };
  10134. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10135. {
  10136. int i;
  10137. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10138. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10139. tp->pdev->subsystem_vendor) &&
  10140. (subsys_id_to_phy_id[i].subsys_devid ==
  10141. tp->pdev->subsystem_device))
  10142. return &subsys_id_to_phy_id[i];
  10143. }
  10144. return NULL;
  10145. }
  10146. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10147. {
  10148. u32 val;
  10149. u16 pmcsr;
  10150. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10151. * so need make sure we're in D0.
  10152. */
  10153. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10154. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10155. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10156. msleep(1);
  10157. /* Make sure register accesses (indirect or otherwise)
  10158. * will function correctly.
  10159. */
  10160. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10161. tp->misc_host_ctrl);
  10162. /* The memory arbiter has to be enabled in order for SRAM accesses
  10163. * to succeed. Normally on powerup the tg3 chip firmware will make
  10164. * sure it is enabled, but other entities such as system netboot
  10165. * code might disable it.
  10166. */
  10167. val = tr32(MEMARB_MODE);
  10168. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10169. tp->phy_id = TG3_PHY_ID_INVALID;
  10170. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10171. /* Assume an onboard device and WOL capable by default. */
  10172. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10174. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10175. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10176. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10177. }
  10178. val = tr32(VCPU_CFGSHDW);
  10179. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10180. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10181. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10182. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10183. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10184. goto done;
  10185. }
  10186. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10187. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10188. u32 nic_cfg, led_cfg;
  10189. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10190. int eeprom_phy_serdes = 0;
  10191. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10192. tp->nic_sram_data_cfg = nic_cfg;
  10193. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10194. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10195. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10196. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10197. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10198. (ver > 0) && (ver < 0x100))
  10199. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10201. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10202. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10203. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10204. eeprom_phy_serdes = 1;
  10205. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10206. if (nic_phy_id != 0) {
  10207. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10208. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10209. eeprom_phy_id = (id1 >> 16) << 10;
  10210. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10211. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10212. } else
  10213. eeprom_phy_id = 0;
  10214. tp->phy_id = eeprom_phy_id;
  10215. if (eeprom_phy_serdes) {
  10216. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10217. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10218. else
  10219. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10220. }
  10221. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10222. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10223. SHASTA_EXT_LED_MODE_MASK);
  10224. else
  10225. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10226. switch (led_cfg) {
  10227. default:
  10228. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10229. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10230. break;
  10231. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10232. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10233. break;
  10234. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10235. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10236. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10237. * read on some older 5700/5701 bootcode.
  10238. */
  10239. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10240. ASIC_REV_5700 ||
  10241. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10242. ASIC_REV_5701)
  10243. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10244. break;
  10245. case SHASTA_EXT_LED_SHARED:
  10246. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10247. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10248. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10249. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10250. LED_CTRL_MODE_PHY_2);
  10251. break;
  10252. case SHASTA_EXT_LED_MAC:
  10253. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10254. break;
  10255. case SHASTA_EXT_LED_COMBO:
  10256. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10257. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10258. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10259. LED_CTRL_MODE_PHY_2);
  10260. break;
  10261. }
  10262. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10263. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10264. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10265. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10266. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10267. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10268. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10269. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10270. if ((tp->pdev->subsystem_vendor ==
  10271. PCI_VENDOR_ID_ARIMA) &&
  10272. (tp->pdev->subsystem_device == 0x205a ||
  10273. tp->pdev->subsystem_device == 0x2063))
  10274. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10275. } else {
  10276. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10277. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10278. }
  10279. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10280. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10281. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10282. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10283. }
  10284. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10285. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10286. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10287. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10288. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10289. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10290. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10291. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10292. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10293. if (cfg2 & (1 << 17))
  10294. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10295. /* serdes signal pre-emphasis in register 0x590 set by */
  10296. /* bootcode if bit 18 is set */
  10297. if (cfg2 & (1 << 18))
  10298. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10299. if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
  10300. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10301. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10302. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10303. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10304. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10305. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10306. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10307. u32 cfg3;
  10308. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10309. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10310. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10311. }
  10312. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10313. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10314. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10315. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10316. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10317. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10318. }
  10319. done:
  10320. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10321. device_set_wakeup_enable(&tp->pdev->dev,
  10322. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10323. }
  10324. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10325. {
  10326. int i;
  10327. u32 val;
  10328. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10329. tw32(OTP_CTRL, cmd);
  10330. /* Wait for up to 1 ms for command to execute. */
  10331. for (i = 0; i < 100; i++) {
  10332. val = tr32(OTP_STATUS);
  10333. if (val & OTP_STATUS_CMD_DONE)
  10334. break;
  10335. udelay(10);
  10336. }
  10337. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10338. }
  10339. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10340. * configuration is a 32-bit value that straddles the alignment boundary.
  10341. * We do two 32-bit reads and then shift and merge the results.
  10342. */
  10343. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10344. {
  10345. u32 bhalf_otp, thalf_otp;
  10346. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10347. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10348. return 0;
  10349. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10350. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10351. return 0;
  10352. thalf_otp = tr32(OTP_READ_DATA);
  10353. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10354. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10355. return 0;
  10356. bhalf_otp = tr32(OTP_READ_DATA);
  10357. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10358. }
  10359. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10360. {
  10361. u32 hw_phy_id_1, hw_phy_id_2;
  10362. u32 hw_phy_id, hw_phy_id_masked;
  10363. int err;
  10364. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10365. return tg3_phy_init(tp);
  10366. /* Reading the PHY ID register can conflict with ASF
  10367. * firmware access to the PHY hardware.
  10368. */
  10369. err = 0;
  10370. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10371. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10372. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10373. } else {
  10374. /* Now read the physical PHY_ID from the chip and verify
  10375. * that it is sane. If it doesn't look good, we fall back
  10376. * to either the hard-coded table based PHY_ID and failing
  10377. * that the value found in the eeprom area.
  10378. */
  10379. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10380. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10381. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10382. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10383. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10384. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10385. }
  10386. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10387. tp->phy_id = hw_phy_id;
  10388. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10389. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10390. else
  10391. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10392. } else {
  10393. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10394. /* Do nothing, phy ID already set up in
  10395. * tg3_get_eeprom_hw_cfg().
  10396. */
  10397. } else {
  10398. struct subsys_tbl_ent *p;
  10399. /* No eeprom signature? Try the hardcoded
  10400. * subsys device table.
  10401. */
  10402. p = tg3_lookup_by_subsys(tp);
  10403. if (!p)
  10404. return -ENODEV;
  10405. tp->phy_id = p->phy_id;
  10406. if (!tp->phy_id ||
  10407. tp->phy_id == TG3_PHY_ID_BCM8002)
  10408. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10409. }
  10410. }
  10411. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10412. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10413. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10414. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10415. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10416. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10417. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10418. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10419. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10420. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10421. tg3_readphy(tp, MII_BMSR, &bmsr);
  10422. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10423. (bmsr & BMSR_LSTATUS))
  10424. goto skip_phy_reset;
  10425. err = tg3_phy_reset(tp);
  10426. if (err)
  10427. return err;
  10428. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10429. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10430. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10431. tg3_ctrl = 0;
  10432. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10433. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10434. MII_TG3_CTRL_ADV_1000_FULL);
  10435. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10436. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10437. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10438. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10439. }
  10440. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10441. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10442. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10443. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10444. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10445. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10446. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10447. tg3_writephy(tp, MII_BMCR,
  10448. BMCR_ANENABLE | BMCR_ANRESTART);
  10449. }
  10450. tg3_phy_set_wirespeed(tp);
  10451. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10452. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10453. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10454. }
  10455. skip_phy_reset:
  10456. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10457. err = tg3_init_5401phy_dsp(tp);
  10458. if (err)
  10459. return err;
  10460. err = tg3_init_5401phy_dsp(tp);
  10461. }
  10462. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10463. tp->link_config.advertising =
  10464. (ADVERTISED_1000baseT_Half |
  10465. ADVERTISED_1000baseT_Full |
  10466. ADVERTISED_Autoneg |
  10467. ADVERTISED_FIBRE);
  10468. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10469. tp->link_config.advertising &=
  10470. ~(ADVERTISED_1000baseT_Half |
  10471. ADVERTISED_1000baseT_Full);
  10472. return err;
  10473. }
  10474. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10475. {
  10476. u8 *vpd_data;
  10477. unsigned int block_end, rosize, len;
  10478. int j, i = 0;
  10479. u32 magic;
  10480. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10481. tg3_nvram_read(tp, 0x0, &magic))
  10482. goto out_no_vpd;
  10483. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10484. if (!vpd_data)
  10485. goto out_no_vpd;
  10486. if (magic == TG3_EEPROM_MAGIC) {
  10487. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10488. u32 tmp;
  10489. /* The data is in little-endian format in NVRAM.
  10490. * Use the big-endian read routines to preserve
  10491. * the byte order as it exists in NVRAM.
  10492. */
  10493. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10494. goto out_not_found;
  10495. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10496. }
  10497. } else {
  10498. ssize_t cnt;
  10499. unsigned int pos = 0;
  10500. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10501. cnt = pci_read_vpd(tp->pdev, pos,
  10502. TG3_NVM_VPD_LEN - pos,
  10503. &vpd_data[pos]);
  10504. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10505. cnt = 0;
  10506. else if (cnt < 0)
  10507. goto out_not_found;
  10508. }
  10509. if (pos != TG3_NVM_VPD_LEN)
  10510. goto out_not_found;
  10511. }
  10512. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10513. PCI_VPD_LRDT_RO_DATA);
  10514. if (i < 0)
  10515. goto out_not_found;
  10516. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10517. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10518. i += PCI_VPD_LRDT_TAG_SIZE;
  10519. if (block_end > TG3_NVM_VPD_LEN)
  10520. goto out_not_found;
  10521. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10522. PCI_VPD_RO_KEYWORD_MFR_ID);
  10523. if (j > 0) {
  10524. len = pci_vpd_info_field_size(&vpd_data[j]);
  10525. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10526. if (j + len > block_end || len != 4 ||
  10527. memcmp(&vpd_data[j], "1028", 4))
  10528. goto partno;
  10529. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10530. PCI_VPD_RO_KEYWORD_VENDOR0);
  10531. if (j < 0)
  10532. goto partno;
  10533. len = pci_vpd_info_field_size(&vpd_data[j]);
  10534. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10535. if (j + len > block_end)
  10536. goto partno;
  10537. memcpy(tp->fw_ver, &vpd_data[j], len);
  10538. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10539. }
  10540. partno:
  10541. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10542. PCI_VPD_RO_KEYWORD_PARTNO);
  10543. if (i < 0)
  10544. goto out_not_found;
  10545. len = pci_vpd_info_field_size(&vpd_data[i]);
  10546. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10547. if (len > TG3_BPN_SIZE ||
  10548. (len + i) > TG3_NVM_VPD_LEN)
  10549. goto out_not_found;
  10550. memcpy(tp->board_part_number, &vpd_data[i], len);
  10551. out_not_found:
  10552. kfree(vpd_data);
  10553. if (tp->board_part_number[0])
  10554. return;
  10555. out_no_vpd:
  10556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10557. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10558. strcpy(tp->board_part_number, "BCM5717");
  10559. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10560. strcpy(tp->board_part_number, "BCM5718");
  10561. else
  10562. goto nomatch;
  10563. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10564. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10565. strcpy(tp->board_part_number, "BCM57780");
  10566. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10567. strcpy(tp->board_part_number, "BCM57760");
  10568. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10569. strcpy(tp->board_part_number, "BCM57790");
  10570. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10571. strcpy(tp->board_part_number, "BCM57788");
  10572. else
  10573. goto nomatch;
  10574. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10575. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10576. strcpy(tp->board_part_number, "BCM57761");
  10577. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10578. strcpy(tp->board_part_number, "BCM57765");
  10579. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10580. strcpy(tp->board_part_number, "BCM57781");
  10581. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10582. strcpy(tp->board_part_number, "BCM57785");
  10583. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10584. strcpy(tp->board_part_number, "BCM57791");
  10585. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10586. strcpy(tp->board_part_number, "BCM57795");
  10587. else
  10588. goto nomatch;
  10589. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10590. strcpy(tp->board_part_number, "BCM95906");
  10591. } else {
  10592. nomatch:
  10593. strcpy(tp->board_part_number, "none");
  10594. }
  10595. }
  10596. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10597. {
  10598. u32 val;
  10599. if (tg3_nvram_read(tp, offset, &val) ||
  10600. (val & 0xfc000000) != 0x0c000000 ||
  10601. tg3_nvram_read(tp, offset + 4, &val) ||
  10602. val != 0)
  10603. return 0;
  10604. return 1;
  10605. }
  10606. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10607. {
  10608. u32 val, offset, start, ver_offset;
  10609. int i, dst_off;
  10610. bool newver = false;
  10611. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10612. tg3_nvram_read(tp, 0x4, &start))
  10613. return;
  10614. offset = tg3_nvram_logical_addr(tp, offset);
  10615. if (tg3_nvram_read(tp, offset, &val))
  10616. return;
  10617. if ((val & 0xfc000000) == 0x0c000000) {
  10618. if (tg3_nvram_read(tp, offset + 4, &val))
  10619. return;
  10620. if (val == 0)
  10621. newver = true;
  10622. }
  10623. dst_off = strlen(tp->fw_ver);
  10624. if (newver) {
  10625. if (TG3_VER_SIZE - dst_off < 16 ||
  10626. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10627. return;
  10628. offset = offset + ver_offset - start;
  10629. for (i = 0; i < 16; i += 4) {
  10630. __be32 v;
  10631. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10632. return;
  10633. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10634. }
  10635. } else {
  10636. u32 major, minor;
  10637. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10638. return;
  10639. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10640. TG3_NVM_BCVER_MAJSFT;
  10641. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10642. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10643. "v%d.%02d", major, minor);
  10644. }
  10645. }
  10646. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10647. {
  10648. u32 val, major, minor;
  10649. /* Use native endian representation */
  10650. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10651. return;
  10652. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10653. TG3_NVM_HWSB_CFG1_MAJSFT;
  10654. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10655. TG3_NVM_HWSB_CFG1_MINSFT;
  10656. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10657. }
  10658. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10659. {
  10660. u32 offset, major, minor, build;
  10661. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10662. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10663. return;
  10664. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10665. case TG3_EEPROM_SB_REVISION_0:
  10666. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10667. break;
  10668. case TG3_EEPROM_SB_REVISION_2:
  10669. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10670. break;
  10671. case TG3_EEPROM_SB_REVISION_3:
  10672. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10673. break;
  10674. case TG3_EEPROM_SB_REVISION_4:
  10675. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10676. break;
  10677. case TG3_EEPROM_SB_REVISION_5:
  10678. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10679. break;
  10680. case TG3_EEPROM_SB_REVISION_6:
  10681. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10682. break;
  10683. default:
  10684. return;
  10685. }
  10686. if (tg3_nvram_read(tp, offset, &val))
  10687. return;
  10688. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10689. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10690. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10691. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10692. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10693. if (minor > 99 || build > 26)
  10694. return;
  10695. offset = strlen(tp->fw_ver);
  10696. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10697. " v%d.%02d", major, minor);
  10698. if (build > 0) {
  10699. offset = strlen(tp->fw_ver);
  10700. if (offset < TG3_VER_SIZE - 1)
  10701. tp->fw_ver[offset] = 'a' + build - 1;
  10702. }
  10703. }
  10704. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10705. {
  10706. u32 val, offset, start;
  10707. int i, vlen;
  10708. for (offset = TG3_NVM_DIR_START;
  10709. offset < TG3_NVM_DIR_END;
  10710. offset += TG3_NVM_DIRENT_SIZE) {
  10711. if (tg3_nvram_read(tp, offset, &val))
  10712. return;
  10713. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10714. break;
  10715. }
  10716. if (offset == TG3_NVM_DIR_END)
  10717. return;
  10718. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10719. start = 0x08000000;
  10720. else if (tg3_nvram_read(tp, offset - 4, &start))
  10721. return;
  10722. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10723. !tg3_fw_img_is_valid(tp, offset) ||
  10724. tg3_nvram_read(tp, offset + 8, &val))
  10725. return;
  10726. offset += val - start;
  10727. vlen = strlen(tp->fw_ver);
  10728. tp->fw_ver[vlen++] = ',';
  10729. tp->fw_ver[vlen++] = ' ';
  10730. for (i = 0; i < 4; i++) {
  10731. __be32 v;
  10732. if (tg3_nvram_read_be32(tp, offset, &v))
  10733. return;
  10734. offset += sizeof(v);
  10735. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10736. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10737. break;
  10738. }
  10739. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10740. vlen += sizeof(v);
  10741. }
  10742. }
  10743. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10744. {
  10745. int vlen;
  10746. u32 apedata;
  10747. char *fwtype;
  10748. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10749. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10750. return;
  10751. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10752. if (apedata != APE_SEG_SIG_MAGIC)
  10753. return;
  10754. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10755. if (!(apedata & APE_FW_STATUS_READY))
  10756. return;
  10757. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10758. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10759. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10760. fwtype = "NCSI";
  10761. } else {
  10762. fwtype = "DASH";
  10763. }
  10764. vlen = strlen(tp->fw_ver);
  10765. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10766. fwtype,
  10767. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10768. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10769. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10770. (apedata & APE_FW_VERSION_BLDMSK));
  10771. }
  10772. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10773. {
  10774. u32 val;
  10775. bool vpd_vers = false;
  10776. if (tp->fw_ver[0] != 0)
  10777. vpd_vers = true;
  10778. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10779. strcat(tp->fw_ver, "sb");
  10780. return;
  10781. }
  10782. if (tg3_nvram_read(tp, 0, &val))
  10783. return;
  10784. if (val == TG3_EEPROM_MAGIC)
  10785. tg3_read_bc_ver(tp);
  10786. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10787. tg3_read_sb_ver(tp, val);
  10788. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10789. tg3_read_hwsb_ver(tp);
  10790. else
  10791. return;
  10792. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10793. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10794. goto done;
  10795. tg3_read_mgmtfw_ver(tp);
  10796. done:
  10797. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10798. }
  10799. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10800. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10801. {
  10802. dev->vlan_features |= flags;
  10803. }
  10804. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10805. {
  10806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10808. return 4096;
  10809. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10810. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10811. return 1024;
  10812. else
  10813. return 512;
  10814. }
  10815. DEFINE_PCI_DEVICE_TABLE(write_reorder_chipsets) = {
  10816. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10817. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10818. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  10819. { },
  10820. };
  10821. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10822. {
  10823. u32 misc_ctrl_reg;
  10824. u32 pci_state_reg, grc_misc_cfg;
  10825. u32 val;
  10826. u16 pci_cmd;
  10827. int err;
  10828. /* Force memory write invalidate off. If we leave it on,
  10829. * then on 5700_BX chips we have to enable a workaround.
  10830. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10831. * to match the cacheline size. The Broadcom driver have this
  10832. * workaround but turns MWI off all the times so never uses
  10833. * it. This seems to suggest that the workaround is insufficient.
  10834. */
  10835. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10836. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10837. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10838. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10839. * has the register indirect write enable bit set before
  10840. * we try to access any of the MMIO registers. It is also
  10841. * critical that the PCI-X hw workaround situation is decided
  10842. * before that as well.
  10843. */
  10844. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10845. &misc_ctrl_reg);
  10846. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10847. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10849. u32 prod_id_asic_rev;
  10850. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10851. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10852. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10853. pci_read_config_dword(tp->pdev,
  10854. TG3PCI_GEN2_PRODID_ASICREV,
  10855. &prod_id_asic_rev);
  10856. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10857. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10858. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10859. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10860. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10861. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10862. pci_read_config_dword(tp->pdev,
  10863. TG3PCI_GEN15_PRODID_ASICREV,
  10864. &prod_id_asic_rev);
  10865. else
  10866. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10867. &prod_id_asic_rev);
  10868. tp->pci_chip_rev_id = prod_id_asic_rev;
  10869. }
  10870. /* Wrong chip ID in 5752 A0. This code can be removed later
  10871. * as A0 is not in production.
  10872. */
  10873. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10874. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10875. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10876. * we need to disable memory and use config. cycles
  10877. * only to access all registers. The 5702/03 chips
  10878. * can mistakenly decode the special cycles from the
  10879. * ICH chipsets as memory write cycles, causing corruption
  10880. * of register and memory space. Only certain ICH bridges
  10881. * will drive special cycles with non-zero data during the
  10882. * address phase which can fall within the 5703's address
  10883. * range. This is not an ICH bug as the PCI spec allows
  10884. * non-zero address during special cycles. However, only
  10885. * these ICH bridges are known to drive non-zero addresses
  10886. * during special cycles.
  10887. *
  10888. * Since special cycles do not cross PCI bridges, we only
  10889. * enable this workaround if the 5703 is on the secondary
  10890. * bus of these ICH bridges.
  10891. */
  10892. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10893. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10894. static struct tg3_dev_id {
  10895. u32 vendor;
  10896. u32 device;
  10897. u32 rev;
  10898. } ich_chipsets[] = {
  10899. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10900. PCI_ANY_ID },
  10901. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10902. PCI_ANY_ID },
  10903. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10904. 0xa },
  10905. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10906. PCI_ANY_ID },
  10907. { },
  10908. };
  10909. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10910. struct pci_dev *bridge = NULL;
  10911. while (pci_id->vendor != 0) {
  10912. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10913. bridge);
  10914. if (!bridge) {
  10915. pci_id++;
  10916. continue;
  10917. }
  10918. if (pci_id->rev != PCI_ANY_ID) {
  10919. if (bridge->revision > pci_id->rev)
  10920. continue;
  10921. }
  10922. if (bridge->subordinate &&
  10923. (bridge->subordinate->number ==
  10924. tp->pdev->bus->number)) {
  10925. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10926. pci_dev_put(bridge);
  10927. break;
  10928. }
  10929. }
  10930. }
  10931. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10932. static struct tg3_dev_id {
  10933. u32 vendor;
  10934. u32 device;
  10935. } bridge_chipsets[] = {
  10936. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10937. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10938. { },
  10939. };
  10940. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10941. struct pci_dev *bridge = NULL;
  10942. while (pci_id->vendor != 0) {
  10943. bridge = pci_get_device(pci_id->vendor,
  10944. pci_id->device,
  10945. bridge);
  10946. if (!bridge) {
  10947. pci_id++;
  10948. continue;
  10949. }
  10950. if (bridge->subordinate &&
  10951. (bridge->subordinate->number <=
  10952. tp->pdev->bus->number) &&
  10953. (bridge->subordinate->subordinate >=
  10954. tp->pdev->bus->number)) {
  10955. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10956. pci_dev_put(bridge);
  10957. break;
  10958. }
  10959. }
  10960. }
  10961. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10962. * DMA addresses > 40-bit. This bridge may have other additional
  10963. * 57xx devices behind it in some 4-port NIC designs for example.
  10964. * Any tg3 device found behind the bridge will also need the 40-bit
  10965. * DMA workaround.
  10966. */
  10967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10969. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10970. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10971. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10972. } else {
  10973. struct pci_dev *bridge = NULL;
  10974. do {
  10975. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10976. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10977. bridge);
  10978. if (bridge && bridge->subordinate &&
  10979. (bridge->subordinate->number <=
  10980. tp->pdev->bus->number) &&
  10981. (bridge->subordinate->subordinate >=
  10982. tp->pdev->bus->number)) {
  10983. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10984. pci_dev_put(bridge);
  10985. break;
  10986. }
  10987. } while (bridge);
  10988. }
  10989. /* Initialize misc host control in PCI block. */
  10990. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10991. MISC_HOST_CTRL_CHIPREV);
  10992. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10993. tp->misc_host_ctrl);
  10994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10995. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10997. tp->pdev_peer = tg3_find_peer(tp);
  10998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11001. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11002. /* Intentionally exclude ASIC_REV_5906 */
  11003. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11004. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11007. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11009. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11010. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11011. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11013. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11014. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11015. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11016. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11017. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11018. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11019. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11020. /* 5700 B0 chips do not support checksumming correctly due
  11021. * to hardware bugs.
  11022. */
  11023. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11024. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11025. else {
  11026. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11027. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11028. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11029. features |= NETIF_F_IPV6_CSUM;
  11030. tp->dev->features |= features;
  11031. vlan_features_add(tp->dev, features);
  11032. }
  11033. /* Determine TSO capabilities */
  11034. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11035. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11036. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11038. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11039. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11040. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11042. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11043. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11044. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11045. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11046. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11047. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11049. tp->fw_needed = FIRMWARE_TG3TSO5;
  11050. else
  11051. tp->fw_needed = FIRMWARE_TG3TSO;
  11052. }
  11053. tp->irq_max = 1;
  11054. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11055. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11056. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11057. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11058. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11059. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11060. tp->pdev_peer == tp->pdev))
  11061. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11062. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11064. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11065. }
  11066. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11067. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11068. tp->irq_max = TG3_IRQ_MAX_VECS;
  11069. }
  11070. }
  11071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11074. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11075. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11076. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11077. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11078. }
  11079. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11080. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11081. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11082. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11083. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11084. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11085. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11086. &pci_state_reg);
  11087. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11088. if (tp->pcie_cap != 0) {
  11089. u16 lnkctl;
  11090. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11091. tp->pcie_readrq = 4096;
  11092. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11093. u16 word;
  11094. pci_read_config_word(tp->pdev,
  11095. tp->pcie_cap + PCI_EXP_LNKSTA,
  11096. &word);
  11097. switch (word & PCI_EXP_LNKSTA_CLS) {
  11098. case PCI_EXP_LNKSTA_CLS_2_5GB:
  11099. word &= PCI_EXP_LNKSTA_NLW;
  11100. word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
  11101. switch (word) {
  11102. case 2:
  11103. tp->pcie_readrq = 2048;
  11104. break;
  11105. case 4:
  11106. tp->pcie_readrq = 1024;
  11107. break;
  11108. }
  11109. break;
  11110. case PCI_EXP_LNKSTA_CLS_5_0GB:
  11111. word &= PCI_EXP_LNKSTA_NLW;
  11112. word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
  11113. switch (word) {
  11114. case 1:
  11115. tp->pcie_readrq = 2048;
  11116. break;
  11117. case 2:
  11118. tp->pcie_readrq = 1024;
  11119. break;
  11120. case 4:
  11121. tp->pcie_readrq = 512;
  11122. break;
  11123. }
  11124. }
  11125. }
  11126. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11127. pci_read_config_word(tp->pdev,
  11128. tp->pcie_cap + PCI_EXP_LNKCTL,
  11129. &lnkctl);
  11130. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11132. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11135. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11136. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11137. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11138. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11139. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11140. }
  11141. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11142. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11143. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11144. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11145. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11146. if (!tp->pcix_cap) {
  11147. dev_err(&tp->pdev->dev,
  11148. "Cannot find PCI-X capability, aborting\n");
  11149. return -EIO;
  11150. }
  11151. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11152. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11153. }
  11154. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11155. * reordering to the mailbox registers done by the host
  11156. * controller can cause major troubles. We read back from
  11157. * every mailbox register write to force the writes to be
  11158. * posted to the chip in order.
  11159. */
  11160. if (pci_dev_present(write_reorder_chipsets) &&
  11161. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11162. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11163. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11164. &tp->pci_cacheline_sz);
  11165. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11166. &tp->pci_lat_timer);
  11167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11168. tp->pci_lat_timer < 64) {
  11169. tp->pci_lat_timer = 64;
  11170. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11171. tp->pci_lat_timer);
  11172. }
  11173. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11174. /* 5700 BX chips need to have their TX producer index
  11175. * mailboxes written twice to workaround a bug.
  11176. */
  11177. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11178. /* If we are in PCI-X mode, enable register write workaround.
  11179. *
  11180. * The workaround is to use indirect register accesses
  11181. * for all chip writes not to mailbox registers.
  11182. */
  11183. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11184. u32 pm_reg;
  11185. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11186. /* The chip can have it's power management PCI config
  11187. * space registers clobbered due to this bug.
  11188. * So explicitly force the chip into D0 here.
  11189. */
  11190. pci_read_config_dword(tp->pdev,
  11191. tp->pm_cap + PCI_PM_CTRL,
  11192. &pm_reg);
  11193. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11194. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11195. pci_write_config_dword(tp->pdev,
  11196. tp->pm_cap + PCI_PM_CTRL,
  11197. pm_reg);
  11198. /* Also, force SERR#/PERR# in PCI command. */
  11199. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11200. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11201. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11202. }
  11203. }
  11204. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11205. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11206. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11207. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11208. /* Chip-specific fixup from Broadcom driver */
  11209. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11210. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11211. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11212. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11213. }
  11214. /* Default fast path register access methods */
  11215. tp->read32 = tg3_read32;
  11216. tp->write32 = tg3_write32;
  11217. tp->read32_mbox = tg3_read32;
  11218. tp->write32_mbox = tg3_write32;
  11219. tp->write32_tx_mbox = tg3_write32;
  11220. tp->write32_rx_mbox = tg3_write32;
  11221. /* Various workaround register access methods */
  11222. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11223. tp->write32 = tg3_write_indirect_reg32;
  11224. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11225. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11226. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11227. /*
  11228. * Back to back register writes can cause problems on these
  11229. * chips, the workaround is to read back all reg writes
  11230. * except those to mailbox regs.
  11231. *
  11232. * See tg3_write_indirect_reg32().
  11233. */
  11234. tp->write32 = tg3_write_flush_reg32;
  11235. }
  11236. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11237. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11238. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11239. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11240. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11241. }
  11242. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11243. tp->read32 = tg3_read_indirect_reg32;
  11244. tp->write32 = tg3_write_indirect_reg32;
  11245. tp->read32_mbox = tg3_read_indirect_mbox;
  11246. tp->write32_mbox = tg3_write_indirect_mbox;
  11247. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11248. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11249. iounmap(tp->regs);
  11250. tp->regs = NULL;
  11251. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11252. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11253. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11254. }
  11255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11256. tp->read32_mbox = tg3_read32_mbox_5906;
  11257. tp->write32_mbox = tg3_write32_mbox_5906;
  11258. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11259. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11260. }
  11261. if (tp->write32 == tg3_write_indirect_reg32 ||
  11262. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11263. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11265. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11266. /* Get eeprom hw config before calling tg3_set_power_state().
  11267. * In particular, the TG3_FLG2_IS_NIC flag must be
  11268. * determined before calling tg3_set_power_state() so that
  11269. * we know whether or not to switch out of Vaux power.
  11270. * When the flag is set, it means that GPIO1 is used for eeprom
  11271. * write protect and also implies that it is a LOM where GPIOs
  11272. * are not used to switch power.
  11273. */
  11274. tg3_get_eeprom_hw_cfg(tp);
  11275. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11276. /* Allow reads and writes to the
  11277. * APE register and memory space.
  11278. */
  11279. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11280. PCISTATE_ALLOW_APE_SHMEM_WR |
  11281. PCISTATE_ALLOW_APE_PSPACE_WR;
  11282. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11283. pci_state_reg);
  11284. }
  11285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11289. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11290. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11291. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11292. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11293. * It is also used as eeprom write protect on LOMs.
  11294. */
  11295. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11296. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11297. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11298. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11299. GRC_LCLCTRL_GPIO_OUTPUT1);
  11300. /* Unused GPIO3 must be driven as output on 5752 because there
  11301. * are no pull-up resistors on unused GPIO pins.
  11302. */
  11303. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11304. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11308. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11309. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11310. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11311. /* Turn off the debug UART. */
  11312. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11313. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11314. /* Keep VMain power. */
  11315. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11316. GRC_LCLCTRL_GPIO_OUTPUT0;
  11317. }
  11318. /* Force the chip into D0. */
  11319. err = tg3_power_up(tp);
  11320. if (err) {
  11321. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11322. return err;
  11323. }
  11324. /* Derive initial jumbo mode from MTU assigned in
  11325. * ether_setup() via the alloc_etherdev() call
  11326. */
  11327. if (tp->dev->mtu > ETH_DATA_LEN &&
  11328. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11329. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11330. /* Determine WakeOnLan speed to use. */
  11331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11332. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11333. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11334. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11335. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11336. } else {
  11337. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11338. }
  11339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11340. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11341. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11342. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11343. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11344. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11345. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11346. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11347. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11348. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11349. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11350. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11351. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11352. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11353. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11354. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11355. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11356. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11357. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11358. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11363. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11364. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11365. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11366. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11367. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11368. } else
  11369. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11370. }
  11371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11372. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11373. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11374. if (tp->phy_otp == 0)
  11375. tp->phy_otp = TG3_OTP_DEFAULT;
  11376. }
  11377. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11378. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11379. else
  11380. tp->mi_mode = MAC_MI_MODE_BASE;
  11381. tp->coalesce_mode = 0;
  11382. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11383. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11384. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11387. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11388. err = tg3_mdio_init(tp);
  11389. if (err)
  11390. return err;
  11391. /* Initialize data/descriptor byte/word swapping. */
  11392. val = tr32(GRC_MODE);
  11393. val &= GRC_MODE_HOST_STACKUP;
  11394. tw32(GRC_MODE, val | tp->grc_mode);
  11395. tg3_switch_clocks(tp);
  11396. /* Clear this out for sanity. */
  11397. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11398. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11399. &pci_state_reg);
  11400. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11401. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11402. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11403. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11404. chiprevid == CHIPREV_ID_5701_B0 ||
  11405. chiprevid == CHIPREV_ID_5701_B2 ||
  11406. chiprevid == CHIPREV_ID_5701_B5) {
  11407. void __iomem *sram_base;
  11408. /* Write some dummy words into the SRAM status block
  11409. * area, see if it reads back correctly. If the return
  11410. * value is bad, force enable the PCIX workaround.
  11411. */
  11412. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11413. writel(0x00000000, sram_base);
  11414. writel(0x00000000, sram_base + 4);
  11415. writel(0xffffffff, sram_base + 4);
  11416. if (readl(sram_base) != 0x00000000)
  11417. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11418. }
  11419. }
  11420. udelay(50);
  11421. tg3_nvram_init(tp);
  11422. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11423. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11425. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11426. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11427. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11428. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11429. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11430. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11431. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11432. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11433. HOSTCC_MODE_CLRTICK_TXBD);
  11434. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11435. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11436. tp->misc_host_ctrl);
  11437. }
  11438. /* Preserve the APE MAC_MODE bits */
  11439. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11440. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11441. else
  11442. tp->mac_mode = TG3_DEF_MAC_MODE;
  11443. /* these are limited to 10/100 only */
  11444. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11445. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11446. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11447. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11448. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11449. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11450. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11451. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11452. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11453. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11454. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11455. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11456. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11457. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11458. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11459. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11460. err = tg3_phy_probe(tp);
  11461. if (err) {
  11462. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11463. /* ... but do not return immediately ... */
  11464. tg3_mdio_fini(tp);
  11465. }
  11466. tg3_read_vpd(tp);
  11467. tg3_read_fw_ver(tp);
  11468. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11469. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11470. } else {
  11471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11472. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11473. else
  11474. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11475. }
  11476. /* 5700 {AX,BX} chips have a broken status block link
  11477. * change bit implementation, so we must use the
  11478. * status register in those cases.
  11479. */
  11480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11481. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11482. else
  11483. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11484. /* The led_ctrl is set during tg3_phy_probe, here we might
  11485. * have to force the link status polling mechanism based
  11486. * upon subsystem IDs.
  11487. */
  11488. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11490. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11491. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11492. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11493. }
  11494. /* For all SERDES we poll the MAC status register. */
  11495. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11496. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11497. else
  11498. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11499. tp->rx_offset = NET_IP_ALIGN;
  11500. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11502. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11503. tp->rx_offset = 0;
  11504. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11505. tp->rx_copy_thresh = ~(u16)0;
  11506. #endif
  11507. }
  11508. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11509. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11510. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11511. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11512. /* Increment the rx prod index on the rx std ring by at most
  11513. * 8 for these chips to workaround hw errata.
  11514. */
  11515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11518. tp->rx_std_max_post = 8;
  11519. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11520. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11521. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11522. return err;
  11523. }
  11524. #ifdef CONFIG_SPARC
  11525. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11526. {
  11527. struct net_device *dev = tp->dev;
  11528. struct pci_dev *pdev = tp->pdev;
  11529. struct device_node *dp = pci_device_to_OF_node(pdev);
  11530. const unsigned char *addr;
  11531. int len;
  11532. addr = of_get_property(dp, "local-mac-address", &len);
  11533. if (addr && len == 6) {
  11534. memcpy(dev->dev_addr, addr, 6);
  11535. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11536. return 0;
  11537. }
  11538. return -ENODEV;
  11539. }
  11540. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11541. {
  11542. struct net_device *dev = tp->dev;
  11543. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11544. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11545. return 0;
  11546. }
  11547. #endif
  11548. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11549. {
  11550. struct net_device *dev = tp->dev;
  11551. u32 hi, lo, mac_offset;
  11552. int addr_ok = 0;
  11553. #ifdef CONFIG_SPARC
  11554. if (!tg3_get_macaddr_sparc(tp))
  11555. return 0;
  11556. #endif
  11557. mac_offset = 0x7c;
  11558. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11559. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11560. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11561. mac_offset = 0xcc;
  11562. if (tg3_nvram_lock(tp))
  11563. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11564. else
  11565. tg3_nvram_unlock(tp);
  11566. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11568. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11569. mac_offset = 0xcc;
  11570. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11571. mac_offset += 0x18c;
  11572. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11573. mac_offset = 0x10;
  11574. /* First try to get it from MAC address mailbox. */
  11575. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11576. if ((hi >> 16) == 0x484b) {
  11577. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11578. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11579. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11580. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11581. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11582. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11583. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11584. /* Some old bootcode may report a 0 MAC address in SRAM */
  11585. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11586. }
  11587. if (!addr_ok) {
  11588. /* Next, try NVRAM. */
  11589. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11590. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11591. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11592. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11593. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11594. }
  11595. /* Finally just fetch it out of the MAC control regs. */
  11596. else {
  11597. hi = tr32(MAC_ADDR_0_HIGH);
  11598. lo = tr32(MAC_ADDR_0_LOW);
  11599. dev->dev_addr[5] = lo & 0xff;
  11600. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11601. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11602. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11603. dev->dev_addr[1] = hi & 0xff;
  11604. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11605. }
  11606. }
  11607. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11608. #ifdef CONFIG_SPARC
  11609. if (!tg3_get_default_macaddr_sparc(tp))
  11610. return 0;
  11611. #endif
  11612. return -EINVAL;
  11613. }
  11614. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11615. return 0;
  11616. }
  11617. #define BOUNDARY_SINGLE_CACHELINE 1
  11618. #define BOUNDARY_MULTI_CACHELINE 2
  11619. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11620. {
  11621. int cacheline_size;
  11622. u8 byte;
  11623. int goal;
  11624. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11625. if (byte == 0)
  11626. cacheline_size = 1024;
  11627. else
  11628. cacheline_size = (int) byte * 4;
  11629. /* On 5703 and later chips, the boundary bits have no
  11630. * effect.
  11631. */
  11632. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11633. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11634. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11635. goto out;
  11636. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11637. goal = BOUNDARY_MULTI_CACHELINE;
  11638. #else
  11639. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11640. goal = BOUNDARY_SINGLE_CACHELINE;
  11641. #else
  11642. goal = 0;
  11643. #endif
  11644. #endif
  11645. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11646. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11647. goto out;
  11648. }
  11649. if (!goal)
  11650. goto out;
  11651. /* PCI controllers on most RISC systems tend to disconnect
  11652. * when a device tries to burst across a cache-line boundary.
  11653. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11654. *
  11655. * Unfortunately, for PCI-E there are only limited
  11656. * write-side controls for this, and thus for reads
  11657. * we will still get the disconnects. We'll also waste
  11658. * these PCI cycles for both read and write for chips
  11659. * other than 5700 and 5701 which do not implement the
  11660. * boundary bits.
  11661. */
  11662. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11663. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11664. switch (cacheline_size) {
  11665. case 16:
  11666. case 32:
  11667. case 64:
  11668. case 128:
  11669. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11670. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11671. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11672. } else {
  11673. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11674. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11675. }
  11676. break;
  11677. case 256:
  11678. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11679. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11680. break;
  11681. default:
  11682. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11683. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11684. break;
  11685. }
  11686. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11687. switch (cacheline_size) {
  11688. case 16:
  11689. case 32:
  11690. case 64:
  11691. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11692. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11693. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11694. break;
  11695. }
  11696. /* fallthrough */
  11697. case 128:
  11698. default:
  11699. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11700. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11701. break;
  11702. }
  11703. } else {
  11704. switch (cacheline_size) {
  11705. case 16:
  11706. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11707. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11708. DMA_RWCTRL_WRITE_BNDRY_16);
  11709. break;
  11710. }
  11711. /* fallthrough */
  11712. case 32:
  11713. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11714. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11715. DMA_RWCTRL_WRITE_BNDRY_32);
  11716. break;
  11717. }
  11718. /* fallthrough */
  11719. case 64:
  11720. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11721. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11722. DMA_RWCTRL_WRITE_BNDRY_64);
  11723. break;
  11724. }
  11725. /* fallthrough */
  11726. case 128:
  11727. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11728. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11729. DMA_RWCTRL_WRITE_BNDRY_128);
  11730. break;
  11731. }
  11732. /* fallthrough */
  11733. case 256:
  11734. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11735. DMA_RWCTRL_WRITE_BNDRY_256);
  11736. break;
  11737. case 512:
  11738. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11739. DMA_RWCTRL_WRITE_BNDRY_512);
  11740. break;
  11741. case 1024:
  11742. default:
  11743. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11744. DMA_RWCTRL_WRITE_BNDRY_1024);
  11745. break;
  11746. }
  11747. }
  11748. out:
  11749. return val;
  11750. }
  11751. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11752. {
  11753. struct tg3_internal_buffer_desc test_desc;
  11754. u32 sram_dma_descs;
  11755. int i, ret;
  11756. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11757. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11758. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11759. tw32(RDMAC_STATUS, 0);
  11760. tw32(WDMAC_STATUS, 0);
  11761. tw32(BUFMGR_MODE, 0);
  11762. tw32(FTQ_RESET, 0);
  11763. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11764. test_desc.addr_lo = buf_dma & 0xffffffff;
  11765. test_desc.nic_mbuf = 0x00002100;
  11766. test_desc.len = size;
  11767. /*
  11768. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11769. * the *second* time the tg3 driver was getting loaded after an
  11770. * initial scan.
  11771. *
  11772. * Broadcom tells me:
  11773. * ...the DMA engine is connected to the GRC block and a DMA
  11774. * reset may affect the GRC block in some unpredictable way...
  11775. * The behavior of resets to individual blocks has not been tested.
  11776. *
  11777. * Broadcom noted the GRC reset will also reset all sub-components.
  11778. */
  11779. if (to_device) {
  11780. test_desc.cqid_sqid = (13 << 8) | 2;
  11781. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11782. udelay(40);
  11783. } else {
  11784. test_desc.cqid_sqid = (16 << 8) | 7;
  11785. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11786. udelay(40);
  11787. }
  11788. test_desc.flags = 0x00000005;
  11789. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11790. u32 val;
  11791. val = *(((u32 *)&test_desc) + i);
  11792. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11793. sram_dma_descs + (i * sizeof(u32)));
  11794. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11795. }
  11796. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11797. if (to_device)
  11798. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11799. else
  11800. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11801. ret = -ENODEV;
  11802. for (i = 0; i < 40; i++) {
  11803. u32 val;
  11804. if (to_device)
  11805. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11806. else
  11807. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11808. if ((val & 0xffff) == sram_dma_descs) {
  11809. ret = 0;
  11810. break;
  11811. }
  11812. udelay(100);
  11813. }
  11814. return ret;
  11815. }
  11816. #define TEST_BUFFER_SIZE 0x2000
  11817. DEFINE_PCI_DEVICE_TABLE(dma_wait_state_chipsets) = {
  11818. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11819. { },
  11820. };
  11821. static int __devinit tg3_test_dma(struct tg3 *tp)
  11822. {
  11823. dma_addr_t buf_dma;
  11824. u32 *buf, saved_dma_rwctrl;
  11825. int ret = 0;
  11826. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  11827. &buf_dma, GFP_KERNEL);
  11828. if (!buf) {
  11829. ret = -ENOMEM;
  11830. goto out_nofree;
  11831. }
  11832. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11833. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11834. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11835. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11836. goto out;
  11837. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11838. /* DMA read watermark not used on PCIE */
  11839. tp->dma_rwctrl |= 0x00180000;
  11840. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11843. tp->dma_rwctrl |= 0x003f0000;
  11844. else
  11845. tp->dma_rwctrl |= 0x003f000f;
  11846. } else {
  11847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11849. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11850. u32 read_water = 0x7;
  11851. /* If the 5704 is behind the EPB bridge, we can
  11852. * do the less restrictive ONE_DMA workaround for
  11853. * better performance.
  11854. */
  11855. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11857. tp->dma_rwctrl |= 0x8000;
  11858. else if (ccval == 0x6 || ccval == 0x7)
  11859. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11861. read_water = 4;
  11862. /* Set bit 23 to enable PCIX hw bug fix */
  11863. tp->dma_rwctrl |=
  11864. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11865. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11866. (1 << 23);
  11867. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11868. /* 5780 always in PCIX mode */
  11869. tp->dma_rwctrl |= 0x00144000;
  11870. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11871. /* 5714 always in PCIX mode */
  11872. tp->dma_rwctrl |= 0x00148000;
  11873. } else {
  11874. tp->dma_rwctrl |= 0x001b000f;
  11875. }
  11876. }
  11877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11879. tp->dma_rwctrl &= 0xfffffff0;
  11880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11882. /* Remove this if it causes problems for some boards. */
  11883. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11884. /* On 5700/5701 chips, we need to set this bit.
  11885. * Otherwise the chip will issue cacheline transactions
  11886. * to streamable DMA memory with not all the byte
  11887. * enables turned on. This is an error on several
  11888. * RISC PCI controllers, in particular sparc64.
  11889. *
  11890. * On 5703/5704 chips, this bit has been reassigned
  11891. * a different meaning. In particular, it is used
  11892. * on those chips to enable a PCI-X workaround.
  11893. */
  11894. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11895. }
  11896. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11897. #if 0
  11898. /* Unneeded, already done by tg3_get_invariants. */
  11899. tg3_switch_clocks(tp);
  11900. #endif
  11901. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11902. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11903. goto out;
  11904. /* It is best to perform DMA test with maximum write burst size
  11905. * to expose the 5700/5701 write DMA bug.
  11906. */
  11907. saved_dma_rwctrl = tp->dma_rwctrl;
  11908. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11909. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11910. while (1) {
  11911. u32 *p = buf, i;
  11912. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11913. p[i] = i;
  11914. /* Send the buffer to the chip. */
  11915. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11916. if (ret) {
  11917. dev_err(&tp->pdev->dev,
  11918. "%s: Buffer write failed. err = %d\n",
  11919. __func__, ret);
  11920. break;
  11921. }
  11922. #if 0
  11923. /* validate data reached card RAM correctly. */
  11924. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11925. u32 val;
  11926. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11927. if (le32_to_cpu(val) != p[i]) {
  11928. dev_err(&tp->pdev->dev,
  11929. "%s: Buffer corrupted on device! "
  11930. "(%d != %d)\n", __func__, val, i);
  11931. /* ret = -ENODEV here? */
  11932. }
  11933. p[i] = 0;
  11934. }
  11935. #endif
  11936. /* Now read it back. */
  11937. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11938. if (ret) {
  11939. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11940. "err = %d\n", __func__, ret);
  11941. break;
  11942. }
  11943. /* Verify it. */
  11944. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11945. if (p[i] == i)
  11946. continue;
  11947. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11948. DMA_RWCTRL_WRITE_BNDRY_16) {
  11949. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11950. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11951. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11952. break;
  11953. } else {
  11954. dev_err(&tp->pdev->dev,
  11955. "%s: Buffer corrupted on read back! "
  11956. "(%d != %d)\n", __func__, p[i], i);
  11957. ret = -ENODEV;
  11958. goto out;
  11959. }
  11960. }
  11961. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11962. /* Success. */
  11963. ret = 0;
  11964. break;
  11965. }
  11966. }
  11967. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11968. DMA_RWCTRL_WRITE_BNDRY_16) {
  11969. /* DMA test passed without adjusting DMA boundary,
  11970. * now look for chipsets that are known to expose the
  11971. * DMA bug without failing the test.
  11972. */
  11973. if (pci_dev_present(dma_wait_state_chipsets)) {
  11974. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11975. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11976. } else {
  11977. /* Safe to use the calculated DMA boundary. */
  11978. tp->dma_rwctrl = saved_dma_rwctrl;
  11979. }
  11980. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11981. }
  11982. out:
  11983. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  11984. out_nofree:
  11985. return ret;
  11986. }
  11987. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11988. {
  11989. tp->link_config.advertising =
  11990. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11991. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11992. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11993. ADVERTISED_Autoneg | ADVERTISED_MII);
  11994. tp->link_config.speed = SPEED_INVALID;
  11995. tp->link_config.duplex = DUPLEX_INVALID;
  11996. tp->link_config.autoneg = AUTONEG_ENABLE;
  11997. tp->link_config.active_speed = SPEED_INVALID;
  11998. tp->link_config.active_duplex = DUPLEX_INVALID;
  11999. tp->link_config.orig_speed = SPEED_INVALID;
  12000. tp->link_config.orig_duplex = DUPLEX_INVALID;
  12001. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  12002. }
  12003. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12004. {
  12005. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12006. tp->bufmgr_config.mbuf_read_dma_low_water =
  12007. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12008. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12009. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12010. tp->bufmgr_config.mbuf_high_water =
  12011. DEFAULT_MB_HIGH_WATER_57765;
  12012. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12013. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12014. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12015. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12016. tp->bufmgr_config.mbuf_high_water_jumbo =
  12017. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12018. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12019. tp->bufmgr_config.mbuf_read_dma_low_water =
  12020. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12021. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12022. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12023. tp->bufmgr_config.mbuf_high_water =
  12024. DEFAULT_MB_HIGH_WATER_5705;
  12025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12026. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12027. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12028. tp->bufmgr_config.mbuf_high_water =
  12029. DEFAULT_MB_HIGH_WATER_5906;
  12030. }
  12031. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12032. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12033. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12034. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12035. tp->bufmgr_config.mbuf_high_water_jumbo =
  12036. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12037. } else {
  12038. tp->bufmgr_config.mbuf_read_dma_low_water =
  12039. DEFAULT_MB_RDMA_LOW_WATER;
  12040. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12041. DEFAULT_MB_MACRX_LOW_WATER;
  12042. tp->bufmgr_config.mbuf_high_water =
  12043. DEFAULT_MB_HIGH_WATER;
  12044. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12045. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12046. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12047. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12048. tp->bufmgr_config.mbuf_high_water_jumbo =
  12049. DEFAULT_MB_HIGH_WATER_JUMBO;
  12050. }
  12051. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12052. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12053. }
  12054. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12055. {
  12056. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12057. case TG3_PHY_ID_BCM5400: return "5400";
  12058. case TG3_PHY_ID_BCM5401: return "5401";
  12059. case TG3_PHY_ID_BCM5411: return "5411";
  12060. case TG3_PHY_ID_BCM5701: return "5701";
  12061. case TG3_PHY_ID_BCM5703: return "5703";
  12062. case TG3_PHY_ID_BCM5704: return "5704";
  12063. case TG3_PHY_ID_BCM5705: return "5705";
  12064. case TG3_PHY_ID_BCM5750: return "5750";
  12065. case TG3_PHY_ID_BCM5752: return "5752";
  12066. case TG3_PHY_ID_BCM5714: return "5714";
  12067. case TG3_PHY_ID_BCM5780: return "5780";
  12068. case TG3_PHY_ID_BCM5755: return "5755";
  12069. case TG3_PHY_ID_BCM5787: return "5787";
  12070. case TG3_PHY_ID_BCM5784: return "5784";
  12071. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12072. case TG3_PHY_ID_BCM5906: return "5906";
  12073. case TG3_PHY_ID_BCM5761: return "5761";
  12074. case TG3_PHY_ID_BCM5718C: return "5718C";
  12075. case TG3_PHY_ID_BCM5718S: return "5718S";
  12076. case TG3_PHY_ID_BCM57765: return "57765";
  12077. case TG3_PHY_ID_BCM5719C: return "5719C";
  12078. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12079. case 0: return "serdes";
  12080. default: return "unknown";
  12081. }
  12082. }
  12083. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12084. {
  12085. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12086. strcpy(str, "PCI Express");
  12087. return str;
  12088. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12089. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12090. strcpy(str, "PCIX:");
  12091. if ((clock_ctrl == 7) ||
  12092. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12093. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12094. strcat(str, "133MHz");
  12095. else if (clock_ctrl == 0)
  12096. strcat(str, "33MHz");
  12097. else if (clock_ctrl == 2)
  12098. strcat(str, "50MHz");
  12099. else if (clock_ctrl == 4)
  12100. strcat(str, "66MHz");
  12101. else if (clock_ctrl == 6)
  12102. strcat(str, "100MHz");
  12103. } else {
  12104. strcpy(str, "PCI:");
  12105. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12106. strcat(str, "66MHz");
  12107. else
  12108. strcat(str, "33MHz");
  12109. }
  12110. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12111. strcat(str, ":32-bit");
  12112. else
  12113. strcat(str, ":64-bit");
  12114. return str;
  12115. }
  12116. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12117. {
  12118. struct pci_dev *peer;
  12119. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12120. for (func = 0; func < 8; func++) {
  12121. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12122. if (peer && peer != tp->pdev)
  12123. break;
  12124. pci_dev_put(peer);
  12125. }
  12126. /* 5704 can be configured in single-port mode, set peer to
  12127. * tp->pdev in that case.
  12128. */
  12129. if (!peer) {
  12130. peer = tp->pdev;
  12131. return peer;
  12132. }
  12133. /*
  12134. * We don't need to keep the refcount elevated; there's no way
  12135. * to remove one half of this device without removing the other
  12136. */
  12137. pci_dev_put(peer);
  12138. return peer;
  12139. }
  12140. static void __devinit tg3_init_coal(struct tg3 *tp)
  12141. {
  12142. struct ethtool_coalesce *ec = &tp->coal;
  12143. memset(ec, 0, sizeof(*ec));
  12144. ec->cmd = ETHTOOL_GCOALESCE;
  12145. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12146. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12147. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12148. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12149. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12150. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12151. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12152. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12153. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12154. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12155. HOSTCC_MODE_CLRTICK_TXBD)) {
  12156. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12157. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12158. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12159. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12160. }
  12161. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12162. ec->rx_coalesce_usecs_irq = 0;
  12163. ec->tx_coalesce_usecs_irq = 0;
  12164. ec->stats_block_coalesce_usecs = 0;
  12165. }
  12166. }
  12167. static const struct net_device_ops tg3_netdev_ops = {
  12168. .ndo_open = tg3_open,
  12169. .ndo_stop = tg3_close,
  12170. .ndo_start_xmit = tg3_start_xmit,
  12171. .ndo_get_stats64 = tg3_get_stats64,
  12172. .ndo_validate_addr = eth_validate_addr,
  12173. .ndo_set_multicast_list = tg3_set_rx_mode,
  12174. .ndo_set_mac_address = tg3_set_mac_addr,
  12175. .ndo_do_ioctl = tg3_ioctl,
  12176. .ndo_tx_timeout = tg3_tx_timeout,
  12177. .ndo_change_mtu = tg3_change_mtu,
  12178. #ifdef CONFIG_NET_POLL_CONTROLLER
  12179. .ndo_poll_controller = tg3_poll_controller,
  12180. #endif
  12181. };
  12182. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12183. .ndo_open = tg3_open,
  12184. .ndo_stop = tg3_close,
  12185. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12186. .ndo_get_stats64 = tg3_get_stats64,
  12187. .ndo_validate_addr = eth_validate_addr,
  12188. .ndo_set_multicast_list = tg3_set_rx_mode,
  12189. .ndo_set_mac_address = tg3_set_mac_addr,
  12190. .ndo_do_ioctl = tg3_ioctl,
  12191. .ndo_tx_timeout = tg3_tx_timeout,
  12192. .ndo_change_mtu = tg3_change_mtu,
  12193. #ifdef CONFIG_NET_POLL_CONTROLLER
  12194. .ndo_poll_controller = tg3_poll_controller,
  12195. #endif
  12196. };
  12197. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12198. const struct pci_device_id *ent)
  12199. {
  12200. struct net_device *dev;
  12201. struct tg3 *tp;
  12202. int i, err, pm_cap;
  12203. u32 sndmbx, rcvmbx, intmbx;
  12204. char str[40];
  12205. u64 dma_mask, persist_dma_mask;
  12206. printk_once(KERN_INFO "%s\n", version);
  12207. err = pci_enable_device(pdev);
  12208. if (err) {
  12209. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12210. return err;
  12211. }
  12212. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12213. if (err) {
  12214. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12215. goto err_out_disable_pdev;
  12216. }
  12217. pci_set_master(pdev);
  12218. /* Find power-management capability. */
  12219. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12220. if (pm_cap == 0) {
  12221. dev_err(&pdev->dev,
  12222. "Cannot find Power Management capability, aborting\n");
  12223. err = -EIO;
  12224. goto err_out_free_res;
  12225. }
  12226. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12227. if (!dev) {
  12228. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12229. err = -ENOMEM;
  12230. goto err_out_free_res;
  12231. }
  12232. SET_NETDEV_DEV(dev, &pdev->dev);
  12233. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12234. tp = netdev_priv(dev);
  12235. tp->pdev = pdev;
  12236. tp->dev = dev;
  12237. tp->pm_cap = pm_cap;
  12238. tp->rx_mode = TG3_DEF_RX_MODE;
  12239. tp->tx_mode = TG3_DEF_TX_MODE;
  12240. if (tg3_debug > 0)
  12241. tp->msg_enable = tg3_debug;
  12242. else
  12243. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12244. /* The word/byte swap controls here control register access byte
  12245. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12246. * setting below.
  12247. */
  12248. tp->misc_host_ctrl =
  12249. MISC_HOST_CTRL_MASK_PCI_INT |
  12250. MISC_HOST_CTRL_WORD_SWAP |
  12251. MISC_HOST_CTRL_INDIR_ACCESS |
  12252. MISC_HOST_CTRL_PCISTATE_RW;
  12253. /* The NONFRM (non-frame) byte/word swap controls take effect
  12254. * on descriptor entries, anything which isn't packet data.
  12255. *
  12256. * The StrongARM chips on the board (one for tx, one for rx)
  12257. * are running in big-endian mode.
  12258. */
  12259. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12260. GRC_MODE_WSWAP_NONFRM_DATA);
  12261. #ifdef __BIG_ENDIAN
  12262. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12263. #endif
  12264. spin_lock_init(&tp->lock);
  12265. spin_lock_init(&tp->indirect_lock);
  12266. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12267. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12268. if (!tp->regs) {
  12269. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12270. err = -ENOMEM;
  12271. goto err_out_free_dev;
  12272. }
  12273. tg3_init_link_config(tp);
  12274. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12275. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12276. dev->ethtool_ops = &tg3_ethtool_ops;
  12277. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12278. dev->irq = pdev->irq;
  12279. err = tg3_get_invariants(tp);
  12280. if (err) {
  12281. dev_err(&pdev->dev,
  12282. "Problem fetching invariants of chip, aborting\n");
  12283. goto err_out_iounmap;
  12284. }
  12285. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12286. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12287. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12288. dev->netdev_ops = &tg3_netdev_ops;
  12289. else
  12290. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12291. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12292. * device behind the EPB cannot support DMA addresses > 40-bit.
  12293. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12294. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12295. * do DMA address check in tg3_start_xmit().
  12296. */
  12297. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12298. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12299. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12300. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12301. #ifdef CONFIG_HIGHMEM
  12302. dma_mask = DMA_BIT_MASK(64);
  12303. #endif
  12304. } else
  12305. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12306. /* Configure DMA attributes. */
  12307. if (dma_mask > DMA_BIT_MASK(32)) {
  12308. err = pci_set_dma_mask(pdev, dma_mask);
  12309. if (!err) {
  12310. dev->features |= NETIF_F_HIGHDMA;
  12311. err = pci_set_consistent_dma_mask(pdev,
  12312. persist_dma_mask);
  12313. if (err < 0) {
  12314. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12315. "DMA for consistent allocations\n");
  12316. goto err_out_iounmap;
  12317. }
  12318. }
  12319. }
  12320. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12321. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12322. if (err) {
  12323. dev_err(&pdev->dev,
  12324. "No usable DMA configuration, aborting\n");
  12325. goto err_out_iounmap;
  12326. }
  12327. }
  12328. tg3_init_bufmgr_config(tp);
  12329. /* Selectively allow TSO based on operating conditions */
  12330. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12331. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12332. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12333. else {
  12334. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12335. tp->fw_needed = NULL;
  12336. }
  12337. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12338. tp->fw_needed = FIRMWARE_TG3;
  12339. /* TSO is on by default on chips that support hardware TSO.
  12340. * Firmware TSO on older chips gives lower performance, so it
  12341. * is off by default, but can be enabled using ethtool.
  12342. */
  12343. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12344. (dev->features & NETIF_F_IP_CSUM)) {
  12345. dev->features |= NETIF_F_TSO;
  12346. vlan_features_add(dev, NETIF_F_TSO);
  12347. }
  12348. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12349. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12350. if (dev->features & NETIF_F_IPV6_CSUM) {
  12351. dev->features |= NETIF_F_TSO6;
  12352. vlan_features_add(dev, NETIF_F_TSO6);
  12353. }
  12354. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12356. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12357. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12360. dev->features |= NETIF_F_TSO_ECN;
  12361. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12362. }
  12363. }
  12364. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12365. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12366. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12367. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12368. tp->rx_pending = 63;
  12369. }
  12370. err = tg3_get_device_address(tp);
  12371. if (err) {
  12372. dev_err(&pdev->dev,
  12373. "Could not obtain valid ethernet address, aborting\n");
  12374. goto err_out_iounmap;
  12375. }
  12376. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12377. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12378. if (!tp->aperegs) {
  12379. dev_err(&pdev->dev,
  12380. "Cannot map APE registers, aborting\n");
  12381. err = -ENOMEM;
  12382. goto err_out_iounmap;
  12383. }
  12384. tg3_ape_lock_init(tp);
  12385. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12386. tg3_read_dash_ver(tp);
  12387. }
  12388. /*
  12389. * Reset chip in case UNDI or EFI driver did not shutdown
  12390. * DMA self test will enable WDMAC and we'll see (spurious)
  12391. * pending DMA on the PCI bus at that point.
  12392. */
  12393. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12394. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12395. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12396. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12397. }
  12398. err = tg3_test_dma(tp);
  12399. if (err) {
  12400. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12401. goto err_out_apeunmap;
  12402. }
  12403. /* flow control autonegotiation is default behavior */
  12404. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12405. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12406. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12407. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12408. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12409. for (i = 0; i < tp->irq_max; i++) {
  12410. struct tg3_napi *tnapi = &tp->napi[i];
  12411. tnapi->tp = tp;
  12412. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12413. tnapi->int_mbox = intmbx;
  12414. if (i < 4)
  12415. intmbx += 0x8;
  12416. else
  12417. intmbx += 0x4;
  12418. tnapi->consmbox = rcvmbx;
  12419. tnapi->prodmbox = sndmbx;
  12420. if (i)
  12421. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12422. else
  12423. tnapi->coal_now = HOSTCC_MODE_NOW;
  12424. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12425. break;
  12426. /*
  12427. * If we support MSIX, we'll be using RSS. If we're using
  12428. * RSS, the first vector only handles link interrupts and the
  12429. * remaining vectors handle rx and tx interrupts. Reuse the
  12430. * mailbox values for the next iteration. The values we setup
  12431. * above are still useful for the single vectored mode.
  12432. */
  12433. if (!i)
  12434. continue;
  12435. rcvmbx += 0x8;
  12436. if (sndmbx & 0x4)
  12437. sndmbx -= 0x4;
  12438. else
  12439. sndmbx += 0xc;
  12440. }
  12441. tg3_init_coal(tp);
  12442. pci_set_drvdata(pdev, dev);
  12443. err = register_netdev(dev);
  12444. if (err) {
  12445. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12446. goto err_out_apeunmap;
  12447. }
  12448. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12449. tp->board_part_number,
  12450. tp->pci_chip_rev_id,
  12451. tg3_bus_string(tp, str),
  12452. dev->dev_addr);
  12453. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12454. struct phy_device *phydev;
  12455. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12456. netdev_info(dev,
  12457. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12458. phydev->drv->name, dev_name(&phydev->dev));
  12459. } else {
  12460. char *ethtype;
  12461. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12462. ethtype = "10/100Base-TX";
  12463. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12464. ethtype = "1000Base-SX";
  12465. else
  12466. ethtype = "10/100/1000Base-T";
  12467. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12468. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12469. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12470. }
  12471. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12472. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12473. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12474. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12475. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12476. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12477. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12478. tp->dma_rwctrl,
  12479. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12480. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12481. return 0;
  12482. err_out_apeunmap:
  12483. if (tp->aperegs) {
  12484. iounmap(tp->aperegs);
  12485. tp->aperegs = NULL;
  12486. }
  12487. err_out_iounmap:
  12488. if (tp->regs) {
  12489. iounmap(tp->regs);
  12490. tp->regs = NULL;
  12491. }
  12492. err_out_free_dev:
  12493. free_netdev(dev);
  12494. err_out_free_res:
  12495. pci_release_regions(pdev);
  12496. err_out_disable_pdev:
  12497. pci_disable_device(pdev);
  12498. pci_set_drvdata(pdev, NULL);
  12499. return err;
  12500. }
  12501. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12502. {
  12503. struct net_device *dev = pci_get_drvdata(pdev);
  12504. if (dev) {
  12505. struct tg3 *tp = netdev_priv(dev);
  12506. if (tp->fw)
  12507. release_firmware(tp->fw);
  12508. cancel_work_sync(&tp->reset_task);
  12509. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12510. tg3_phy_fini(tp);
  12511. tg3_mdio_fini(tp);
  12512. }
  12513. unregister_netdev(dev);
  12514. if (tp->aperegs) {
  12515. iounmap(tp->aperegs);
  12516. tp->aperegs = NULL;
  12517. }
  12518. if (tp->regs) {
  12519. iounmap(tp->regs);
  12520. tp->regs = NULL;
  12521. }
  12522. free_netdev(dev);
  12523. pci_release_regions(pdev);
  12524. pci_disable_device(pdev);
  12525. pci_set_drvdata(pdev, NULL);
  12526. }
  12527. }
  12528. #ifdef CONFIG_PM_SLEEP
  12529. static int tg3_suspend(struct device *device)
  12530. {
  12531. struct pci_dev *pdev = to_pci_dev(device);
  12532. struct net_device *dev = pci_get_drvdata(pdev);
  12533. struct tg3 *tp = netdev_priv(dev);
  12534. int err;
  12535. if (!netif_running(dev))
  12536. return 0;
  12537. flush_work_sync(&tp->reset_task);
  12538. tg3_phy_stop(tp);
  12539. tg3_netif_stop(tp);
  12540. del_timer_sync(&tp->timer);
  12541. tg3_full_lock(tp, 1);
  12542. tg3_disable_ints(tp);
  12543. tg3_full_unlock(tp);
  12544. netif_device_detach(dev);
  12545. tg3_full_lock(tp, 0);
  12546. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12547. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12548. tg3_full_unlock(tp);
  12549. err = tg3_power_down_prepare(tp);
  12550. if (err) {
  12551. int err2;
  12552. tg3_full_lock(tp, 0);
  12553. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12554. err2 = tg3_restart_hw(tp, 1);
  12555. if (err2)
  12556. goto out;
  12557. tp->timer.expires = jiffies + tp->timer_offset;
  12558. add_timer(&tp->timer);
  12559. netif_device_attach(dev);
  12560. tg3_netif_start(tp);
  12561. out:
  12562. tg3_full_unlock(tp);
  12563. if (!err2)
  12564. tg3_phy_start(tp);
  12565. }
  12566. return err;
  12567. }
  12568. static int tg3_resume(struct device *device)
  12569. {
  12570. struct pci_dev *pdev = to_pci_dev(device);
  12571. struct net_device *dev = pci_get_drvdata(pdev);
  12572. struct tg3 *tp = netdev_priv(dev);
  12573. int err;
  12574. if (!netif_running(dev))
  12575. return 0;
  12576. netif_device_attach(dev);
  12577. tg3_full_lock(tp, 0);
  12578. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12579. err = tg3_restart_hw(tp, 1);
  12580. if (err)
  12581. goto out;
  12582. tp->timer.expires = jiffies + tp->timer_offset;
  12583. add_timer(&tp->timer);
  12584. tg3_netif_start(tp);
  12585. out:
  12586. tg3_full_unlock(tp);
  12587. if (!err)
  12588. tg3_phy_start(tp);
  12589. return err;
  12590. }
  12591. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12592. #define TG3_PM_OPS (&tg3_pm_ops)
  12593. #else
  12594. #define TG3_PM_OPS NULL
  12595. #endif /* CONFIG_PM_SLEEP */
  12596. static struct pci_driver tg3_driver = {
  12597. .name = DRV_MODULE_NAME,
  12598. .id_table = tg3_pci_tbl,
  12599. .probe = tg3_init_one,
  12600. .remove = __devexit_p(tg3_remove_one),
  12601. .driver.pm = TG3_PM_OPS,
  12602. };
  12603. static int __init tg3_init(void)
  12604. {
  12605. return pci_register_driver(&tg3_driver);
  12606. }
  12607. static void __exit tg3_cleanup(void)
  12608. {
  12609. pci_unregister_driver(&tg3_driver);
  12610. }
  12611. module_init(tg3_init);
  12612. module_exit(tg3_cleanup);