fec.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557
  1. /*
  2. * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
  3. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
  4. *
  5. * Right now, I am very wasteful with the buffers. I allocate memory
  6. * pages and then divide them into 2K frame buffers. This way I know I
  7. * have buffers large enough to hold one frame within one buffer descriptor.
  8. * Once I get this working, I will use 64 or 128 byte CPM buffers, which
  9. * will be much more memory efficient and will easily handle lots of
  10. * small packets.
  11. *
  12. * Much better multiple PHY support by Magnus Damm.
  13. * Copyright (c) 2000 Ericsson Radio Systems AB.
  14. *
  15. * Support for FEC controller of ColdFire processors.
  16. * Copyright (c) 2001-2005 Greg Ungerer (gerg@snapgear.com)
  17. *
  18. * Bug fixes and cleanup by Philippe De Muyter (phdm@macqel.be)
  19. * Copyright (c) 2004-2006 Macq Electronique SA.
  20. *
  21. * Copyright (C) 2010 Freescale Semiconductor, Inc.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/string.h>
  26. #include <linux/ptrace.h>
  27. #include <linux/errno.h>
  28. #include <linux/ioport.h>
  29. #include <linux/slab.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/delay.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/etherdevice.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/bitops.h>
  40. #include <linux/io.h>
  41. #include <linux/irq.h>
  42. #include <linux/clk.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/phy.h>
  45. #include <linux/fec.h>
  46. #include <asm/cacheflush.h>
  47. #ifndef CONFIG_ARM
  48. #include <asm/coldfire.h>
  49. #include <asm/mcfsim.h>
  50. #endif
  51. #include "fec.h"
  52. #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  53. #define FEC_ALIGNMENT 0xf
  54. #else
  55. #define FEC_ALIGNMENT 0x3
  56. #endif
  57. #define DRIVER_NAME "fec"
  58. /* Controller is ENET-MAC */
  59. #define FEC_QUIRK_ENET_MAC (1 << 0)
  60. /* Controller needs driver to swap frame */
  61. #define FEC_QUIRK_SWAP_FRAME (1 << 1)
  62. static struct platform_device_id fec_devtype[] = {
  63. {
  64. .name = DRIVER_NAME,
  65. .driver_data = 0,
  66. }, {
  67. .name = "imx28-fec",
  68. .driver_data = FEC_QUIRK_ENET_MAC | FEC_QUIRK_SWAP_FRAME,
  69. },
  70. { }
  71. };
  72. static unsigned char macaddr[ETH_ALEN];
  73. module_param_array(macaddr, byte, NULL, 0);
  74. MODULE_PARM_DESC(macaddr, "FEC Ethernet MAC address");
  75. #if defined(CONFIG_M5272)
  76. /*
  77. * Some hardware gets it MAC address out of local flash memory.
  78. * if this is non-zero then assume it is the address to get MAC from.
  79. */
  80. #if defined(CONFIG_NETtel)
  81. #define FEC_FLASHMAC 0xf0006006
  82. #elif defined(CONFIG_GILBARCONAP) || defined(CONFIG_SCALES)
  83. #define FEC_FLASHMAC 0xf0006000
  84. #elif defined(CONFIG_CANCam)
  85. #define FEC_FLASHMAC 0xf0020000
  86. #elif defined (CONFIG_M5272C3)
  87. #define FEC_FLASHMAC (0xffe04000 + 4)
  88. #elif defined(CONFIG_MOD5272)
  89. #define FEC_FLASHMAC 0xffc0406b
  90. #else
  91. #define FEC_FLASHMAC 0
  92. #endif
  93. #endif /* CONFIG_M5272 */
  94. /* The number of Tx and Rx buffers. These are allocated from the page
  95. * pool. The code may assume these are power of two, so it it best
  96. * to keep them that size.
  97. * We don't need to allocate pages for the transmitter. We just use
  98. * the skbuffer directly.
  99. */
  100. #define FEC_ENET_RX_PAGES 8
  101. #define FEC_ENET_RX_FRSIZE 2048
  102. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  103. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  104. #define FEC_ENET_TX_FRSIZE 2048
  105. #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
  106. #define TX_RING_SIZE 16 /* Must be power of two */
  107. #define TX_RING_MOD_MASK 15 /* for this to work */
  108. #if (((RX_RING_SIZE + TX_RING_SIZE) * 8) > PAGE_SIZE)
  109. #error "FEC: descriptor ring size constants too large"
  110. #endif
  111. /* Interrupt events/masks. */
  112. #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
  113. #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
  114. #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
  115. #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
  116. #define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
  117. #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
  118. #define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
  119. #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
  120. #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
  121. #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
  122. #define FEC_DEFAULT_IMASK (FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII)
  123. /* The FEC stores dest/src/type, data, and checksum for receive packets.
  124. */
  125. #define PKT_MAXBUF_SIZE 1518
  126. #define PKT_MINBUF_SIZE 64
  127. #define PKT_MAXBLR_SIZE 1520
  128. /*
  129. * The 5270/5271/5280/5282/532x RX control register also contains maximum frame
  130. * size bits. Other FEC hardware does not, so we need to take that into
  131. * account when setting it.
  132. */
  133. #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
  134. defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
  135. defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  136. #define OPT_FRAME_SIZE (PKT_MAXBUF_SIZE << 16)
  137. #else
  138. #define OPT_FRAME_SIZE 0
  139. #endif
  140. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  141. * tx_bd_base always point to the base of the buffer descriptors. The
  142. * cur_rx and cur_tx point to the currently available buffer.
  143. * The dirty_tx tracks the current buffer that is being sent by the
  144. * controller. The cur_tx and dirty_tx are equal under both completely
  145. * empty and completely full conditions. The empty/ready indicator in
  146. * the buffer descriptor determines the actual condition.
  147. */
  148. struct fec_enet_private {
  149. /* Hardware registers of the FEC device */
  150. void __iomem *hwp;
  151. struct net_device *netdev;
  152. struct clk *clk;
  153. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  154. unsigned char *tx_bounce[TX_RING_SIZE];
  155. struct sk_buff* tx_skbuff[TX_RING_SIZE];
  156. struct sk_buff* rx_skbuff[RX_RING_SIZE];
  157. ushort skb_cur;
  158. ushort skb_dirty;
  159. /* CPM dual port RAM relative addresses */
  160. dma_addr_t bd_dma;
  161. /* Address of Rx and Tx buffers */
  162. struct bufdesc *rx_bd_base;
  163. struct bufdesc *tx_bd_base;
  164. /* The next free ring entry */
  165. struct bufdesc *cur_rx, *cur_tx;
  166. /* The ring entries to be free()ed */
  167. struct bufdesc *dirty_tx;
  168. uint tx_full;
  169. /* hold while accessing the HW like ringbuffer for tx/rx but not MAC */
  170. spinlock_t hw_lock;
  171. struct platform_device *pdev;
  172. int opened;
  173. /* Phylib and MDIO interface */
  174. struct mii_bus *mii_bus;
  175. struct phy_device *phy_dev;
  176. int mii_timeout;
  177. uint phy_speed;
  178. phy_interface_t phy_interface;
  179. int link;
  180. int full_duplex;
  181. struct completion mdio_done;
  182. };
  183. static irqreturn_t fec_enet_interrupt(int irq, void * dev_id);
  184. static void fec_enet_tx(struct net_device *dev);
  185. static void fec_enet_rx(struct net_device *dev);
  186. static int fec_enet_close(struct net_device *dev);
  187. static void fec_restart(struct net_device *dev, int duplex);
  188. static void fec_stop(struct net_device *dev);
  189. /* FEC MII MMFR bits definition */
  190. #define FEC_MMFR_ST (1 << 30)
  191. #define FEC_MMFR_OP_READ (2 << 28)
  192. #define FEC_MMFR_OP_WRITE (1 << 28)
  193. #define FEC_MMFR_PA(v) ((v & 0x1f) << 23)
  194. #define FEC_MMFR_RA(v) ((v & 0x1f) << 18)
  195. #define FEC_MMFR_TA (2 << 16)
  196. #define FEC_MMFR_DATA(v) (v & 0xffff)
  197. #define FEC_MII_TIMEOUT 1000 /* us */
  198. /* Transmitter timeout */
  199. #define TX_TIMEOUT (2 * HZ)
  200. static void *swap_buffer(void *bufaddr, int len)
  201. {
  202. int i;
  203. unsigned int *buf = bufaddr;
  204. for (i = 0; i < (len + 3) / 4; i++, buf++)
  205. *buf = cpu_to_be32(*buf);
  206. return bufaddr;
  207. }
  208. static netdev_tx_t
  209. fec_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  210. {
  211. struct fec_enet_private *fep = netdev_priv(dev);
  212. const struct platform_device_id *id_entry =
  213. platform_get_device_id(fep->pdev);
  214. struct bufdesc *bdp;
  215. void *bufaddr;
  216. unsigned short status;
  217. unsigned long flags;
  218. if (!fep->link) {
  219. /* Link is down or autonegotiation is in progress. */
  220. return NETDEV_TX_BUSY;
  221. }
  222. spin_lock_irqsave(&fep->hw_lock, flags);
  223. /* Fill in a Tx ring entry */
  224. bdp = fep->cur_tx;
  225. status = bdp->cbd_sc;
  226. if (status & BD_ENET_TX_READY) {
  227. /* Ooops. All transmit buffers are full. Bail out.
  228. * This should not happen, since dev->tbusy should be set.
  229. */
  230. printk("%s: tx queue full!.\n", dev->name);
  231. spin_unlock_irqrestore(&fep->hw_lock, flags);
  232. return NETDEV_TX_BUSY;
  233. }
  234. /* Clear all of the status flags */
  235. status &= ~BD_ENET_TX_STATS;
  236. /* Set buffer length and buffer pointer */
  237. bufaddr = skb->data;
  238. bdp->cbd_datlen = skb->len;
  239. /*
  240. * On some FEC implementations data must be aligned on
  241. * 4-byte boundaries. Use bounce buffers to copy data
  242. * and get it aligned. Ugh.
  243. */
  244. if (((unsigned long) bufaddr) & FEC_ALIGNMENT) {
  245. unsigned int index;
  246. index = bdp - fep->tx_bd_base;
  247. memcpy(fep->tx_bounce[index], (void *)skb->data, skb->len);
  248. bufaddr = fep->tx_bounce[index];
  249. }
  250. /*
  251. * Some design made an incorrect assumption on endian mode of
  252. * the system that it's running on. As the result, driver has to
  253. * swap every frame going to and coming from the controller.
  254. */
  255. if (id_entry->driver_data & FEC_QUIRK_SWAP_FRAME)
  256. swap_buffer(bufaddr, skb->len);
  257. /* Save skb pointer */
  258. fep->tx_skbuff[fep->skb_cur] = skb;
  259. dev->stats.tx_bytes += skb->len;
  260. fep->skb_cur = (fep->skb_cur+1) & TX_RING_MOD_MASK;
  261. /* Push the data cache so the CPM does not get stale memory
  262. * data.
  263. */
  264. bdp->cbd_bufaddr = dma_map_single(&dev->dev, bufaddr,
  265. FEC_ENET_TX_FRSIZE, DMA_TO_DEVICE);
  266. /* Send it on its way. Tell FEC it's ready, interrupt when done,
  267. * it's the last BD of the frame, and to put the CRC on the end.
  268. */
  269. status |= (BD_ENET_TX_READY | BD_ENET_TX_INTR
  270. | BD_ENET_TX_LAST | BD_ENET_TX_TC);
  271. bdp->cbd_sc = status;
  272. /* Trigger transmission start */
  273. writel(0, fep->hwp + FEC_X_DES_ACTIVE);
  274. /* If this was the last BD in the ring, start at the beginning again. */
  275. if (status & BD_ENET_TX_WRAP)
  276. bdp = fep->tx_bd_base;
  277. else
  278. bdp++;
  279. if (bdp == fep->dirty_tx) {
  280. fep->tx_full = 1;
  281. netif_stop_queue(dev);
  282. }
  283. fep->cur_tx = bdp;
  284. spin_unlock_irqrestore(&fep->hw_lock, flags);
  285. return NETDEV_TX_OK;
  286. }
  287. static void
  288. fec_timeout(struct net_device *dev)
  289. {
  290. struct fec_enet_private *fep = netdev_priv(dev);
  291. dev->stats.tx_errors++;
  292. fec_restart(dev, fep->full_duplex);
  293. netif_wake_queue(dev);
  294. }
  295. static irqreturn_t
  296. fec_enet_interrupt(int irq, void * dev_id)
  297. {
  298. struct net_device *dev = dev_id;
  299. struct fec_enet_private *fep = netdev_priv(dev);
  300. uint int_events;
  301. irqreturn_t ret = IRQ_NONE;
  302. do {
  303. int_events = readl(fep->hwp + FEC_IEVENT);
  304. writel(int_events, fep->hwp + FEC_IEVENT);
  305. if (int_events & FEC_ENET_RXF) {
  306. ret = IRQ_HANDLED;
  307. fec_enet_rx(dev);
  308. }
  309. /* Transmit OK, or non-fatal error. Update the buffer
  310. * descriptors. FEC handles all errors, we just discover
  311. * them as part of the transmit process.
  312. */
  313. if (int_events & FEC_ENET_TXF) {
  314. ret = IRQ_HANDLED;
  315. fec_enet_tx(dev);
  316. }
  317. if (int_events & FEC_ENET_MII) {
  318. ret = IRQ_HANDLED;
  319. complete(&fep->mdio_done);
  320. }
  321. } while (int_events);
  322. return ret;
  323. }
  324. static void
  325. fec_enet_tx(struct net_device *dev)
  326. {
  327. struct fec_enet_private *fep;
  328. struct bufdesc *bdp;
  329. unsigned short status;
  330. struct sk_buff *skb;
  331. fep = netdev_priv(dev);
  332. spin_lock(&fep->hw_lock);
  333. bdp = fep->dirty_tx;
  334. while (((status = bdp->cbd_sc) & BD_ENET_TX_READY) == 0) {
  335. if (bdp == fep->cur_tx && fep->tx_full == 0)
  336. break;
  337. dma_unmap_single(&dev->dev, bdp->cbd_bufaddr, FEC_ENET_TX_FRSIZE, DMA_TO_DEVICE);
  338. bdp->cbd_bufaddr = 0;
  339. skb = fep->tx_skbuff[fep->skb_dirty];
  340. /* Check for errors. */
  341. if (status & (BD_ENET_TX_HB | BD_ENET_TX_LC |
  342. BD_ENET_TX_RL | BD_ENET_TX_UN |
  343. BD_ENET_TX_CSL)) {
  344. dev->stats.tx_errors++;
  345. if (status & BD_ENET_TX_HB) /* No heartbeat */
  346. dev->stats.tx_heartbeat_errors++;
  347. if (status & BD_ENET_TX_LC) /* Late collision */
  348. dev->stats.tx_window_errors++;
  349. if (status & BD_ENET_TX_RL) /* Retrans limit */
  350. dev->stats.tx_aborted_errors++;
  351. if (status & BD_ENET_TX_UN) /* Underrun */
  352. dev->stats.tx_fifo_errors++;
  353. if (status & BD_ENET_TX_CSL) /* Carrier lost */
  354. dev->stats.tx_carrier_errors++;
  355. } else {
  356. dev->stats.tx_packets++;
  357. }
  358. if (status & BD_ENET_TX_READY)
  359. printk("HEY! Enet xmit interrupt and TX_READY.\n");
  360. /* Deferred means some collisions occurred during transmit,
  361. * but we eventually sent the packet OK.
  362. */
  363. if (status & BD_ENET_TX_DEF)
  364. dev->stats.collisions++;
  365. /* Free the sk buffer associated with this last transmit */
  366. dev_kfree_skb_any(skb);
  367. fep->tx_skbuff[fep->skb_dirty] = NULL;
  368. fep->skb_dirty = (fep->skb_dirty + 1) & TX_RING_MOD_MASK;
  369. /* Update pointer to next buffer descriptor to be transmitted */
  370. if (status & BD_ENET_TX_WRAP)
  371. bdp = fep->tx_bd_base;
  372. else
  373. bdp++;
  374. /* Since we have freed up a buffer, the ring is no longer full
  375. */
  376. if (fep->tx_full) {
  377. fep->tx_full = 0;
  378. if (netif_queue_stopped(dev))
  379. netif_wake_queue(dev);
  380. }
  381. }
  382. fep->dirty_tx = bdp;
  383. spin_unlock(&fep->hw_lock);
  384. }
  385. /* During a receive, the cur_rx points to the current incoming buffer.
  386. * When we update through the ring, if the next incoming buffer has
  387. * not been given to the system, we just set the empty indicator,
  388. * effectively tossing the packet.
  389. */
  390. static void
  391. fec_enet_rx(struct net_device *dev)
  392. {
  393. struct fec_enet_private *fep = netdev_priv(dev);
  394. const struct platform_device_id *id_entry =
  395. platform_get_device_id(fep->pdev);
  396. struct bufdesc *bdp;
  397. unsigned short status;
  398. struct sk_buff *skb;
  399. ushort pkt_len;
  400. __u8 *data;
  401. #ifdef CONFIG_M532x
  402. flush_cache_all();
  403. #endif
  404. spin_lock(&fep->hw_lock);
  405. /* First, grab all of the stats for the incoming packet.
  406. * These get messed up if we get called due to a busy condition.
  407. */
  408. bdp = fep->cur_rx;
  409. while (!((status = bdp->cbd_sc) & BD_ENET_RX_EMPTY)) {
  410. /* Since we have allocated space to hold a complete frame,
  411. * the last indicator should be set.
  412. */
  413. if ((status & BD_ENET_RX_LAST) == 0)
  414. printk("FEC ENET: rcv is not +last\n");
  415. if (!fep->opened)
  416. goto rx_processing_done;
  417. /* Check for errors. */
  418. if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
  419. BD_ENET_RX_CR | BD_ENET_RX_OV)) {
  420. dev->stats.rx_errors++;
  421. if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH)) {
  422. /* Frame too long or too short. */
  423. dev->stats.rx_length_errors++;
  424. }
  425. if (status & BD_ENET_RX_NO) /* Frame alignment */
  426. dev->stats.rx_frame_errors++;
  427. if (status & BD_ENET_RX_CR) /* CRC Error */
  428. dev->stats.rx_crc_errors++;
  429. if (status & BD_ENET_RX_OV) /* FIFO overrun */
  430. dev->stats.rx_fifo_errors++;
  431. }
  432. /* Report late collisions as a frame error.
  433. * On this error, the BD is closed, but we don't know what we
  434. * have in the buffer. So, just drop this frame on the floor.
  435. */
  436. if (status & BD_ENET_RX_CL) {
  437. dev->stats.rx_errors++;
  438. dev->stats.rx_frame_errors++;
  439. goto rx_processing_done;
  440. }
  441. /* Process the incoming frame. */
  442. dev->stats.rx_packets++;
  443. pkt_len = bdp->cbd_datlen;
  444. dev->stats.rx_bytes += pkt_len;
  445. data = (__u8*)__va(bdp->cbd_bufaddr);
  446. dma_unmap_single(NULL, bdp->cbd_bufaddr, bdp->cbd_datlen,
  447. DMA_FROM_DEVICE);
  448. if (id_entry->driver_data & FEC_QUIRK_SWAP_FRAME)
  449. swap_buffer(data, pkt_len);
  450. /* This does 16 byte alignment, exactly what we need.
  451. * The packet length includes FCS, but we don't want to
  452. * include that when passing upstream as it messes up
  453. * bridging applications.
  454. */
  455. skb = dev_alloc_skb(pkt_len - 4 + NET_IP_ALIGN);
  456. if (unlikely(!skb)) {
  457. printk("%s: Memory squeeze, dropping packet.\n",
  458. dev->name);
  459. dev->stats.rx_dropped++;
  460. } else {
  461. skb_reserve(skb, NET_IP_ALIGN);
  462. skb_put(skb, pkt_len - 4); /* Make room */
  463. skb_copy_to_linear_data(skb, data, pkt_len - 4);
  464. skb->protocol = eth_type_trans(skb, dev);
  465. netif_rx(skb);
  466. }
  467. bdp->cbd_bufaddr = dma_map_single(NULL, data, bdp->cbd_datlen,
  468. DMA_FROM_DEVICE);
  469. rx_processing_done:
  470. /* Clear the status flags for this buffer */
  471. status &= ~BD_ENET_RX_STATS;
  472. /* Mark the buffer empty */
  473. status |= BD_ENET_RX_EMPTY;
  474. bdp->cbd_sc = status;
  475. /* Update BD pointer to next entry */
  476. if (status & BD_ENET_RX_WRAP)
  477. bdp = fep->rx_bd_base;
  478. else
  479. bdp++;
  480. /* Doing this here will keep the FEC running while we process
  481. * incoming frames. On a heavily loaded network, we should be
  482. * able to keep up at the expense of system resources.
  483. */
  484. writel(0, fep->hwp + FEC_R_DES_ACTIVE);
  485. }
  486. fep->cur_rx = bdp;
  487. spin_unlock(&fep->hw_lock);
  488. }
  489. /* ------------------------------------------------------------------------- */
  490. static void __inline__ fec_get_mac(struct net_device *dev)
  491. {
  492. struct fec_enet_private *fep = netdev_priv(dev);
  493. struct fec_platform_data *pdata = fep->pdev->dev.platform_data;
  494. unsigned char *iap, tmpaddr[ETH_ALEN];
  495. /*
  496. * try to get mac address in following order:
  497. *
  498. * 1) module parameter via kernel command line in form
  499. * fec.macaddr=0x00,0x04,0x9f,0x01,0x30,0xe0
  500. */
  501. iap = macaddr;
  502. /*
  503. * 2) from flash or fuse (via platform data)
  504. */
  505. if (!is_valid_ether_addr(iap)) {
  506. #ifdef CONFIG_M5272
  507. if (FEC_FLASHMAC)
  508. iap = (unsigned char *)FEC_FLASHMAC;
  509. #else
  510. if (pdata)
  511. memcpy(iap, pdata->mac, ETH_ALEN);
  512. #endif
  513. }
  514. /*
  515. * 3) FEC mac registers set by bootloader
  516. */
  517. if (!is_valid_ether_addr(iap)) {
  518. *((unsigned long *) &tmpaddr[0]) =
  519. be32_to_cpu(readl(fep->hwp + FEC_ADDR_LOW));
  520. *((unsigned short *) &tmpaddr[4]) =
  521. be16_to_cpu(readl(fep->hwp + FEC_ADDR_HIGH) >> 16);
  522. iap = &tmpaddr[0];
  523. }
  524. memcpy(dev->dev_addr, iap, ETH_ALEN);
  525. /* Adjust MAC if using macaddr */
  526. if (iap == macaddr)
  527. dev->dev_addr[ETH_ALEN-1] = macaddr[ETH_ALEN-1] + fep->pdev->id;
  528. }
  529. /* ------------------------------------------------------------------------- */
  530. /*
  531. * Phy section
  532. */
  533. static void fec_enet_adjust_link(struct net_device *dev)
  534. {
  535. struct fec_enet_private *fep = netdev_priv(dev);
  536. struct phy_device *phy_dev = fep->phy_dev;
  537. unsigned long flags;
  538. int status_change = 0;
  539. spin_lock_irqsave(&fep->hw_lock, flags);
  540. /* Prevent a state halted on mii error */
  541. if (fep->mii_timeout && phy_dev->state == PHY_HALTED) {
  542. phy_dev->state = PHY_RESUMING;
  543. goto spin_unlock;
  544. }
  545. /* Duplex link change */
  546. if (phy_dev->link) {
  547. if (fep->full_duplex != phy_dev->duplex) {
  548. fec_restart(dev, phy_dev->duplex);
  549. status_change = 1;
  550. }
  551. }
  552. /* Link on or off change */
  553. if (phy_dev->link != fep->link) {
  554. fep->link = phy_dev->link;
  555. if (phy_dev->link)
  556. fec_restart(dev, phy_dev->duplex);
  557. else
  558. fec_stop(dev);
  559. status_change = 1;
  560. }
  561. spin_unlock:
  562. spin_unlock_irqrestore(&fep->hw_lock, flags);
  563. if (status_change)
  564. phy_print_status(phy_dev);
  565. }
  566. static int fec_enet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  567. {
  568. struct fec_enet_private *fep = bus->priv;
  569. unsigned long time_left;
  570. fep->mii_timeout = 0;
  571. init_completion(&fep->mdio_done);
  572. /* start a read op */
  573. writel(FEC_MMFR_ST | FEC_MMFR_OP_READ |
  574. FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(regnum) |
  575. FEC_MMFR_TA, fep->hwp + FEC_MII_DATA);
  576. /* wait for end of transfer */
  577. time_left = wait_for_completion_timeout(&fep->mdio_done,
  578. usecs_to_jiffies(FEC_MII_TIMEOUT));
  579. if (time_left == 0) {
  580. fep->mii_timeout = 1;
  581. printk(KERN_ERR "FEC: MDIO read timeout\n");
  582. return -ETIMEDOUT;
  583. }
  584. /* return value */
  585. return FEC_MMFR_DATA(readl(fep->hwp + FEC_MII_DATA));
  586. }
  587. static int fec_enet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
  588. u16 value)
  589. {
  590. struct fec_enet_private *fep = bus->priv;
  591. unsigned long time_left;
  592. fep->mii_timeout = 0;
  593. init_completion(&fep->mdio_done);
  594. /* start a write op */
  595. writel(FEC_MMFR_ST | FEC_MMFR_OP_WRITE |
  596. FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(regnum) |
  597. FEC_MMFR_TA | FEC_MMFR_DATA(value),
  598. fep->hwp + FEC_MII_DATA);
  599. /* wait for end of transfer */
  600. time_left = wait_for_completion_timeout(&fep->mdio_done,
  601. usecs_to_jiffies(FEC_MII_TIMEOUT));
  602. if (time_left == 0) {
  603. fep->mii_timeout = 1;
  604. printk(KERN_ERR "FEC: MDIO write timeout\n");
  605. return -ETIMEDOUT;
  606. }
  607. return 0;
  608. }
  609. static int fec_enet_mdio_reset(struct mii_bus *bus)
  610. {
  611. return 0;
  612. }
  613. static int fec_enet_mii_probe(struct net_device *dev)
  614. {
  615. struct fec_enet_private *fep = netdev_priv(dev);
  616. struct phy_device *phy_dev = NULL;
  617. char mdio_bus_id[MII_BUS_ID_SIZE];
  618. char phy_name[MII_BUS_ID_SIZE + 3];
  619. int phy_id;
  620. int dev_id = fep->pdev->id;
  621. fep->phy_dev = NULL;
  622. /* check for attached phy */
  623. for (phy_id = 0; (phy_id < PHY_MAX_ADDR); phy_id++) {
  624. if ((fep->mii_bus->phy_mask & (1 << phy_id)))
  625. continue;
  626. if (fep->mii_bus->phy_map[phy_id] == NULL)
  627. continue;
  628. if (fep->mii_bus->phy_map[phy_id]->phy_id == 0)
  629. continue;
  630. if (dev_id--)
  631. continue;
  632. strncpy(mdio_bus_id, fep->mii_bus->id, MII_BUS_ID_SIZE);
  633. break;
  634. }
  635. if (phy_id >= PHY_MAX_ADDR) {
  636. printk(KERN_INFO "%s: no PHY, assuming direct connection "
  637. "to switch\n", dev->name);
  638. strncpy(mdio_bus_id, "0", MII_BUS_ID_SIZE);
  639. phy_id = 0;
  640. }
  641. snprintf(phy_name, MII_BUS_ID_SIZE, PHY_ID_FMT, mdio_bus_id, phy_id);
  642. phy_dev = phy_connect(dev, phy_name, &fec_enet_adjust_link, 0,
  643. PHY_INTERFACE_MODE_MII);
  644. if (IS_ERR(phy_dev)) {
  645. printk(KERN_ERR "%s: could not attach to PHY\n", dev->name);
  646. return PTR_ERR(phy_dev);
  647. }
  648. /* mask with MAC supported features */
  649. phy_dev->supported &= PHY_BASIC_FEATURES;
  650. phy_dev->advertising = phy_dev->supported;
  651. fep->phy_dev = phy_dev;
  652. fep->link = 0;
  653. fep->full_duplex = 0;
  654. printk(KERN_INFO "%s: Freescale FEC PHY driver [%s] "
  655. "(mii_bus:phy_addr=%s, irq=%d)\n", dev->name,
  656. fep->phy_dev->drv->name, dev_name(&fep->phy_dev->dev),
  657. fep->phy_dev->irq);
  658. return 0;
  659. }
  660. static int fec_enet_mii_init(struct platform_device *pdev)
  661. {
  662. static struct mii_bus *fec0_mii_bus;
  663. struct net_device *dev = platform_get_drvdata(pdev);
  664. struct fec_enet_private *fep = netdev_priv(dev);
  665. const struct platform_device_id *id_entry =
  666. platform_get_device_id(fep->pdev);
  667. int err = -ENXIO, i;
  668. /*
  669. * The dual fec interfaces are not equivalent with enet-mac.
  670. * Here are the differences:
  671. *
  672. * - fec0 supports MII & RMII modes while fec1 only supports RMII
  673. * - fec0 acts as the 1588 time master while fec1 is slave
  674. * - external phys can only be configured by fec0
  675. *
  676. * That is to say fec1 can not work independently. It only works
  677. * when fec0 is working. The reason behind this design is that the
  678. * second interface is added primarily for Switch mode.
  679. *
  680. * Because of the last point above, both phys are attached on fec0
  681. * mdio interface in board design, and need to be configured by
  682. * fec0 mii_bus.
  683. */
  684. if ((id_entry->driver_data & FEC_QUIRK_ENET_MAC) && pdev->id) {
  685. /* fec1 uses fec0 mii_bus */
  686. fep->mii_bus = fec0_mii_bus;
  687. return 0;
  688. }
  689. fep->mii_timeout = 0;
  690. /*
  691. * Set MII speed to 2.5 MHz (= clk_get_rate() / 2 * phy_speed)
  692. */
  693. fep->phy_speed = DIV_ROUND_UP(clk_get_rate(fep->clk), 5000000) << 1;
  694. writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
  695. fep->mii_bus = mdiobus_alloc();
  696. if (fep->mii_bus == NULL) {
  697. err = -ENOMEM;
  698. goto err_out;
  699. }
  700. fep->mii_bus->name = "fec_enet_mii_bus";
  701. fep->mii_bus->read = fec_enet_mdio_read;
  702. fep->mii_bus->write = fec_enet_mdio_write;
  703. fep->mii_bus->reset = fec_enet_mdio_reset;
  704. snprintf(fep->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id + 1);
  705. fep->mii_bus->priv = fep;
  706. fep->mii_bus->parent = &pdev->dev;
  707. fep->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  708. if (!fep->mii_bus->irq) {
  709. err = -ENOMEM;
  710. goto err_out_free_mdiobus;
  711. }
  712. for (i = 0; i < PHY_MAX_ADDR; i++)
  713. fep->mii_bus->irq[i] = PHY_POLL;
  714. platform_set_drvdata(dev, fep->mii_bus);
  715. if (mdiobus_register(fep->mii_bus))
  716. goto err_out_free_mdio_irq;
  717. /* save fec0 mii_bus */
  718. if (id_entry->driver_data & FEC_QUIRK_ENET_MAC)
  719. fec0_mii_bus = fep->mii_bus;
  720. return 0;
  721. err_out_free_mdio_irq:
  722. kfree(fep->mii_bus->irq);
  723. err_out_free_mdiobus:
  724. mdiobus_free(fep->mii_bus);
  725. err_out:
  726. return err;
  727. }
  728. static void fec_enet_mii_remove(struct fec_enet_private *fep)
  729. {
  730. if (fep->phy_dev)
  731. phy_disconnect(fep->phy_dev);
  732. mdiobus_unregister(fep->mii_bus);
  733. kfree(fep->mii_bus->irq);
  734. mdiobus_free(fep->mii_bus);
  735. }
  736. static int fec_enet_get_settings(struct net_device *dev,
  737. struct ethtool_cmd *cmd)
  738. {
  739. struct fec_enet_private *fep = netdev_priv(dev);
  740. struct phy_device *phydev = fep->phy_dev;
  741. if (!phydev)
  742. return -ENODEV;
  743. return phy_ethtool_gset(phydev, cmd);
  744. }
  745. static int fec_enet_set_settings(struct net_device *dev,
  746. struct ethtool_cmd *cmd)
  747. {
  748. struct fec_enet_private *fep = netdev_priv(dev);
  749. struct phy_device *phydev = fep->phy_dev;
  750. if (!phydev)
  751. return -ENODEV;
  752. return phy_ethtool_sset(phydev, cmd);
  753. }
  754. static void fec_enet_get_drvinfo(struct net_device *dev,
  755. struct ethtool_drvinfo *info)
  756. {
  757. struct fec_enet_private *fep = netdev_priv(dev);
  758. strcpy(info->driver, fep->pdev->dev.driver->name);
  759. strcpy(info->version, "Revision: 1.0");
  760. strcpy(info->bus_info, dev_name(&dev->dev));
  761. }
  762. static struct ethtool_ops fec_enet_ethtool_ops = {
  763. .get_settings = fec_enet_get_settings,
  764. .set_settings = fec_enet_set_settings,
  765. .get_drvinfo = fec_enet_get_drvinfo,
  766. .get_link = ethtool_op_get_link,
  767. };
  768. static int fec_enet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  769. {
  770. struct fec_enet_private *fep = netdev_priv(dev);
  771. struct phy_device *phydev = fep->phy_dev;
  772. if (!netif_running(dev))
  773. return -EINVAL;
  774. if (!phydev)
  775. return -ENODEV;
  776. return phy_mii_ioctl(phydev, rq, cmd);
  777. }
  778. static void fec_enet_free_buffers(struct net_device *dev)
  779. {
  780. struct fec_enet_private *fep = netdev_priv(dev);
  781. int i;
  782. struct sk_buff *skb;
  783. struct bufdesc *bdp;
  784. bdp = fep->rx_bd_base;
  785. for (i = 0; i < RX_RING_SIZE; i++) {
  786. skb = fep->rx_skbuff[i];
  787. if (bdp->cbd_bufaddr)
  788. dma_unmap_single(&dev->dev, bdp->cbd_bufaddr,
  789. FEC_ENET_RX_FRSIZE, DMA_FROM_DEVICE);
  790. if (skb)
  791. dev_kfree_skb(skb);
  792. bdp++;
  793. }
  794. bdp = fep->tx_bd_base;
  795. for (i = 0; i < TX_RING_SIZE; i++)
  796. kfree(fep->tx_bounce[i]);
  797. }
  798. static int fec_enet_alloc_buffers(struct net_device *dev)
  799. {
  800. struct fec_enet_private *fep = netdev_priv(dev);
  801. int i;
  802. struct sk_buff *skb;
  803. struct bufdesc *bdp;
  804. bdp = fep->rx_bd_base;
  805. for (i = 0; i < RX_RING_SIZE; i++) {
  806. skb = dev_alloc_skb(FEC_ENET_RX_FRSIZE);
  807. if (!skb) {
  808. fec_enet_free_buffers(dev);
  809. return -ENOMEM;
  810. }
  811. fep->rx_skbuff[i] = skb;
  812. bdp->cbd_bufaddr = dma_map_single(&dev->dev, skb->data,
  813. FEC_ENET_RX_FRSIZE, DMA_FROM_DEVICE);
  814. bdp->cbd_sc = BD_ENET_RX_EMPTY;
  815. bdp++;
  816. }
  817. /* Set the last buffer to wrap. */
  818. bdp--;
  819. bdp->cbd_sc |= BD_SC_WRAP;
  820. bdp = fep->tx_bd_base;
  821. for (i = 0; i < TX_RING_SIZE; i++) {
  822. fep->tx_bounce[i] = kmalloc(FEC_ENET_TX_FRSIZE, GFP_KERNEL);
  823. bdp->cbd_sc = 0;
  824. bdp->cbd_bufaddr = 0;
  825. bdp++;
  826. }
  827. /* Set the last buffer to wrap. */
  828. bdp--;
  829. bdp->cbd_sc |= BD_SC_WRAP;
  830. return 0;
  831. }
  832. static int
  833. fec_enet_open(struct net_device *dev)
  834. {
  835. struct fec_enet_private *fep = netdev_priv(dev);
  836. int ret;
  837. /* I should reset the ring buffers here, but I don't yet know
  838. * a simple way to do that.
  839. */
  840. ret = fec_enet_alloc_buffers(dev);
  841. if (ret)
  842. return ret;
  843. /* Probe and connect to PHY when open the interface */
  844. ret = fec_enet_mii_probe(dev);
  845. if (ret) {
  846. fec_enet_free_buffers(dev);
  847. return ret;
  848. }
  849. phy_start(fep->phy_dev);
  850. netif_start_queue(dev);
  851. fep->opened = 1;
  852. return 0;
  853. }
  854. static int
  855. fec_enet_close(struct net_device *dev)
  856. {
  857. struct fec_enet_private *fep = netdev_priv(dev);
  858. /* Don't know what to do yet. */
  859. fep->opened = 0;
  860. netif_stop_queue(dev);
  861. fec_stop(dev);
  862. if (fep->phy_dev)
  863. phy_disconnect(fep->phy_dev);
  864. fec_enet_free_buffers(dev);
  865. return 0;
  866. }
  867. /* Set or clear the multicast filter for this adaptor.
  868. * Skeleton taken from sunlance driver.
  869. * The CPM Ethernet implementation allows Multicast as well as individual
  870. * MAC address filtering. Some of the drivers check to make sure it is
  871. * a group multicast address, and discard those that are not. I guess I
  872. * will do the same for now, but just remove the test if you want
  873. * individual filtering as well (do the upper net layers want or support
  874. * this kind of feature?).
  875. */
  876. #define HASH_BITS 6 /* #bits in hash */
  877. #define CRC32_POLY 0xEDB88320
  878. static void set_multicast_list(struct net_device *dev)
  879. {
  880. struct fec_enet_private *fep = netdev_priv(dev);
  881. struct netdev_hw_addr *ha;
  882. unsigned int i, bit, data, crc, tmp;
  883. unsigned char hash;
  884. if (dev->flags & IFF_PROMISC) {
  885. tmp = readl(fep->hwp + FEC_R_CNTRL);
  886. tmp |= 0x8;
  887. writel(tmp, fep->hwp + FEC_R_CNTRL);
  888. return;
  889. }
  890. tmp = readl(fep->hwp + FEC_R_CNTRL);
  891. tmp &= ~0x8;
  892. writel(tmp, fep->hwp + FEC_R_CNTRL);
  893. if (dev->flags & IFF_ALLMULTI) {
  894. /* Catch all multicast addresses, so set the
  895. * filter to all 1's
  896. */
  897. writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  898. writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  899. return;
  900. }
  901. /* Clear filter and add the addresses in hash register
  902. */
  903. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  904. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  905. netdev_for_each_mc_addr(ha, dev) {
  906. /* Only support group multicast for now */
  907. if (!(ha->addr[0] & 1))
  908. continue;
  909. /* calculate crc32 value of mac address */
  910. crc = 0xffffffff;
  911. for (i = 0; i < dev->addr_len; i++) {
  912. data = ha->addr[i];
  913. for (bit = 0; bit < 8; bit++, data >>= 1) {
  914. crc = (crc >> 1) ^
  915. (((crc ^ data) & 1) ? CRC32_POLY : 0);
  916. }
  917. }
  918. /* only upper 6 bits (HASH_BITS) are used
  919. * which point to specific bit in he hash registers
  920. */
  921. hash = (crc >> (32 - HASH_BITS)) & 0x3f;
  922. if (hash > 31) {
  923. tmp = readl(fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  924. tmp |= 1 << (hash - 32);
  925. writel(tmp, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  926. } else {
  927. tmp = readl(fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  928. tmp |= 1 << hash;
  929. writel(tmp, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  930. }
  931. }
  932. }
  933. /* Set a MAC change in hardware. */
  934. static int
  935. fec_set_mac_address(struct net_device *dev, void *p)
  936. {
  937. struct fec_enet_private *fep = netdev_priv(dev);
  938. struct sockaddr *addr = p;
  939. if (!is_valid_ether_addr(addr->sa_data))
  940. return -EADDRNOTAVAIL;
  941. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  942. writel(dev->dev_addr[3] | (dev->dev_addr[2] << 8) |
  943. (dev->dev_addr[1] << 16) | (dev->dev_addr[0] << 24),
  944. fep->hwp + FEC_ADDR_LOW);
  945. writel((dev->dev_addr[5] << 16) | (dev->dev_addr[4] << 24),
  946. fep->hwp + FEC_ADDR_HIGH);
  947. return 0;
  948. }
  949. static const struct net_device_ops fec_netdev_ops = {
  950. .ndo_open = fec_enet_open,
  951. .ndo_stop = fec_enet_close,
  952. .ndo_start_xmit = fec_enet_start_xmit,
  953. .ndo_set_multicast_list = set_multicast_list,
  954. .ndo_change_mtu = eth_change_mtu,
  955. .ndo_validate_addr = eth_validate_addr,
  956. .ndo_tx_timeout = fec_timeout,
  957. .ndo_set_mac_address = fec_set_mac_address,
  958. .ndo_do_ioctl = fec_enet_ioctl,
  959. };
  960. /*
  961. * XXX: We need to clean up on failure exits here.
  962. *
  963. */
  964. static int fec_enet_init(struct net_device *dev)
  965. {
  966. struct fec_enet_private *fep = netdev_priv(dev);
  967. struct bufdesc *cbd_base;
  968. struct bufdesc *bdp;
  969. int i;
  970. /* Allocate memory for buffer descriptors. */
  971. cbd_base = dma_alloc_coherent(NULL, PAGE_SIZE, &fep->bd_dma,
  972. GFP_KERNEL);
  973. if (!cbd_base) {
  974. printk("FEC: allocate descriptor memory failed?\n");
  975. return -ENOMEM;
  976. }
  977. spin_lock_init(&fep->hw_lock);
  978. fep->hwp = (void __iomem *)dev->base_addr;
  979. fep->netdev = dev;
  980. /* Get the Ethernet address */
  981. fec_get_mac(dev);
  982. /* Set receive and transmit descriptor base. */
  983. fep->rx_bd_base = cbd_base;
  984. fep->tx_bd_base = cbd_base + RX_RING_SIZE;
  985. /* The FEC Ethernet specific entries in the device structure */
  986. dev->watchdog_timeo = TX_TIMEOUT;
  987. dev->netdev_ops = &fec_netdev_ops;
  988. dev->ethtool_ops = &fec_enet_ethtool_ops;
  989. /* Initialize the receive buffer descriptors. */
  990. bdp = fep->rx_bd_base;
  991. for (i = 0; i < RX_RING_SIZE; i++) {
  992. /* Initialize the BD for every fragment in the page. */
  993. bdp->cbd_sc = 0;
  994. bdp++;
  995. }
  996. /* Set the last buffer to wrap */
  997. bdp--;
  998. bdp->cbd_sc |= BD_SC_WRAP;
  999. /* ...and the same for transmit */
  1000. bdp = fep->tx_bd_base;
  1001. for (i = 0; i < TX_RING_SIZE; i++) {
  1002. /* Initialize the BD for every fragment in the page. */
  1003. bdp->cbd_sc = 0;
  1004. bdp->cbd_bufaddr = 0;
  1005. bdp++;
  1006. }
  1007. /* Set the last buffer to wrap */
  1008. bdp--;
  1009. bdp->cbd_sc |= BD_SC_WRAP;
  1010. fec_restart(dev, 0);
  1011. return 0;
  1012. }
  1013. /* This function is called to start or restart the FEC during a link
  1014. * change. This only happens when switching between half and full
  1015. * duplex.
  1016. */
  1017. static void
  1018. fec_restart(struct net_device *dev, int duplex)
  1019. {
  1020. struct fec_enet_private *fep = netdev_priv(dev);
  1021. const struct platform_device_id *id_entry =
  1022. platform_get_device_id(fep->pdev);
  1023. int i;
  1024. u32 val, temp_mac[2];
  1025. /* Whack a reset. We should wait for this. */
  1026. writel(1, fep->hwp + FEC_ECNTRL);
  1027. udelay(10);
  1028. /*
  1029. * enet-mac reset will reset mac address registers too,
  1030. * so need to reconfigure it.
  1031. */
  1032. if (id_entry->driver_data & FEC_QUIRK_ENET_MAC) {
  1033. memcpy(&temp_mac, dev->dev_addr, ETH_ALEN);
  1034. writel(cpu_to_be32(temp_mac[0]), fep->hwp + FEC_ADDR_LOW);
  1035. writel(cpu_to_be32(temp_mac[1]), fep->hwp + FEC_ADDR_HIGH);
  1036. }
  1037. /* Clear any outstanding interrupt. */
  1038. writel(0xffc00000, fep->hwp + FEC_IEVENT);
  1039. /* Reset all multicast. */
  1040. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  1041. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  1042. #ifndef CONFIG_M5272
  1043. writel(0, fep->hwp + FEC_HASH_TABLE_HIGH);
  1044. writel(0, fep->hwp + FEC_HASH_TABLE_LOW);
  1045. #endif
  1046. /* Set maximum receive buffer size. */
  1047. writel(PKT_MAXBLR_SIZE, fep->hwp + FEC_R_BUFF_SIZE);
  1048. /* Set receive and transmit descriptor base. */
  1049. writel(fep->bd_dma, fep->hwp + FEC_R_DES_START);
  1050. writel((unsigned long)fep->bd_dma + sizeof(struct bufdesc) * RX_RING_SIZE,
  1051. fep->hwp + FEC_X_DES_START);
  1052. fep->dirty_tx = fep->cur_tx = fep->tx_bd_base;
  1053. fep->cur_rx = fep->rx_bd_base;
  1054. /* Reset SKB transmit buffers. */
  1055. fep->skb_cur = fep->skb_dirty = 0;
  1056. for (i = 0; i <= TX_RING_MOD_MASK; i++) {
  1057. if (fep->tx_skbuff[i]) {
  1058. dev_kfree_skb_any(fep->tx_skbuff[i]);
  1059. fep->tx_skbuff[i] = NULL;
  1060. }
  1061. }
  1062. /* Enable MII mode */
  1063. if (duplex) {
  1064. /* MII enable / FD enable */
  1065. writel(OPT_FRAME_SIZE | 0x04, fep->hwp + FEC_R_CNTRL);
  1066. writel(0x04, fep->hwp + FEC_X_CNTRL);
  1067. } else {
  1068. /* MII enable / No Rcv on Xmit */
  1069. writel(OPT_FRAME_SIZE | 0x06, fep->hwp + FEC_R_CNTRL);
  1070. writel(0x0, fep->hwp + FEC_X_CNTRL);
  1071. }
  1072. fep->full_duplex = duplex;
  1073. /* Set MII speed */
  1074. writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
  1075. /*
  1076. * The phy interface and speed need to get configured
  1077. * differently on enet-mac.
  1078. */
  1079. if (id_entry->driver_data & FEC_QUIRK_ENET_MAC) {
  1080. val = readl(fep->hwp + FEC_R_CNTRL);
  1081. /* MII or RMII */
  1082. if (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
  1083. val |= (1 << 8);
  1084. else
  1085. val &= ~(1 << 8);
  1086. /* 10M or 100M */
  1087. if (fep->phy_dev && fep->phy_dev->speed == SPEED_100)
  1088. val &= ~(1 << 9);
  1089. else
  1090. val |= (1 << 9);
  1091. writel(val, fep->hwp + FEC_R_CNTRL);
  1092. } else {
  1093. #ifdef FEC_MIIGSK_ENR
  1094. if (fep->phy_interface == PHY_INTERFACE_MODE_RMII) {
  1095. /* disable the gasket and wait */
  1096. writel(0, fep->hwp + FEC_MIIGSK_ENR);
  1097. while (readl(fep->hwp + FEC_MIIGSK_ENR) & 4)
  1098. udelay(1);
  1099. /*
  1100. * configure the gasket:
  1101. * RMII, 50 MHz, no loopback, no echo
  1102. */
  1103. writel(1, fep->hwp + FEC_MIIGSK_CFGR);
  1104. /* re-enable the gasket */
  1105. writel(2, fep->hwp + FEC_MIIGSK_ENR);
  1106. }
  1107. #endif
  1108. }
  1109. /* And last, enable the transmit and receive processing */
  1110. writel(2, fep->hwp + FEC_ECNTRL);
  1111. writel(0, fep->hwp + FEC_R_DES_ACTIVE);
  1112. /* Enable interrupts we wish to service */
  1113. writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
  1114. }
  1115. static void
  1116. fec_stop(struct net_device *dev)
  1117. {
  1118. struct fec_enet_private *fep = netdev_priv(dev);
  1119. /* We cannot expect a graceful transmit stop without link !!! */
  1120. if (fep->link) {
  1121. writel(1, fep->hwp + FEC_X_CNTRL); /* Graceful transmit stop */
  1122. udelay(10);
  1123. if (!(readl(fep->hwp + FEC_IEVENT) & FEC_ENET_GRA))
  1124. printk("fec_stop : Graceful transmit stop did not complete !\n");
  1125. }
  1126. /* Whack a reset. We should wait for this. */
  1127. writel(1, fep->hwp + FEC_ECNTRL);
  1128. udelay(10);
  1129. writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
  1130. writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
  1131. }
  1132. static int __devinit
  1133. fec_probe(struct platform_device *pdev)
  1134. {
  1135. struct fec_enet_private *fep;
  1136. struct fec_platform_data *pdata;
  1137. struct net_device *ndev;
  1138. int i, irq, ret = 0;
  1139. struct resource *r;
  1140. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1141. if (!r)
  1142. return -ENXIO;
  1143. r = request_mem_region(r->start, resource_size(r), pdev->name);
  1144. if (!r)
  1145. return -EBUSY;
  1146. /* Init network device */
  1147. ndev = alloc_etherdev(sizeof(struct fec_enet_private));
  1148. if (!ndev)
  1149. return -ENOMEM;
  1150. SET_NETDEV_DEV(ndev, &pdev->dev);
  1151. /* setup board info structure */
  1152. fep = netdev_priv(ndev);
  1153. memset(fep, 0, sizeof(*fep));
  1154. ndev->base_addr = (unsigned long)ioremap(r->start, resource_size(r));
  1155. fep->pdev = pdev;
  1156. if (!ndev->base_addr) {
  1157. ret = -ENOMEM;
  1158. goto failed_ioremap;
  1159. }
  1160. platform_set_drvdata(pdev, ndev);
  1161. pdata = pdev->dev.platform_data;
  1162. if (pdata)
  1163. fep->phy_interface = pdata->phy;
  1164. /* This device has up to three irqs on some platforms */
  1165. for (i = 0; i < 3; i++) {
  1166. irq = platform_get_irq(pdev, i);
  1167. if (i && irq < 0)
  1168. break;
  1169. ret = request_irq(irq, fec_enet_interrupt, IRQF_DISABLED, pdev->name, ndev);
  1170. if (ret) {
  1171. while (i >= 0) {
  1172. irq = platform_get_irq(pdev, i);
  1173. free_irq(irq, ndev);
  1174. i--;
  1175. }
  1176. goto failed_irq;
  1177. }
  1178. }
  1179. fep->clk = clk_get(&pdev->dev, "fec_clk");
  1180. if (IS_ERR(fep->clk)) {
  1181. ret = PTR_ERR(fep->clk);
  1182. goto failed_clk;
  1183. }
  1184. clk_enable(fep->clk);
  1185. ret = fec_enet_init(ndev);
  1186. if (ret)
  1187. goto failed_init;
  1188. ret = fec_enet_mii_init(pdev);
  1189. if (ret)
  1190. goto failed_mii_init;
  1191. /* Carrier starts down, phylib will bring it up */
  1192. netif_carrier_off(ndev);
  1193. ret = register_netdev(ndev);
  1194. if (ret)
  1195. goto failed_register;
  1196. return 0;
  1197. failed_register:
  1198. fec_enet_mii_remove(fep);
  1199. failed_mii_init:
  1200. failed_init:
  1201. clk_disable(fep->clk);
  1202. clk_put(fep->clk);
  1203. failed_clk:
  1204. for (i = 0; i < 3; i++) {
  1205. irq = platform_get_irq(pdev, i);
  1206. if (irq > 0)
  1207. free_irq(irq, ndev);
  1208. }
  1209. failed_irq:
  1210. iounmap((void __iomem *)ndev->base_addr);
  1211. failed_ioremap:
  1212. free_netdev(ndev);
  1213. return ret;
  1214. }
  1215. static int __devexit
  1216. fec_drv_remove(struct platform_device *pdev)
  1217. {
  1218. struct net_device *ndev = platform_get_drvdata(pdev);
  1219. struct fec_enet_private *fep = netdev_priv(ndev);
  1220. platform_set_drvdata(pdev, NULL);
  1221. fec_stop(ndev);
  1222. fec_enet_mii_remove(fep);
  1223. clk_disable(fep->clk);
  1224. clk_put(fep->clk);
  1225. iounmap((void __iomem *)ndev->base_addr);
  1226. unregister_netdev(ndev);
  1227. free_netdev(ndev);
  1228. return 0;
  1229. }
  1230. #ifdef CONFIG_PM
  1231. static int
  1232. fec_suspend(struct device *dev)
  1233. {
  1234. struct net_device *ndev = dev_get_drvdata(dev);
  1235. struct fec_enet_private *fep;
  1236. if (ndev) {
  1237. fep = netdev_priv(ndev);
  1238. if (netif_running(ndev)) {
  1239. fec_stop(ndev);
  1240. netif_device_detach(ndev);
  1241. }
  1242. clk_disable(fep->clk);
  1243. }
  1244. return 0;
  1245. }
  1246. static int
  1247. fec_resume(struct device *dev)
  1248. {
  1249. struct net_device *ndev = dev_get_drvdata(dev);
  1250. struct fec_enet_private *fep;
  1251. if (ndev) {
  1252. fep = netdev_priv(ndev);
  1253. clk_enable(fep->clk);
  1254. if (netif_running(ndev)) {
  1255. fec_restart(ndev, fep->full_duplex);
  1256. netif_device_attach(ndev);
  1257. }
  1258. }
  1259. return 0;
  1260. }
  1261. static const struct dev_pm_ops fec_pm_ops = {
  1262. .suspend = fec_suspend,
  1263. .resume = fec_resume,
  1264. .freeze = fec_suspend,
  1265. .thaw = fec_resume,
  1266. .poweroff = fec_suspend,
  1267. .restore = fec_resume,
  1268. };
  1269. #endif
  1270. static struct platform_driver fec_driver = {
  1271. .driver = {
  1272. .name = DRIVER_NAME,
  1273. .owner = THIS_MODULE,
  1274. #ifdef CONFIG_PM
  1275. .pm = &fec_pm_ops,
  1276. #endif
  1277. },
  1278. .id_table = fec_devtype,
  1279. .probe = fec_probe,
  1280. .remove = __devexit_p(fec_drv_remove),
  1281. };
  1282. static int __init
  1283. fec_enet_module_init(void)
  1284. {
  1285. printk(KERN_INFO "FEC Ethernet Driver\n");
  1286. return platform_driver_register(&fec_driver);
  1287. }
  1288. static void __exit
  1289. fec_enet_cleanup(void)
  1290. {
  1291. platform_driver_unregister(&fec_driver);
  1292. }
  1293. module_exit(fec_enet_cleanup);
  1294. module_init(fec_enet_module_init);
  1295. MODULE_LICENSE("GPL");