au1550_ac97.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148
  1. /*
  2. * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
  3. * Processor.
  4. *
  5. * Copyright 2004 Embedded Edge, LLC
  6. * dan@embeddededge.com
  7. *
  8. * Mostly copied from the au1000.c driver and some from the
  9. * PowerMac dbdma driver.
  10. * We assume the processor can do memory coherent DMA.
  11. *
  12. * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. */
  35. #undef DEBUG
  36. #include <linux/module.h>
  37. #include <linux/string.h>
  38. #include <linux/ioport.h>
  39. #include <linux/sched.h>
  40. #include <linux/delay.h>
  41. #include <linux/sound.h>
  42. #include <linux/slab.h>
  43. #include <linux/soundcard.h>
  44. #include <linux/smp_lock.h>
  45. #include <linux/init.h>
  46. #include <linux/interrupt.h>
  47. #include <linux/kernel.h>
  48. #include <linux/poll.h>
  49. #include <linux/bitops.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/smp_lock.h>
  52. #include <linux/ac97_codec.h>
  53. #include <linux/mutex.h>
  54. #include <asm/io.h>
  55. #include <asm/uaccess.h>
  56. #include <asm/hardirq.h>
  57. #include <asm/mach-au1x00/au1xxx_psc.h>
  58. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  59. #include <asm/mach-au1x00/au1xxx.h>
  60. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  61. /* misc stuff */
  62. #define POLL_COUNT 0x50000
  63. #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
  64. /* The number of DBDMA ring descriptors to allocate. No sense making
  65. * this too large....if you can't keep up with a few you aren't likely
  66. * to be able to with lots of them, either.
  67. */
  68. #define NUM_DBDMA_DESCRIPTORS 4
  69. #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
  70. /* Boot options
  71. * 0 = no VRA, 1 = use VRA if codec supports it
  72. */
  73. static int vra = 1;
  74. module_param(vra, bool, 0);
  75. MODULE_PARM_DESC(vra, "if 1 use VRA if codec supports it");
  76. static struct au1550_state {
  77. /* soundcore stuff */
  78. int dev_audio;
  79. struct ac97_codec *codec;
  80. unsigned codec_base_caps; /* AC'97 reg 00h, "Reset Register" */
  81. unsigned codec_ext_caps; /* AC'97 reg 28h, "Extended Audio ID" */
  82. int no_vra; /* do not use VRA */
  83. spinlock_t lock;
  84. struct mutex open_mutex;
  85. struct mutex sem;
  86. fmode_t open_mode;
  87. wait_queue_head_t open_wait;
  88. struct dmabuf {
  89. u32 dmanr;
  90. unsigned sample_rate;
  91. unsigned src_factor;
  92. unsigned sample_size;
  93. int num_channels;
  94. int dma_bytes_per_sample;
  95. int user_bytes_per_sample;
  96. int cnt_factor;
  97. void *rawbuf;
  98. unsigned buforder;
  99. unsigned numfrag;
  100. unsigned fragshift;
  101. void *nextIn;
  102. void *nextOut;
  103. int count;
  104. unsigned total_bytes;
  105. unsigned error;
  106. wait_queue_head_t wait;
  107. /* redundant, but makes calculations easier */
  108. unsigned fragsize;
  109. unsigned dma_fragsize;
  110. unsigned dmasize;
  111. unsigned dma_qcount;
  112. /* OSS stuff */
  113. unsigned mapped:1;
  114. unsigned ready:1;
  115. unsigned stopped:1;
  116. unsigned ossfragshift;
  117. int ossmaxfrags;
  118. unsigned subdivision;
  119. } dma_dac, dma_adc;
  120. } au1550_state;
  121. static unsigned
  122. ld2(unsigned int x)
  123. {
  124. unsigned r = 0;
  125. if (x >= 0x10000) {
  126. x >>= 16;
  127. r += 16;
  128. }
  129. if (x >= 0x100) {
  130. x >>= 8;
  131. r += 8;
  132. }
  133. if (x >= 0x10) {
  134. x >>= 4;
  135. r += 4;
  136. }
  137. if (x >= 4) {
  138. x >>= 2;
  139. r += 2;
  140. }
  141. if (x >= 2)
  142. r++;
  143. return r;
  144. }
  145. static void
  146. au1550_delay(int msec)
  147. {
  148. if (in_interrupt())
  149. return;
  150. schedule_timeout_uninterruptible(msecs_to_jiffies(msec));
  151. }
  152. static u16
  153. rdcodec(struct ac97_codec *codec, u8 addr)
  154. {
  155. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  156. unsigned long flags;
  157. u32 cmd, val;
  158. u16 data;
  159. int i;
  160. spin_lock_irqsave(&s->lock, flags);
  161. for (i = 0; i < POLL_COUNT; i++) {
  162. val = au_readl(PSC_AC97STAT);
  163. au_sync();
  164. if (!(val & PSC_AC97STAT_CP))
  165. break;
  166. }
  167. if (i == POLL_COUNT)
  168. err("rdcodec: codec cmd pending expired!");
  169. cmd = (u32)PSC_AC97CDC_INDX(addr);
  170. cmd |= PSC_AC97CDC_RD; /* read command */
  171. au_writel(cmd, PSC_AC97CDC);
  172. au_sync();
  173. /* now wait for the data
  174. */
  175. for (i = 0; i < POLL_COUNT; i++) {
  176. val = au_readl(PSC_AC97STAT);
  177. au_sync();
  178. if (!(val & PSC_AC97STAT_CP))
  179. break;
  180. }
  181. if (i == POLL_COUNT) {
  182. err("rdcodec: read poll expired!");
  183. data = 0;
  184. goto out;
  185. }
  186. /* wait for command done?
  187. */
  188. for (i = 0; i < POLL_COUNT; i++) {
  189. val = au_readl(PSC_AC97EVNT);
  190. au_sync();
  191. if (val & PSC_AC97EVNT_CD)
  192. break;
  193. }
  194. if (i == POLL_COUNT) {
  195. err("rdcodec: read cmdwait expired!");
  196. data = 0;
  197. goto out;
  198. }
  199. data = au_readl(PSC_AC97CDC) & 0xffff;
  200. au_sync();
  201. /* Clear command done event.
  202. */
  203. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  204. au_sync();
  205. out:
  206. spin_unlock_irqrestore(&s->lock, flags);
  207. return data;
  208. }
  209. static void
  210. wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  211. {
  212. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  213. unsigned long flags;
  214. u32 cmd, val;
  215. int i;
  216. spin_lock_irqsave(&s->lock, flags);
  217. for (i = 0; i < POLL_COUNT; i++) {
  218. val = au_readl(PSC_AC97STAT);
  219. au_sync();
  220. if (!(val & PSC_AC97STAT_CP))
  221. break;
  222. }
  223. if (i == POLL_COUNT)
  224. err("wrcodec: codec cmd pending expired!");
  225. cmd = (u32)PSC_AC97CDC_INDX(addr);
  226. cmd |= (u32)data;
  227. au_writel(cmd, PSC_AC97CDC);
  228. au_sync();
  229. for (i = 0; i < POLL_COUNT; i++) {
  230. val = au_readl(PSC_AC97STAT);
  231. au_sync();
  232. if (!(val & PSC_AC97STAT_CP))
  233. break;
  234. }
  235. if (i == POLL_COUNT)
  236. err("wrcodec: codec cmd pending expired!");
  237. for (i = 0; i < POLL_COUNT; i++) {
  238. val = au_readl(PSC_AC97EVNT);
  239. au_sync();
  240. if (val & PSC_AC97EVNT_CD)
  241. break;
  242. }
  243. if (i == POLL_COUNT)
  244. err("wrcodec: read cmdwait expired!");
  245. /* Clear command done event.
  246. */
  247. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  248. au_sync();
  249. spin_unlock_irqrestore(&s->lock, flags);
  250. }
  251. static void
  252. waitcodec(struct ac97_codec *codec)
  253. {
  254. u16 temp;
  255. u32 val;
  256. int i;
  257. /* codec_wait is used to wait for a ready state after
  258. * an AC97C_RESET.
  259. */
  260. au1550_delay(10);
  261. /* first poll the CODEC_READY tag bit
  262. */
  263. for (i = 0; i < POLL_COUNT; i++) {
  264. val = au_readl(PSC_AC97STAT);
  265. au_sync();
  266. if (val & PSC_AC97STAT_CR)
  267. break;
  268. }
  269. if (i == POLL_COUNT) {
  270. err("waitcodec: CODEC_READY poll expired!");
  271. return;
  272. }
  273. /* get AC'97 powerdown control/status register
  274. */
  275. temp = rdcodec(codec, AC97_POWER_CONTROL);
  276. /* If anything is powered down, power'em up
  277. */
  278. if (temp & 0x7f00) {
  279. /* Power on
  280. */
  281. wrcodec(codec, AC97_POWER_CONTROL, 0);
  282. au1550_delay(100);
  283. /* Reread
  284. */
  285. temp = rdcodec(codec, AC97_POWER_CONTROL);
  286. }
  287. /* Check if Codec REF,ANL,DAC,ADC ready
  288. */
  289. if ((temp & 0x7f0f) != 0x000f)
  290. err("codec reg 26 status (0x%x) not ready!!", temp);
  291. }
  292. /* stop the ADC before calling */
  293. static void
  294. set_adc_rate(struct au1550_state *s, unsigned rate)
  295. {
  296. struct dmabuf *adc = &s->dma_adc;
  297. struct dmabuf *dac = &s->dma_dac;
  298. unsigned adc_rate, dac_rate;
  299. u16 ac97_extstat;
  300. if (s->no_vra) {
  301. /* calc SRC factor
  302. */
  303. adc->src_factor = ((96000 / rate) + 1) >> 1;
  304. adc->sample_rate = 48000 / adc->src_factor;
  305. return;
  306. }
  307. adc->src_factor = 1;
  308. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  309. rate = rate > 48000 ? 48000 : rate;
  310. /* enable VRA
  311. */
  312. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  313. ac97_extstat | AC97_EXTSTAT_VRA);
  314. /* now write the sample rate
  315. */
  316. wrcodec(s->codec, AC97_PCM_LR_ADC_RATE, (u16) rate);
  317. /* read it back for actual supported rate
  318. */
  319. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  320. pr_debug("set_adc_rate: set to %d Hz\n", adc_rate);
  321. /* some codec's don't allow unequal DAC and ADC rates, in which case
  322. * writing one rate reg actually changes both.
  323. */
  324. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  325. if (dac->num_channels > 2)
  326. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, dac_rate);
  327. if (dac->num_channels > 4)
  328. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, dac_rate);
  329. adc->sample_rate = adc_rate;
  330. dac->sample_rate = dac_rate;
  331. }
  332. /* stop the DAC before calling */
  333. static void
  334. set_dac_rate(struct au1550_state *s, unsigned rate)
  335. {
  336. struct dmabuf *dac = &s->dma_dac;
  337. struct dmabuf *adc = &s->dma_adc;
  338. unsigned adc_rate, dac_rate;
  339. u16 ac97_extstat;
  340. if (s->no_vra) {
  341. /* calc SRC factor
  342. */
  343. dac->src_factor = ((96000 / rate) + 1) >> 1;
  344. dac->sample_rate = 48000 / dac->src_factor;
  345. return;
  346. }
  347. dac->src_factor = 1;
  348. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  349. rate = rate > 48000 ? 48000 : rate;
  350. /* enable VRA
  351. */
  352. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  353. ac97_extstat | AC97_EXTSTAT_VRA);
  354. /* now write the sample rate
  355. */
  356. wrcodec(s->codec, AC97_PCM_FRONT_DAC_RATE, (u16) rate);
  357. /* I don't support different sample rates for multichannel,
  358. * so make these channels the same.
  359. */
  360. if (dac->num_channels > 2)
  361. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, (u16) rate);
  362. if (dac->num_channels > 4)
  363. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, (u16) rate);
  364. /* read it back for actual supported rate
  365. */
  366. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  367. pr_debug("set_dac_rate: set to %d Hz\n", dac_rate);
  368. /* some codec's don't allow unequal DAC and ADC rates, in which case
  369. * writing one rate reg actually changes both.
  370. */
  371. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  372. dac->sample_rate = dac_rate;
  373. adc->sample_rate = adc_rate;
  374. }
  375. static void
  376. stop_dac(struct au1550_state *s)
  377. {
  378. struct dmabuf *db = &s->dma_dac;
  379. u32 stat;
  380. unsigned long flags;
  381. if (db->stopped)
  382. return;
  383. spin_lock_irqsave(&s->lock, flags);
  384. au_writel(PSC_AC97PCR_TP, PSC_AC97PCR);
  385. au_sync();
  386. /* Wait for Transmit Busy to show disabled.
  387. */
  388. do {
  389. stat = au_readl(PSC_AC97STAT);
  390. au_sync();
  391. } while ((stat & PSC_AC97STAT_TB) != 0);
  392. au1xxx_dbdma_reset(db->dmanr);
  393. db->stopped = 1;
  394. spin_unlock_irqrestore(&s->lock, flags);
  395. }
  396. static void
  397. stop_adc(struct au1550_state *s)
  398. {
  399. struct dmabuf *db = &s->dma_adc;
  400. unsigned long flags;
  401. u32 stat;
  402. if (db->stopped)
  403. return;
  404. spin_lock_irqsave(&s->lock, flags);
  405. au_writel(PSC_AC97PCR_RP, PSC_AC97PCR);
  406. au_sync();
  407. /* Wait for Receive Busy to show disabled.
  408. */
  409. do {
  410. stat = au_readl(PSC_AC97STAT);
  411. au_sync();
  412. } while ((stat & PSC_AC97STAT_RB) != 0);
  413. au1xxx_dbdma_reset(db->dmanr);
  414. db->stopped = 1;
  415. spin_unlock_irqrestore(&s->lock, flags);
  416. }
  417. static void
  418. set_xmit_slots(int num_channels)
  419. {
  420. u32 ac97_config, stat;
  421. ac97_config = au_readl(PSC_AC97CFG);
  422. au_sync();
  423. ac97_config &= ~(PSC_AC97CFG_TXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  424. au_writel(ac97_config, PSC_AC97CFG);
  425. au_sync();
  426. switch (num_channels) {
  427. case 6: /* stereo with surround and center/LFE,
  428. * slots 3,4,6,7,8,9
  429. */
  430. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(6);
  431. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(9);
  432. case 4: /* stereo with surround, slots 3,4,7,8 */
  433. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(7);
  434. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(8);
  435. case 2: /* stereo, slots 3,4 */
  436. case 1: /* mono */
  437. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(3);
  438. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(4);
  439. }
  440. au_writel(ac97_config, PSC_AC97CFG);
  441. au_sync();
  442. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  443. au_writel(ac97_config, PSC_AC97CFG);
  444. au_sync();
  445. /* Wait for Device ready.
  446. */
  447. do {
  448. stat = au_readl(PSC_AC97STAT);
  449. au_sync();
  450. } while ((stat & PSC_AC97STAT_DR) == 0);
  451. }
  452. static void
  453. set_recv_slots(int num_channels)
  454. {
  455. u32 ac97_config, stat;
  456. ac97_config = au_readl(PSC_AC97CFG);
  457. au_sync();
  458. ac97_config &= ~(PSC_AC97CFG_RXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  459. au_writel(ac97_config, PSC_AC97CFG);
  460. au_sync();
  461. /* Always enable slots 3 and 4 (stereo). Slot 6 is
  462. * optional Mic ADC, which we don't support yet.
  463. */
  464. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(3);
  465. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(4);
  466. au_writel(ac97_config, PSC_AC97CFG);
  467. au_sync();
  468. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  469. au_writel(ac97_config, PSC_AC97CFG);
  470. au_sync();
  471. /* Wait for Device ready.
  472. */
  473. do {
  474. stat = au_readl(PSC_AC97STAT);
  475. au_sync();
  476. } while ((stat & PSC_AC97STAT_DR) == 0);
  477. }
  478. /* Hold spinlock for both start_dac() and start_adc() calls */
  479. static void
  480. start_dac(struct au1550_state *s)
  481. {
  482. struct dmabuf *db = &s->dma_dac;
  483. if (!db->stopped)
  484. return;
  485. set_xmit_slots(db->num_channels);
  486. au_writel(PSC_AC97PCR_TC, PSC_AC97PCR);
  487. au_sync();
  488. au_writel(PSC_AC97PCR_TS, PSC_AC97PCR);
  489. au_sync();
  490. au1xxx_dbdma_start(db->dmanr);
  491. db->stopped = 0;
  492. }
  493. static void
  494. start_adc(struct au1550_state *s)
  495. {
  496. struct dmabuf *db = &s->dma_adc;
  497. int i;
  498. if (!db->stopped)
  499. return;
  500. /* Put two buffers on the ring to get things started.
  501. */
  502. for (i=0; i<2; i++) {
  503. au1xxx_dbdma_put_dest(db->dmanr, virt_to_phys(db->nextIn),
  504. db->dma_fragsize, DDMA_FLAGS_IE);
  505. db->nextIn += db->dma_fragsize;
  506. if (db->nextIn >= db->rawbuf + db->dmasize)
  507. db->nextIn -= db->dmasize;
  508. }
  509. set_recv_slots(db->num_channels);
  510. au1xxx_dbdma_start(db->dmanr);
  511. au_writel(PSC_AC97PCR_RC, PSC_AC97PCR);
  512. au_sync();
  513. au_writel(PSC_AC97PCR_RS, PSC_AC97PCR);
  514. au_sync();
  515. db->stopped = 0;
  516. }
  517. static int
  518. prog_dmabuf(struct au1550_state *s, struct dmabuf *db)
  519. {
  520. unsigned user_bytes_per_sec;
  521. unsigned bufs;
  522. unsigned rate = db->sample_rate;
  523. if (!db->rawbuf) {
  524. db->ready = db->mapped = 0;
  525. db->buforder = 5; /* 32 * PAGE_SIZE */
  526. db->rawbuf = kmalloc((PAGE_SIZE << db->buforder), GFP_KERNEL);
  527. if (!db->rawbuf)
  528. return -ENOMEM;
  529. }
  530. db->cnt_factor = 1;
  531. if (db->sample_size == 8)
  532. db->cnt_factor *= 2;
  533. if (db->num_channels == 1)
  534. db->cnt_factor *= 2;
  535. db->cnt_factor *= db->src_factor;
  536. db->count = 0;
  537. db->dma_qcount = 0;
  538. db->nextIn = db->nextOut = db->rawbuf;
  539. db->user_bytes_per_sample = (db->sample_size>>3) * db->num_channels;
  540. db->dma_bytes_per_sample = 2 * ((db->num_channels == 1) ?
  541. 2 : db->num_channels);
  542. user_bytes_per_sec = rate * db->user_bytes_per_sample;
  543. bufs = PAGE_SIZE << db->buforder;
  544. if (db->ossfragshift) {
  545. if ((1000 << db->ossfragshift) < user_bytes_per_sec)
  546. db->fragshift = ld2(user_bytes_per_sec/1000);
  547. else
  548. db->fragshift = db->ossfragshift;
  549. } else {
  550. db->fragshift = ld2(user_bytes_per_sec / 100 /
  551. (db->subdivision ? db->subdivision : 1));
  552. if (db->fragshift < 3)
  553. db->fragshift = 3;
  554. }
  555. db->fragsize = 1 << db->fragshift;
  556. db->dma_fragsize = db->fragsize * db->cnt_factor;
  557. db->numfrag = bufs / db->dma_fragsize;
  558. while (db->numfrag < 4 && db->fragshift > 3) {
  559. db->fragshift--;
  560. db->fragsize = 1 << db->fragshift;
  561. db->dma_fragsize = db->fragsize * db->cnt_factor;
  562. db->numfrag = bufs / db->dma_fragsize;
  563. }
  564. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  565. db->numfrag = db->ossmaxfrags;
  566. db->dmasize = db->dma_fragsize * db->numfrag;
  567. memset(db->rawbuf, 0, bufs);
  568. pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
  569. rate, db->sample_size, db->num_channels);
  570. pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
  571. db->fragsize, db->cnt_factor, db->dma_fragsize);
  572. pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db->numfrag, db->dmasize);
  573. db->ready = 1;
  574. return 0;
  575. }
  576. static int
  577. prog_dmabuf_adc(struct au1550_state *s)
  578. {
  579. stop_adc(s);
  580. return prog_dmabuf(s, &s->dma_adc);
  581. }
  582. static int
  583. prog_dmabuf_dac(struct au1550_state *s)
  584. {
  585. stop_dac(s);
  586. return prog_dmabuf(s, &s->dma_dac);
  587. }
  588. static void dac_dma_interrupt(int irq, void *dev_id)
  589. {
  590. struct au1550_state *s = (struct au1550_state *) dev_id;
  591. struct dmabuf *db = &s->dma_dac;
  592. u32 ac97c_stat;
  593. spin_lock(&s->lock);
  594. ac97c_stat = au_readl(PSC_AC97STAT);
  595. if (ac97c_stat & (AC97C_XU | AC97C_XO | AC97C_TE))
  596. pr_debug("AC97C status = 0x%08x\n", ac97c_stat);
  597. db->dma_qcount--;
  598. if (db->count >= db->fragsize) {
  599. if (au1xxx_dbdma_put_source(db->dmanr,
  600. virt_to_phys(db->nextOut), db->fragsize,
  601. DDMA_FLAGS_IE) == 0) {
  602. err("qcount < 2 and no ring room!");
  603. }
  604. db->nextOut += db->fragsize;
  605. if (db->nextOut >= db->rawbuf + db->dmasize)
  606. db->nextOut -= db->dmasize;
  607. db->count -= db->fragsize;
  608. db->total_bytes += db->dma_fragsize;
  609. db->dma_qcount++;
  610. }
  611. /* wake up anybody listening */
  612. if (waitqueue_active(&db->wait))
  613. wake_up(&db->wait);
  614. spin_unlock(&s->lock);
  615. }
  616. static void adc_dma_interrupt(int irq, void *dev_id)
  617. {
  618. struct au1550_state *s = (struct au1550_state *)dev_id;
  619. struct dmabuf *dp = &s->dma_adc;
  620. u32 obytes;
  621. char *obuf;
  622. spin_lock(&s->lock);
  623. /* Pull the buffer from the dma queue.
  624. */
  625. au1xxx_dbdma_get_dest(dp->dmanr, (void *)(&obuf), &obytes);
  626. if ((dp->count + obytes) > dp->dmasize) {
  627. /* Overrun. Stop ADC and log the error
  628. */
  629. spin_unlock(&s->lock);
  630. stop_adc(s);
  631. dp->error++;
  632. err("adc overrun");
  633. return;
  634. }
  635. /* Put a new empty buffer on the destination DMA.
  636. */
  637. au1xxx_dbdma_put_dest(dp->dmanr, virt_to_phys(dp->nextIn),
  638. dp->dma_fragsize, DDMA_FLAGS_IE);
  639. dp->nextIn += dp->dma_fragsize;
  640. if (dp->nextIn >= dp->rawbuf + dp->dmasize)
  641. dp->nextIn -= dp->dmasize;
  642. dp->count += obytes;
  643. dp->total_bytes += obytes;
  644. /* wake up anybody listening
  645. */
  646. if (waitqueue_active(&dp->wait))
  647. wake_up(&dp->wait);
  648. spin_unlock(&s->lock);
  649. }
  650. static loff_t
  651. au1550_llseek(struct file *file, loff_t offset, int origin)
  652. {
  653. return -ESPIPE;
  654. }
  655. static int
  656. au1550_open_mixdev(struct inode *inode, struct file *file)
  657. {
  658. lock_kernel();
  659. file->private_data = &au1550_state;
  660. unlock_kernel();
  661. return 0;
  662. }
  663. static int
  664. au1550_release_mixdev(struct inode *inode, struct file *file)
  665. {
  666. return 0;
  667. }
  668. static int
  669. mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd,
  670. unsigned long arg)
  671. {
  672. return codec->mixer_ioctl(codec, cmd, arg);
  673. }
  674. static long
  675. au1550_ioctl_mixdev(struct file *file, unsigned int cmd, unsigned long arg)
  676. {
  677. struct au1550_state *s = (struct au1550_state *)file->private_data;
  678. struct ac97_codec *codec = s->codec;
  679. int ret;
  680. lock_kernel();
  681. ret = mixdev_ioctl(codec, cmd, arg);
  682. unlock_kernel();
  683. return ret;
  684. }
  685. static /*const */ struct file_operations au1550_mixer_fops = {
  686. .owner = THIS_MODULE,
  687. .llseek = au1550_llseek,
  688. .unlocked_ioctl = au1550_ioctl_mixdev,
  689. .open = au1550_open_mixdev,
  690. .release = au1550_release_mixdev,
  691. };
  692. static int
  693. drain_dac(struct au1550_state *s, int nonblock)
  694. {
  695. unsigned long flags;
  696. int count, tmo;
  697. if (s->dma_dac.mapped || !s->dma_dac.ready || s->dma_dac.stopped)
  698. return 0;
  699. for (;;) {
  700. spin_lock_irqsave(&s->lock, flags);
  701. count = s->dma_dac.count;
  702. spin_unlock_irqrestore(&s->lock, flags);
  703. if (count <= s->dma_dac.fragsize)
  704. break;
  705. if (signal_pending(current))
  706. break;
  707. if (nonblock)
  708. return -EBUSY;
  709. tmo = 1000 * count / (s->no_vra ?
  710. 48000 : s->dma_dac.sample_rate);
  711. tmo /= s->dma_dac.dma_bytes_per_sample;
  712. au1550_delay(tmo);
  713. }
  714. if (signal_pending(current))
  715. return -ERESTARTSYS;
  716. return 0;
  717. }
  718. static inline u8 S16_TO_U8(s16 ch)
  719. {
  720. return (u8) (ch >> 8) + 0x80;
  721. }
  722. static inline s16 U8_TO_S16(u8 ch)
  723. {
  724. return (s16) (ch - 0x80) << 8;
  725. }
  726. /*
  727. * Translates user samples to dma buffer suitable for AC'97 DAC data:
  728. * If mono, copy left channel to right channel in dma buffer.
  729. * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
  730. * If interpolating (no VRA), duplicate every audio frame src_factor times.
  731. */
  732. static int
  733. translate_from_user(struct dmabuf *db, char* dmabuf, char* userbuf,
  734. int dmacount)
  735. {
  736. int sample, i;
  737. int interp_bytes_per_sample;
  738. int num_samples;
  739. int mono = (db->num_channels == 1);
  740. char usersample[12];
  741. s16 ch, dmasample[6];
  742. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  743. /* no translation necessary, just copy
  744. */
  745. if (copy_from_user(dmabuf, userbuf, dmacount))
  746. return -EFAULT;
  747. return dmacount;
  748. }
  749. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  750. num_samples = dmacount / interp_bytes_per_sample;
  751. for (sample = 0; sample < num_samples; sample++) {
  752. if (copy_from_user(usersample, userbuf,
  753. db->user_bytes_per_sample)) {
  754. return -EFAULT;
  755. }
  756. for (i = 0; i < db->num_channels; i++) {
  757. if (db->sample_size == 8)
  758. ch = U8_TO_S16(usersample[i]);
  759. else
  760. ch = *((s16 *) (&usersample[i * 2]));
  761. dmasample[i] = ch;
  762. if (mono)
  763. dmasample[i + 1] = ch; /* right channel */
  764. }
  765. /* duplicate every audio frame src_factor times
  766. */
  767. for (i = 0; i < db->src_factor; i++)
  768. memcpy(dmabuf, dmasample, db->dma_bytes_per_sample);
  769. userbuf += db->user_bytes_per_sample;
  770. dmabuf += interp_bytes_per_sample;
  771. }
  772. return num_samples * interp_bytes_per_sample;
  773. }
  774. /*
  775. * Translates AC'97 ADC samples to user buffer:
  776. * If mono, send only left channel to user buffer.
  777. * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
  778. * If decimating (no VRA), skip over src_factor audio frames.
  779. */
  780. static int
  781. translate_to_user(struct dmabuf *db, char* userbuf, char* dmabuf,
  782. int dmacount)
  783. {
  784. int sample, i;
  785. int interp_bytes_per_sample;
  786. int num_samples;
  787. int mono = (db->num_channels == 1);
  788. char usersample[12];
  789. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  790. /* no translation necessary, just copy
  791. */
  792. if (copy_to_user(userbuf, dmabuf, dmacount))
  793. return -EFAULT;
  794. return dmacount;
  795. }
  796. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  797. num_samples = dmacount / interp_bytes_per_sample;
  798. for (sample = 0; sample < num_samples; sample++) {
  799. for (i = 0; i < db->num_channels; i++) {
  800. if (db->sample_size == 8)
  801. usersample[i] =
  802. S16_TO_U8(*((s16 *) (&dmabuf[i * 2])));
  803. else
  804. *((s16 *) (&usersample[i * 2])) =
  805. *((s16 *) (&dmabuf[i * 2]));
  806. }
  807. if (copy_to_user(userbuf, usersample,
  808. db->user_bytes_per_sample)) {
  809. return -EFAULT;
  810. }
  811. userbuf += db->user_bytes_per_sample;
  812. dmabuf += interp_bytes_per_sample;
  813. }
  814. return num_samples * interp_bytes_per_sample;
  815. }
  816. /*
  817. * Copy audio data to/from user buffer from/to dma buffer, taking care
  818. * that we wrap when reading/writing the dma buffer. Returns actual byte
  819. * count written to or read from the dma buffer.
  820. */
  821. static int
  822. copy_dmabuf_user(struct dmabuf *db, char* userbuf, int count, int to_user)
  823. {
  824. char *bufptr = to_user ? db->nextOut : db->nextIn;
  825. char *bufend = db->rawbuf + db->dmasize;
  826. int cnt, ret;
  827. if (bufptr + count > bufend) {
  828. int partial = (int) (bufend - bufptr);
  829. if (to_user) {
  830. if ((cnt = translate_to_user(db, userbuf,
  831. bufptr, partial)) < 0)
  832. return cnt;
  833. ret = cnt;
  834. if ((cnt = translate_to_user(db, userbuf + partial,
  835. db->rawbuf,
  836. count - partial)) < 0)
  837. return cnt;
  838. ret += cnt;
  839. } else {
  840. if ((cnt = translate_from_user(db, bufptr, userbuf,
  841. partial)) < 0)
  842. return cnt;
  843. ret = cnt;
  844. if ((cnt = translate_from_user(db, db->rawbuf,
  845. userbuf + partial,
  846. count - partial)) < 0)
  847. return cnt;
  848. ret += cnt;
  849. }
  850. } else {
  851. if (to_user)
  852. ret = translate_to_user(db, userbuf, bufptr, count);
  853. else
  854. ret = translate_from_user(db, bufptr, userbuf, count);
  855. }
  856. return ret;
  857. }
  858. static ssize_t
  859. au1550_read(struct file *file, char *buffer, size_t count, loff_t *ppos)
  860. {
  861. struct au1550_state *s = (struct au1550_state *)file->private_data;
  862. struct dmabuf *db = &s->dma_adc;
  863. DECLARE_WAITQUEUE(wait, current);
  864. ssize_t ret;
  865. unsigned long flags;
  866. int cnt, usercnt, avail;
  867. if (db->mapped)
  868. return -ENXIO;
  869. if (!access_ok(VERIFY_WRITE, buffer, count))
  870. return -EFAULT;
  871. ret = 0;
  872. count *= db->cnt_factor;
  873. mutex_lock(&s->sem);
  874. add_wait_queue(&db->wait, &wait);
  875. while (count > 0) {
  876. /* wait for samples in ADC dma buffer
  877. */
  878. do {
  879. spin_lock_irqsave(&s->lock, flags);
  880. if (db->stopped)
  881. start_adc(s);
  882. avail = db->count;
  883. if (avail <= 0)
  884. __set_current_state(TASK_INTERRUPTIBLE);
  885. spin_unlock_irqrestore(&s->lock, flags);
  886. if (avail <= 0) {
  887. if (file->f_flags & O_NONBLOCK) {
  888. if (!ret)
  889. ret = -EAGAIN;
  890. goto out;
  891. }
  892. mutex_unlock(&s->sem);
  893. schedule();
  894. if (signal_pending(current)) {
  895. if (!ret)
  896. ret = -ERESTARTSYS;
  897. goto out2;
  898. }
  899. mutex_lock(&s->sem);
  900. }
  901. } while (avail <= 0);
  902. /* copy from nextOut to user
  903. */
  904. if ((cnt = copy_dmabuf_user(db, buffer,
  905. count > avail ?
  906. avail : count, 1)) < 0) {
  907. if (!ret)
  908. ret = -EFAULT;
  909. goto out;
  910. }
  911. spin_lock_irqsave(&s->lock, flags);
  912. db->count -= cnt;
  913. db->nextOut += cnt;
  914. if (db->nextOut >= db->rawbuf + db->dmasize)
  915. db->nextOut -= db->dmasize;
  916. spin_unlock_irqrestore(&s->lock, flags);
  917. count -= cnt;
  918. usercnt = cnt / db->cnt_factor;
  919. buffer += usercnt;
  920. ret += usercnt;
  921. } /* while (count > 0) */
  922. out:
  923. mutex_unlock(&s->sem);
  924. out2:
  925. remove_wait_queue(&db->wait, &wait);
  926. set_current_state(TASK_RUNNING);
  927. return ret;
  928. }
  929. static ssize_t
  930. au1550_write(struct file *file, const char *buffer, size_t count, loff_t * ppos)
  931. {
  932. struct au1550_state *s = (struct au1550_state *)file->private_data;
  933. struct dmabuf *db = &s->dma_dac;
  934. DECLARE_WAITQUEUE(wait, current);
  935. ssize_t ret = 0;
  936. unsigned long flags;
  937. int cnt, usercnt, avail;
  938. pr_debug("write: count=%d\n", count);
  939. if (db->mapped)
  940. return -ENXIO;
  941. if (!access_ok(VERIFY_READ, buffer, count))
  942. return -EFAULT;
  943. count *= db->cnt_factor;
  944. mutex_lock(&s->sem);
  945. add_wait_queue(&db->wait, &wait);
  946. while (count > 0) {
  947. /* wait for space in playback buffer
  948. */
  949. do {
  950. spin_lock_irqsave(&s->lock, flags);
  951. avail = (int) db->dmasize - db->count;
  952. if (avail <= 0)
  953. __set_current_state(TASK_INTERRUPTIBLE);
  954. spin_unlock_irqrestore(&s->lock, flags);
  955. if (avail <= 0) {
  956. if (file->f_flags & O_NONBLOCK) {
  957. if (!ret)
  958. ret = -EAGAIN;
  959. goto out;
  960. }
  961. mutex_unlock(&s->sem);
  962. schedule();
  963. if (signal_pending(current)) {
  964. if (!ret)
  965. ret = -ERESTARTSYS;
  966. goto out2;
  967. }
  968. mutex_lock(&s->sem);
  969. }
  970. } while (avail <= 0);
  971. /* copy from user to nextIn
  972. */
  973. if ((cnt = copy_dmabuf_user(db, (char *) buffer,
  974. count > avail ?
  975. avail : count, 0)) < 0) {
  976. if (!ret)
  977. ret = -EFAULT;
  978. goto out;
  979. }
  980. spin_lock_irqsave(&s->lock, flags);
  981. db->count += cnt;
  982. db->nextIn += cnt;
  983. if (db->nextIn >= db->rawbuf + db->dmasize)
  984. db->nextIn -= db->dmasize;
  985. /* If the data is available, we want to keep two buffers
  986. * on the dma queue. If the queue count reaches zero,
  987. * we know the dma has stopped.
  988. */
  989. while ((db->dma_qcount < 2) && (db->count >= db->fragsize)) {
  990. if (au1xxx_dbdma_put_source(db->dmanr,
  991. virt_to_phys(db->nextOut), db->fragsize,
  992. DDMA_FLAGS_IE) == 0) {
  993. err("qcount < 2 and no ring room!");
  994. }
  995. db->nextOut += db->fragsize;
  996. if (db->nextOut >= db->rawbuf + db->dmasize)
  997. db->nextOut -= db->dmasize;
  998. db->total_bytes += db->dma_fragsize;
  999. if (db->dma_qcount == 0)
  1000. start_dac(s);
  1001. db->dma_qcount++;
  1002. }
  1003. spin_unlock_irqrestore(&s->lock, flags);
  1004. count -= cnt;
  1005. usercnt = cnt / db->cnt_factor;
  1006. buffer += usercnt;
  1007. ret += usercnt;
  1008. } /* while (count > 0) */
  1009. out:
  1010. mutex_unlock(&s->sem);
  1011. out2:
  1012. remove_wait_queue(&db->wait, &wait);
  1013. set_current_state(TASK_RUNNING);
  1014. return ret;
  1015. }
  1016. /* No kernel lock - we have our own spinlock */
  1017. static unsigned int
  1018. au1550_poll(struct file *file, struct poll_table_struct *wait)
  1019. {
  1020. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1021. unsigned long flags;
  1022. unsigned int mask = 0;
  1023. if (file->f_mode & FMODE_WRITE) {
  1024. if (!s->dma_dac.ready)
  1025. return 0;
  1026. poll_wait(file, &s->dma_dac.wait, wait);
  1027. }
  1028. if (file->f_mode & FMODE_READ) {
  1029. if (!s->dma_adc.ready)
  1030. return 0;
  1031. poll_wait(file, &s->dma_adc.wait, wait);
  1032. }
  1033. spin_lock_irqsave(&s->lock, flags);
  1034. if (file->f_mode & FMODE_READ) {
  1035. if (s->dma_adc.count >= (signed)s->dma_adc.dma_fragsize)
  1036. mask |= POLLIN | POLLRDNORM;
  1037. }
  1038. if (file->f_mode & FMODE_WRITE) {
  1039. if (s->dma_dac.mapped) {
  1040. if (s->dma_dac.count >=
  1041. (signed)s->dma_dac.dma_fragsize)
  1042. mask |= POLLOUT | POLLWRNORM;
  1043. } else {
  1044. if ((signed) s->dma_dac.dmasize >=
  1045. s->dma_dac.count + (signed)s->dma_dac.dma_fragsize)
  1046. mask |= POLLOUT | POLLWRNORM;
  1047. }
  1048. }
  1049. spin_unlock_irqrestore(&s->lock, flags);
  1050. return mask;
  1051. }
  1052. static int
  1053. au1550_mmap(struct file *file, struct vm_area_struct *vma)
  1054. {
  1055. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1056. struct dmabuf *db;
  1057. unsigned long size;
  1058. int ret = 0;
  1059. lock_kernel();
  1060. mutex_lock(&s->sem);
  1061. if (vma->vm_flags & VM_WRITE)
  1062. db = &s->dma_dac;
  1063. else if (vma->vm_flags & VM_READ)
  1064. db = &s->dma_adc;
  1065. else {
  1066. ret = -EINVAL;
  1067. goto out;
  1068. }
  1069. if (vma->vm_pgoff != 0) {
  1070. ret = -EINVAL;
  1071. goto out;
  1072. }
  1073. size = vma->vm_end - vma->vm_start;
  1074. if (size > (PAGE_SIZE << db->buforder)) {
  1075. ret = -EINVAL;
  1076. goto out;
  1077. }
  1078. if (remap_pfn_range(vma, vma->vm_start, page_to_pfn(virt_to_page(db->rawbuf)),
  1079. size, vma->vm_page_prot)) {
  1080. ret = -EAGAIN;
  1081. goto out;
  1082. }
  1083. vma->vm_flags &= ~VM_IO;
  1084. db->mapped = 1;
  1085. out:
  1086. mutex_unlock(&s->sem);
  1087. unlock_kernel();
  1088. return ret;
  1089. }
  1090. #ifdef DEBUG
  1091. static struct ioctl_str_t {
  1092. unsigned int cmd;
  1093. const char *str;
  1094. } ioctl_str[] = {
  1095. {SNDCTL_DSP_RESET, "SNDCTL_DSP_RESET"},
  1096. {SNDCTL_DSP_SYNC, "SNDCTL_DSP_SYNC"},
  1097. {SNDCTL_DSP_SPEED, "SNDCTL_DSP_SPEED"},
  1098. {SNDCTL_DSP_STEREO, "SNDCTL_DSP_STEREO"},
  1099. {SNDCTL_DSP_GETBLKSIZE, "SNDCTL_DSP_GETBLKSIZE"},
  1100. {SNDCTL_DSP_SAMPLESIZE, "SNDCTL_DSP_SAMPLESIZE"},
  1101. {SNDCTL_DSP_CHANNELS, "SNDCTL_DSP_CHANNELS"},
  1102. {SOUND_PCM_WRITE_CHANNELS, "SOUND_PCM_WRITE_CHANNELS"},
  1103. {SOUND_PCM_WRITE_FILTER, "SOUND_PCM_WRITE_FILTER"},
  1104. {SNDCTL_DSP_POST, "SNDCTL_DSP_POST"},
  1105. {SNDCTL_DSP_SUBDIVIDE, "SNDCTL_DSP_SUBDIVIDE"},
  1106. {SNDCTL_DSP_SETFRAGMENT, "SNDCTL_DSP_SETFRAGMENT"},
  1107. {SNDCTL_DSP_GETFMTS, "SNDCTL_DSP_GETFMTS"},
  1108. {SNDCTL_DSP_SETFMT, "SNDCTL_DSP_SETFMT"},
  1109. {SNDCTL_DSP_GETOSPACE, "SNDCTL_DSP_GETOSPACE"},
  1110. {SNDCTL_DSP_GETISPACE, "SNDCTL_DSP_GETISPACE"},
  1111. {SNDCTL_DSP_NONBLOCK, "SNDCTL_DSP_NONBLOCK"},
  1112. {SNDCTL_DSP_GETCAPS, "SNDCTL_DSP_GETCAPS"},
  1113. {SNDCTL_DSP_GETTRIGGER, "SNDCTL_DSP_GETTRIGGER"},
  1114. {SNDCTL_DSP_SETTRIGGER, "SNDCTL_DSP_SETTRIGGER"},
  1115. {SNDCTL_DSP_GETIPTR, "SNDCTL_DSP_GETIPTR"},
  1116. {SNDCTL_DSP_GETOPTR, "SNDCTL_DSP_GETOPTR"},
  1117. {SNDCTL_DSP_MAPINBUF, "SNDCTL_DSP_MAPINBUF"},
  1118. {SNDCTL_DSP_MAPOUTBUF, "SNDCTL_DSP_MAPOUTBUF"},
  1119. {SNDCTL_DSP_SETSYNCRO, "SNDCTL_DSP_SETSYNCRO"},
  1120. {SNDCTL_DSP_SETDUPLEX, "SNDCTL_DSP_SETDUPLEX"},
  1121. {SNDCTL_DSP_GETODELAY, "SNDCTL_DSP_GETODELAY"},
  1122. {SNDCTL_DSP_GETCHANNELMASK, "SNDCTL_DSP_GETCHANNELMASK"},
  1123. {SNDCTL_DSP_BIND_CHANNEL, "SNDCTL_DSP_BIND_CHANNEL"},
  1124. {OSS_GETVERSION, "OSS_GETVERSION"},
  1125. {SOUND_PCM_READ_RATE, "SOUND_PCM_READ_RATE"},
  1126. {SOUND_PCM_READ_CHANNELS, "SOUND_PCM_READ_CHANNELS"},
  1127. {SOUND_PCM_READ_BITS, "SOUND_PCM_READ_BITS"},
  1128. {SOUND_PCM_READ_FILTER, "SOUND_PCM_READ_FILTER"}
  1129. };
  1130. #endif
  1131. static int
  1132. dma_count_done(struct dmabuf *db)
  1133. {
  1134. if (db->stopped)
  1135. return 0;
  1136. return db->dma_fragsize - au1xxx_get_dma_residue(db->dmanr);
  1137. }
  1138. static int
  1139. au1550_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1140. {
  1141. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1142. unsigned long flags;
  1143. audio_buf_info abinfo;
  1144. count_info cinfo;
  1145. int count;
  1146. int val, mapped, ret, diff;
  1147. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
  1148. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1149. #ifdef DEBUG
  1150. for (count = 0; count < ARRAY_SIZE(ioctl_str); count++) {
  1151. if (ioctl_str[count].cmd == cmd)
  1152. break;
  1153. }
  1154. if (count < ARRAY_SIZE(ioctl_str))
  1155. pr_debug("ioctl %s, arg=0x%lxn", ioctl_str[count].str, arg);
  1156. else
  1157. pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd, arg);
  1158. #endif
  1159. switch (cmd) {
  1160. case OSS_GETVERSION:
  1161. return put_user(SOUND_VERSION, (int *) arg);
  1162. case SNDCTL_DSP_SYNC:
  1163. if (file->f_mode & FMODE_WRITE)
  1164. return drain_dac(s, file->f_flags & O_NONBLOCK);
  1165. return 0;
  1166. case SNDCTL_DSP_SETDUPLEX:
  1167. return 0;
  1168. case SNDCTL_DSP_GETCAPS:
  1169. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME |
  1170. DSP_CAP_TRIGGER | DSP_CAP_MMAP, (int *)arg);
  1171. case SNDCTL_DSP_RESET:
  1172. if (file->f_mode & FMODE_WRITE) {
  1173. stop_dac(s);
  1174. synchronize_irq();
  1175. s->dma_dac.count = s->dma_dac.total_bytes = 0;
  1176. s->dma_dac.nextIn = s->dma_dac.nextOut =
  1177. s->dma_dac.rawbuf;
  1178. }
  1179. if (file->f_mode & FMODE_READ) {
  1180. stop_adc(s);
  1181. synchronize_irq();
  1182. s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1183. s->dma_adc.nextIn = s->dma_adc.nextOut =
  1184. s->dma_adc.rawbuf;
  1185. }
  1186. return 0;
  1187. case SNDCTL_DSP_SPEED:
  1188. if (get_user(val, (int *) arg))
  1189. return -EFAULT;
  1190. if (val >= 0) {
  1191. if (file->f_mode & FMODE_READ) {
  1192. stop_adc(s);
  1193. set_adc_rate(s, val);
  1194. }
  1195. if (file->f_mode & FMODE_WRITE) {
  1196. stop_dac(s);
  1197. set_dac_rate(s, val);
  1198. }
  1199. if (s->open_mode & FMODE_READ)
  1200. if ((ret = prog_dmabuf_adc(s)))
  1201. return ret;
  1202. if (s->open_mode & FMODE_WRITE)
  1203. if ((ret = prog_dmabuf_dac(s)))
  1204. return ret;
  1205. }
  1206. return put_user((file->f_mode & FMODE_READ) ?
  1207. s->dma_adc.sample_rate :
  1208. s->dma_dac.sample_rate,
  1209. (int *)arg);
  1210. case SNDCTL_DSP_STEREO:
  1211. if (get_user(val, (int *) arg))
  1212. return -EFAULT;
  1213. if (file->f_mode & FMODE_READ) {
  1214. stop_adc(s);
  1215. s->dma_adc.num_channels = val ? 2 : 1;
  1216. if ((ret = prog_dmabuf_adc(s)))
  1217. return ret;
  1218. }
  1219. if (file->f_mode & FMODE_WRITE) {
  1220. stop_dac(s);
  1221. s->dma_dac.num_channels = val ? 2 : 1;
  1222. if (s->codec_ext_caps & AC97_EXT_DACS) {
  1223. /* disable surround and center/lfe in AC'97
  1224. */
  1225. u16 ext_stat = rdcodec(s->codec,
  1226. AC97_EXTENDED_STATUS);
  1227. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1228. ext_stat | (AC97_EXTSTAT_PRI |
  1229. AC97_EXTSTAT_PRJ |
  1230. AC97_EXTSTAT_PRK));
  1231. }
  1232. if ((ret = prog_dmabuf_dac(s)))
  1233. return ret;
  1234. }
  1235. return 0;
  1236. case SNDCTL_DSP_CHANNELS:
  1237. if (get_user(val, (int *) arg))
  1238. return -EFAULT;
  1239. if (val != 0) {
  1240. if (file->f_mode & FMODE_READ) {
  1241. if (val < 0 || val > 2)
  1242. return -EINVAL;
  1243. stop_adc(s);
  1244. s->dma_adc.num_channels = val;
  1245. if ((ret = prog_dmabuf_adc(s)))
  1246. return ret;
  1247. }
  1248. if (file->f_mode & FMODE_WRITE) {
  1249. switch (val) {
  1250. case 1:
  1251. case 2:
  1252. break;
  1253. case 3:
  1254. case 5:
  1255. return -EINVAL;
  1256. case 4:
  1257. if (!(s->codec_ext_caps &
  1258. AC97_EXTID_SDAC))
  1259. return -EINVAL;
  1260. break;
  1261. case 6:
  1262. if ((s->codec_ext_caps &
  1263. AC97_EXT_DACS) != AC97_EXT_DACS)
  1264. return -EINVAL;
  1265. break;
  1266. default:
  1267. return -EINVAL;
  1268. }
  1269. stop_dac(s);
  1270. if (val <= 2 &&
  1271. (s->codec_ext_caps & AC97_EXT_DACS)) {
  1272. /* disable surround and center/lfe
  1273. * channels in AC'97
  1274. */
  1275. u16 ext_stat =
  1276. rdcodec(s->codec,
  1277. AC97_EXTENDED_STATUS);
  1278. wrcodec(s->codec,
  1279. AC97_EXTENDED_STATUS,
  1280. ext_stat | (AC97_EXTSTAT_PRI |
  1281. AC97_EXTSTAT_PRJ |
  1282. AC97_EXTSTAT_PRK));
  1283. } else if (val >= 4) {
  1284. /* enable surround, center/lfe
  1285. * channels in AC'97
  1286. */
  1287. u16 ext_stat =
  1288. rdcodec(s->codec,
  1289. AC97_EXTENDED_STATUS);
  1290. ext_stat &= ~AC97_EXTSTAT_PRJ;
  1291. if (val == 6)
  1292. ext_stat &=
  1293. ~(AC97_EXTSTAT_PRI |
  1294. AC97_EXTSTAT_PRK);
  1295. wrcodec(s->codec,
  1296. AC97_EXTENDED_STATUS,
  1297. ext_stat);
  1298. }
  1299. s->dma_dac.num_channels = val;
  1300. if ((ret = prog_dmabuf_dac(s)))
  1301. return ret;
  1302. }
  1303. }
  1304. return put_user(val, (int *) arg);
  1305. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1306. return put_user(AFMT_S16_LE | AFMT_U8, (int *) arg);
  1307. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt */
  1308. if (get_user(val, (int *) arg))
  1309. return -EFAULT;
  1310. if (val != AFMT_QUERY) {
  1311. if (file->f_mode & FMODE_READ) {
  1312. stop_adc(s);
  1313. if (val == AFMT_S16_LE)
  1314. s->dma_adc.sample_size = 16;
  1315. else {
  1316. val = AFMT_U8;
  1317. s->dma_adc.sample_size = 8;
  1318. }
  1319. if ((ret = prog_dmabuf_adc(s)))
  1320. return ret;
  1321. }
  1322. if (file->f_mode & FMODE_WRITE) {
  1323. stop_dac(s);
  1324. if (val == AFMT_S16_LE)
  1325. s->dma_dac.sample_size = 16;
  1326. else {
  1327. val = AFMT_U8;
  1328. s->dma_dac.sample_size = 8;
  1329. }
  1330. if ((ret = prog_dmabuf_dac(s)))
  1331. return ret;
  1332. }
  1333. } else {
  1334. if (file->f_mode & FMODE_READ)
  1335. val = (s->dma_adc.sample_size == 16) ?
  1336. AFMT_S16_LE : AFMT_U8;
  1337. else
  1338. val = (s->dma_dac.sample_size == 16) ?
  1339. AFMT_S16_LE : AFMT_U8;
  1340. }
  1341. return put_user(val, (int *) arg);
  1342. case SNDCTL_DSP_POST:
  1343. return 0;
  1344. case SNDCTL_DSP_GETTRIGGER:
  1345. val = 0;
  1346. spin_lock_irqsave(&s->lock, flags);
  1347. if (file->f_mode & FMODE_READ && !s->dma_adc.stopped)
  1348. val |= PCM_ENABLE_INPUT;
  1349. if (file->f_mode & FMODE_WRITE && !s->dma_dac.stopped)
  1350. val |= PCM_ENABLE_OUTPUT;
  1351. spin_unlock_irqrestore(&s->lock, flags);
  1352. return put_user(val, (int *) arg);
  1353. case SNDCTL_DSP_SETTRIGGER:
  1354. if (get_user(val, (int *) arg))
  1355. return -EFAULT;
  1356. if (file->f_mode & FMODE_READ) {
  1357. if (val & PCM_ENABLE_INPUT) {
  1358. spin_lock_irqsave(&s->lock, flags);
  1359. start_adc(s);
  1360. spin_unlock_irqrestore(&s->lock, flags);
  1361. } else
  1362. stop_adc(s);
  1363. }
  1364. if (file->f_mode & FMODE_WRITE) {
  1365. if (val & PCM_ENABLE_OUTPUT) {
  1366. spin_lock_irqsave(&s->lock, flags);
  1367. start_dac(s);
  1368. spin_unlock_irqrestore(&s->lock, flags);
  1369. } else
  1370. stop_dac(s);
  1371. }
  1372. return 0;
  1373. case SNDCTL_DSP_GETOSPACE:
  1374. if (!(file->f_mode & FMODE_WRITE))
  1375. return -EINVAL;
  1376. abinfo.fragsize = s->dma_dac.fragsize;
  1377. spin_lock_irqsave(&s->lock, flags);
  1378. count = s->dma_dac.count;
  1379. count -= dma_count_done(&s->dma_dac);
  1380. spin_unlock_irqrestore(&s->lock, flags);
  1381. if (count < 0)
  1382. count = 0;
  1383. abinfo.bytes = (s->dma_dac.dmasize - count) /
  1384. s->dma_dac.cnt_factor;
  1385. abinfo.fragstotal = s->dma_dac.numfrag;
  1386. abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
  1387. pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo.bytes, abinfo.fragments);
  1388. return copy_to_user((void *) arg, &abinfo,
  1389. sizeof(abinfo)) ? -EFAULT : 0;
  1390. case SNDCTL_DSP_GETISPACE:
  1391. if (!(file->f_mode & FMODE_READ))
  1392. return -EINVAL;
  1393. abinfo.fragsize = s->dma_adc.fragsize;
  1394. spin_lock_irqsave(&s->lock, flags);
  1395. count = s->dma_adc.count;
  1396. count += dma_count_done(&s->dma_adc);
  1397. spin_unlock_irqrestore(&s->lock, flags);
  1398. if (count < 0)
  1399. count = 0;
  1400. abinfo.bytes = count / s->dma_adc.cnt_factor;
  1401. abinfo.fragstotal = s->dma_adc.numfrag;
  1402. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1403. return copy_to_user((void *) arg, &abinfo,
  1404. sizeof(abinfo)) ? -EFAULT : 0;
  1405. case SNDCTL_DSP_NONBLOCK:
  1406. spin_lock(&file->f_lock);
  1407. file->f_flags |= O_NONBLOCK;
  1408. spin_unlock(&file->f_lock);
  1409. return 0;
  1410. case SNDCTL_DSP_GETODELAY:
  1411. if (!(file->f_mode & FMODE_WRITE))
  1412. return -EINVAL;
  1413. spin_lock_irqsave(&s->lock, flags);
  1414. count = s->dma_dac.count;
  1415. count -= dma_count_done(&s->dma_dac);
  1416. spin_unlock_irqrestore(&s->lock, flags);
  1417. if (count < 0)
  1418. count = 0;
  1419. count /= s->dma_dac.cnt_factor;
  1420. return put_user(count, (int *) arg);
  1421. case SNDCTL_DSP_GETIPTR:
  1422. if (!(file->f_mode & FMODE_READ))
  1423. return -EINVAL;
  1424. spin_lock_irqsave(&s->lock, flags);
  1425. cinfo.bytes = s->dma_adc.total_bytes;
  1426. count = s->dma_adc.count;
  1427. if (!s->dma_adc.stopped) {
  1428. diff = dma_count_done(&s->dma_adc);
  1429. count += diff;
  1430. cinfo.bytes += diff;
  1431. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) + diff -
  1432. virt_to_phys(s->dma_adc.rawbuf);
  1433. } else
  1434. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) -
  1435. virt_to_phys(s->dma_adc.rawbuf);
  1436. if (s->dma_adc.mapped)
  1437. s->dma_adc.count &= (s->dma_adc.dma_fragsize-1);
  1438. spin_unlock_irqrestore(&s->lock, flags);
  1439. if (count < 0)
  1440. count = 0;
  1441. cinfo.blocks = count >> s->dma_adc.fragshift;
  1442. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1443. case SNDCTL_DSP_GETOPTR:
  1444. if (!(file->f_mode & FMODE_READ))
  1445. return -EINVAL;
  1446. spin_lock_irqsave(&s->lock, flags);
  1447. cinfo.bytes = s->dma_dac.total_bytes;
  1448. count = s->dma_dac.count;
  1449. if (!s->dma_dac.stopped) {
  1450. diff = dma_count_done(&s->dma_dac);
  1451. count -= diff;
  1452. cinfo.bytes += diff;
  1453. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) + diff -
  1454. virt_to_phys(s->dma_dac.rawbuf);
  1455. } else
  1456. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) -
  1457. virt_to_phys(s->dma_dac.rawbuf);
  1458. if (s->dma_dac.mapped)
  1459. s->dma_dac.count &= (s->dma_dac.dma_fragsize-1);
  1460. spin_unlock_irqrestore(&s->lock, flags);
  1461. if (count < 0)
  1462. count = 0;
  1463. cinfo.blocks = count >> s->dma_dac.fragshift;
  1464. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1465. case SNDCTL_DSP_GETBLKSIZE:
  1466. if (file->f_mode & FMODE_WRITE)
  1467. return put_user(s->dma_dac.fragsize, (int *) arg);
  1468. else
  1469. return put_user(s->dma_adc.fragsize, (int *) arg);
  1470. case SNDCTL_DSP_SETFRAGMENT:
  1471. if (get_user(val, (int *) arg))
  1472. return -EFAULT;
  1473. if (file->f_mode & FMODE_READ) {
  1474. stop_adc(s);
  1475. s->dma_adc.ossfragshift = val & 0xffff;
  1476. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1477. if (s->dma_adc.ossfragshift < 4)
  1478. s->dma_adc.ossfragshift = 4;
  1479. if (s->dma_adc.ossfragshift > 15)
  1480. s->dma_adc.ossfragshift = 15;
  1481. if (s->dma_adc.ossmaxfrags < 4)
  1482. s->dma_adc.ossmaxfrags = 4;
  1483. if ((ret = prog_dmabuf_adc(s)))
  1484. return ret;
  1485. }
  1486. if (file->f_mode & FMODE_WRITE) {
  1487. stop_dac(s);
  1488. s->dma_dac.ossfragshift = val & 0xffff;
  1489. s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
  1490. if (s->dma_dac.ossfragshift < 4)
  1491. s->dma_dac.ossfragshift = 4;
  1492. if (s->dma_dac.ossfragshift > 15)
  1493. s->dma_dac.ossfragshift = 15;
  1494. if (s->dma_dac.ossmaxfrags < 4)
  1495. s->dma_dac.ossmaxfrags = 4;
  1496. if ((ret = prog_dmabuf_dac(s)))
  1497. return ret;
  1498. }
  1499. return 0;
  1500. case SNDCTL_DSP_SUBDIVIDE:
  1501. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1502. (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
  1503. return -EINVAL;
  1504. if (get_user(val, (int *) arg))
  1505. return -EFAULT;
  1506. if (val != 1 && val != 2 && val != 4)
  1507. return -EINVAL;
  1508. if (file->f_mode & FMODE_READ) {
  1509. stop_adc(s);
  1510. s->dma_adc.subdivision = val;
  1511. if ((ret = prog_dmabuf_adc(s)))
  1512. return ret;
  1513. }
  1514. if (file->f_mode & FMODE_WRITE) {
  1515. stop_dac(s);
  1516. s->dma_dac.subdivision = val;
  1517. if ((ret = prog_dmabuf_dac(s)))
  1518. return ret;
  1519. }
  1520. return 0;
  1521. case SOUND_PCM_READ_RATE:
  1522. return put_user((file->f_mode & FMODE_READ) ?
  1523. s->dma_adc.sample_rate :
  1524. s->dma_dac.sample_rate,
  1525. (int *)arg);
  1526. case SOUND_PCM_READ_CHANNELS:
  1527. if (file->f_mode & FMODE_READ)
  1528. return put_user(s->dma_adc.num_channels, (int *)arg);
  1529. else
  1530. return put_user(s->dma_dac.num_channels, (int *)arg);
  1531. case SOUND_PCM_READ_BITS:
  1532. if (file->f_mode & FMODE_READ)
  1533. return put_user(s->dma_adc.sample_size, (int *)arg);
  1534. else
  1535. return put_user(s->dma_dac.sample_size, (int *)arg);
  1536. case SOUND_PCM_WRITE_FILTER:
  1537. case SNDCTL_DSP_SETSYNCRO:
  1538. case SOUND_PCM_READ_FILTER:
  1539. return -EINVAL;
  1540. }
  1541. return mixdev_ioctl(s->codec, cmd, arg);
  1542. }
  1543. static long
  1544. au1550_unlocked_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1545. {
  1546. int ret;
  1547. lock_kernel();
  1548. ret = au1550_ioctl(file, cmd, arg);
  1549. unlock_kernel();
  1550. return ret;
  1551. }
  1552. static int
  1553. au1550_open(struct inode *inode, struct file *file)
  1554. {
  1555. int minor = MINOR(inode->i_rdev);
  1556. DECLARE_WAITQUEUE(wait, current);
  1557. struct au1550_state *s = &au1550_state;
  1558. int ret;
  1559. #ifdef DEBUG
  1560. if (file->f_flags & O_NONBLOCK)
  1561. pr_debug("open: non-blocking\n");
  1562. else
  1563. pr_debug("open: blocking\n");
  1564. #endif
  1565. file->private_data = s;
  1566. lock_kernel();
  1567. /* wait for device to become free */
  1568. mutex_lock(&s->open_mutex);
  1569. while (s->open_mode & file->f_mode) {
  1570. ret = -EBUSY;
  1571. if (file->f_flags & O_NONBLOCK)
  1572. goto out;
  1573. add_wait_queue(&s->open_wait, &wait);
  1574. __set_current_state(TASK_INTERRUPTIBLE);
  1575. mutex_unlock(&s->open_mutex);
  1576. schedule();
  1577. remove_wait_queue(&s->open_wait, &wait);
  1578. set_current_state(TASK_RUNNING);
  1579. ret = -ERESTARTSYS;
  1580. if (signal_pending(current))
  1581. goto out2;
  1582. mutex_lock(&s->open_mutex);
  1583. }
  1584. stop_dac(s);
  1585. stop_adc(s);
  1586. if (file->f_mode & FMODE_READ) {
  1587. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags =
  1588. s->dma_adc.subdivision = s->dma_adc.total_bytes = 0;
  1589. s->dma_adc.num_channels = 1;
  1590. s->dma_adc.sample_size = 8;
  1591. set_adc_rate(s, 8000);
  1592. if ((minor & 0xf) == SND_DEV_DSP16)
  1593. s->dma_adc.sample_size = 16;
  1594. }
  1595. if (file->f_mode & FMODE_WRITE) {
  1596. s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags =
  1597. s->dma_dac.subdivision = s->dma_dac.total_bytes = 0;
  1598. s->dma_dac.num_channels = 1;
  1599. s->dma_dac.sample_size = 8;
  1600. set_dac_rate(s, 8000);
  1601. if ((minor & 0xf) == SND_DEV_DSP16)
  1602. s->dma_dac.sample_size = 16;
  1603. }
  1604. if (file->f_mode & FMODE_READ) {
  1605. if ((ret = prog_dmabuf_adc(s)))
  1606. goto out;
  1607. }
  1608. if (file->f_mode & FMODE_WRITE) {
  1609. if ((ret = prog_dmabuf_dac(s)))
  1610. goto out;
  1611. }
  1612. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1613. mutex_init(&s->sem);
  1614. ret = 0;
  1615. out:
  1616. mutex_unlock(&s->open_mutex);
  1617. out2:
  1618. unlock_kernel();
  1619. return ret;
  1620. }
  1621. static int
  1622. au1550_release(struct inode *inode, struct file *file)
  1623. {
  1624. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1625. lock_kernel();
  1626. if (file->f_mode & FMODE_WRITE) {
  1627. unlock_kernel();
  1628. drain_dac(s, file->f_flags & O_NONBLOCK);
  1629. lock_kernel();
  1630. }
  1631. mutex_lock(&s->open_mutex);
  1632. if (file->f_mode & FMODE_WRITE) {
  1633. stop_dac(s);
  1634. kfree(s->dma_dac.rawbuf);
  1635. s->dma_dac.rawbuf = NULL;
  1636. }
  1637. if (file->f_mode & FMODE_READ) {
  1638. stop_adc(s);
  1639. kfree(s->dma_adc.rawbuf);
  1640. s->dma_adc.rawbuf = NULL;
  1641. }
  1642. s->open_mode &= ((~file->f_mode) & (FMODE_READ|FMODE_WRITE));
  1643. mutex_unlock(&s->open_mutex);
  1644. wake_up(&s->open_wait);
  1645. unlock_kernel();
  1646. return 0;
  1647. }
  1648. static /*const */ struct file_operations au1550_audio_fops = {
  1649. .owner = THIS_MODULE,
  1650. .llseek = au1550_llseek,
  1651. .read = au1550_read,
  1652. .write = au1550_write,
  1653. .poll = au1550_poll,
  1654. .unlocked_ioctl = au1550_unlocked_ioctl,
  1655. .mmap = au1550_mmap,
  1656. .open = au1550_open,
  1657. .release = au1550_release,
  1658. };
  1659. MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
  1660. MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
  1661. MODULE_LICENSE("GPL");
  1662. static int __devinit
  1663. au1550_probe(void)
  1664. {
  1665. struct au1550_state *s = &au1550_state;
  1666. int val;
  1667. memset(s, 0, sizeof(struct au1550_state));
  1668. init_waitqueue_head(&s->dma_adc.wait);
  1669. init_waitqueue_head(&s->dma_dac.wait);
  1670. init_waitqueue_head(&s->open_wait);
  1671. mutex_init(&s->open_mutex);
  1672. spin_lock_init(&s->lock);
  1673. s->codec = ac97_alloc_codec();
  1674. if(s->codec == NULL) {
  1675. err("Out of memory");
  1676. return -1;
  1677. }
  1678. s->codec->private_data = s;
  1679. s->codec->id = 0;
  1680. s->codec->codec_read = rdcodec;
  1681. s->codec->codec_write = wrcodec;
  1682. s->codec->codec_wait = waitcodec;
  1683. if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL),
  1684. 0x30, "Au1550 AC97")) {
  1685. err("AC'97 ports in use");
  1686. }
  1687. /* Allocate the DMA Channels
  1688. */
  1689. if ((s->dma_dac.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN,
  1690. DBDMA_AC97_TX_CHAN, dac_dma_interrupt, (void *)s)) == 0) {
  1691. err("Can't get DAC DMA");
  1692. goto err_dma1;
  1693. }
  1694. au1xxx_dbdma_set_devwidth(s->dma_dac.dmanr, 16);
  1695. if (au1xxx_dbdma_ring_alloc(s->dma_dac.dmanr,
  1696. NUM_DBDMA_DESCRIPTORS) == 0) {
  1697. err("Can't get DAC DMA descriptors");
  1698. goto err_dma1;
  1699. }
  1700. if ((s->dma_adc.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN,
  1701. DBDMA_MEM_CHAN, adc_dma_interrupt, (void *)s)) == 0) {
  1702. err("Can't get ADC DMA");
  1703. goto err_dma2;
  1704. }
  1705. au1xxx_dbdma_set_devwidth(s->dma_adc.dmanr, 16);
  1706. if (au1xxx_dbdma_ring_alloc(s->dma_adc.dmanr,
  1707. NUM_DBDMA_DESCRIPTORS) == 0) {
  1708. err("Can't get ADC DMA descriptors");
  1709. goto err_dma2;
  1710. }
  1711. pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN, DBDMA_AC97_RX_CHAN);
  1712. /* register devices */
  1713. if ((s->dev_audio = register_sound_dsp(&au1550_audio_fops, -1)) < 0)
  1714. goto err_dev1;
  1715. if ((s->codec->dev_mixer =
  1716. register_sound_mixer(&au1550_mixer_fops, -1)) < 0)
  1717. goto err_dev2;
  1718. /* The GPIO for the appropriate PSC was configured by the
  1719. * board specific start up.
  1720. *
  1721. * configure PSC for AC'97
  1722. */
  1723. au_writel(0, AC97_PSC_CTRL); /* Disable PSC */
  1724. au_sync();
  1725. au_writel((PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE), AC97_PSC_SEL);
  1726. au_sync();
  1727. /* cold reset the AC'97
  1728. */
  1729. au_writel(PSC_AC97RST_RST, PSC_AC97RST);
  1730. au_sync();
  1731. au1550_delay(10);
  1732. au_writel(0, PSC_AC97RST);
  1733. au_sync();
  1734. /* need to delay around 500msec(bleech) to give
  1735. some CODECs enough time to wakeup */
  1736. au1550_delay(500);
  1737. /* warm reset the AC'97 to start the bitclk
  1738. */
  1739. au_writel(PSC_AC97RST_SNC, PSC_AC97RST);
  1740. au_sync();
  1741. udelay(100);
  1742. au_writel(0, PSC_AC97RST);
  1743. au_sync();
  1744. /* Enable PSC
  1745. */
  1746. au_writel(PSC_CTRL_ENABLE, AC97_PSC_CTRL);
  1747. au_sync();
  1748. /* Wait for PSC ready.
  1749. */
  1750. do {
  1751. val = au_readl(PSC_AC97STAT);
  1752. au_sync();
  1753. } while ((val & PSC_AC97STAT_SR) == 0);
  1754. /* Configure AC97 controller.
  1755. * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
  1756. */
  1757. val = PSC_AC97CFG_SET_LEN(16);
  1758. val |= PSC_AC97CFG_RT_FIFO8 | PSC_AC97CFG_TT_FIFO8;
  1759. /* Enable device so we can at least
  1760. * talk over the AC-link.
  1761. */
  1762. au_writel(val, PSC_AC97CFG);
  1763. au_writel(PSC_AC97MSK_ALLMASK, PSC_AC97MSK);
  1764. au_sync();
  1765. val |= PSC_AC97CFG_DE_ENABLE;
  1766. au_writel(val, PSC_AC97CFG);
  1767. au_sync();
  1768. /* Wait for Device ready.
  1769. */
  1770. do {
  1771. val = au_readl(PSC_AC97STAT);
  1772. au_sync();
  1773. } while ((val & PSC_AC97STAT_DR) == 0);
  1774. /* codec init */
  1775. if (!ac97_probe_codec(s->codec))
  1776. goto err_dev3;
  1777. s->codec_base_caps = rdcodec(s->codec, AC97_RESET);
  1778. s->codec_ext_caps = rdcodec(s->codec, AC97_EXTENDED_ID);
  1779. pr_info("AC'97 Base/Extended ID = %04x/%04x",
  1780. s->codec_base_caps, s->codec_ext_caps);
  1781. if (!(s->codec_ext_caps & AC97_EXTID_VRA)) {
  1782. /* codec does not support VRA
  1783. */
  1784. s->no_vra = 1;
  1785. } else if (!vra) {
  1786. /* Boot option says disable VRA
  1787. */
  1788. u16 ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  1789. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1790. ac97_extstat & ~AC97_EXTSTAT_VRA);
  1791. s->no_vra = 1;
  1792. }
  1793. if (s->no_vra)
  1794. pr_info("no VRA, interpolating and decimating");
  1795. /* set mic to be the recording source */
  1796. val = SOUND_MASK_MIC;
  1797. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC,
  1798. (unsigned long) &val);
  1799. return 0;
  1800. err_dev3:
  1801. unregister_sound_mixer(s->codec->dev_mixer);
  1802. err_dev2:
  1803. unregister_sound_dsp(s->dev_audio);
  1804. err_dev1:
  1805. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1806. err_dma2:
  1807. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1808. err_dma1:
  1809. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1810. ac97_release_codec(s->codec);
  1811. return -1;
  1812. }
  1813. static void __devinit
  1814. au1550_remove(void)
  1815. {
  1816. struct au1550_state *s = &au1550_state;
  1817. if (!s)
  1818. return;
  1819. synchronize_irq();
  1820. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1821. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1822. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1823. unregister_sound_dsp(s->dev_audio);
  1824. unregister_sound_mixer(s->codec->dev_mixer);
  1825. ac97_release_codec(s->codec);
  1826. }
  1827. static int __init
  1828. init_au1550(void)
  1829. {
  1830. return au1550_probe();
  1831. }
  1832. static void __exit
  1833. cleanup_au1550(void)
  1834. {
  1835. au1550_remove();
  1836. }
  1837. module_init(init_au1550);
  1838. module_exit(cleanup_au1550);
  1839. #ifndef MODULE
  1840. static int __init
  1841. au1550_setup(char *options)
  1842. {
  1843. char *this_opt;
  1844. if (!options || !*options)
  1845. return 0;
  1846. while ((this_opt = strsep(&options, ","))) {
  1847. if (!*this_opt)
  1848. continue;
  1849. if (!strncmp(this_opt, "vra", 3)) {
  1850. vra = 1;
  1851. }
  1852. }
  1853. return 1;
  1854. }
  1855. __setup("au1550_audio=", au1550_setup);
  1856. #endif /* MODULE */