phy_g.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11g PHY driver
  4. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  5. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  6. Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
  7. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  8. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  9. This program is free software; you can redistribute it and/or modify
  10. it under the terms of the GNU General Public License as published by
  11. the Free Software Foundation; either version 2 of the License, or
  12. (at your option) any later version.
  13. This program is distributed in the hope that it will be useful,
  14. but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. GNU General Public License for more details.
  17. You should have received a copy of the GNU General Public License
  18. along with this program; see the file COPYING. If not, write to
  19. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  20. Boston, MA 02110-1301, USA.
  21. */
  22. #include "b43.h"
  23. #include "phy_g.h"
  24. #include "phy_common.h"
  25. #include "lo.h"
  26. #include "main.h"
  27. #include <linux/bitrev.h>
  28. static const s8 b43_tssi2dbm_g_table[] = {
  29. 77, 77, 77, 76,
  30. 76, 76, 75, 75,
  31. 74, 74, 73, 73,
  32. 73, 72, 72, 71,
  33. 71, 70, 70, 69,
  34. 68, 68, 67, 67,
  35. 66, 65, 65, 64,
  36. 63, 63, 62, 61,
  37. 60, 59, 58, 57,
  38. 56, 55, 54, 53,
  39. 52, 50, 49, 47,
  40. 45, 43, 40, 37,
  41. 33, 28, 22, 14,
  42. 5, -7, -20, -20,
  43. -20, -20, -20, -20,
  44. -20, -20, -20, -20,
  45. };
  46. const u8 b43_radio_channel_codes_bg[] = {
  47. 12, 17, 22, 27,
  48. 32, 37, 42, 47,
  49. 52, 57, 62, 67,
  50. 72, 84,
  51. };
  52. static void b43_calc_nrssi_threshold(struct b43_wldev *dev);
  53. #define bitrev4(tmp) (bitrev8(tmp) >> 4)
  54. /* Get the freq, as it has to be written to the device. */
  55. static inline u16 channel2freq_bg(u8 channel)
  56. {
  57. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  58. return b43_radio_channel_codes_bg[channel - 1];
  59. }
  60. static void generate_rfatt_list(struct b43_wldev *dev,
  61. struct b43_rfatt_list *list)
  62. {
  63. struct b43_phy *phy = &dev->phy;
  64. /* APHY.rev < 5 || GPHY.rev < 6 */
  65. static const struct b43_rfatt rfatt_0[] = {
  66. {.att = 3,.with_padmix = 0,},
  67. {.att = 1,.with_padmix = 0,},
  68. {.att = 5,.with_padmix = 0,},
  69. {.att = 7,.with_padmix = 0,},
  70. {.att = 9,.with_padmix = 0,},
  71. {.att = 2,.with_padmix = 0,},
  72. {.att = 0,.with_padmix = 0,},
  73. {.att = 4,.with_padmix = 0,},
  74. {.att = 6,.with_padmix = 0,},
  75. {.att = 8,.with_padmix = 0,},
  76. {.att = 1,.with_padmix = 1,},
  77. {.att = 2,.with_padmix = 1,},
  78. {.att = 3,.with_padmix = 1,},
  79. {.att = 4,.with_padmix = 1,},
  80. };
  81. /* Radio.rev == 8 && Radio.version == 0x2050 */
  82. static const struct b43_rfatt rfatt_1[] = {
  83. {.att = 2,.with_padmix = 1,},
  84. {.att = 4,.with_padmix = 1,},
  85. {.att = 6,.with_padmix = 1,},
  86. {.att = 8,.with_padmix = 1,},
  87. {.att = 10,.with_padmix = 1,},
  88. {.att = 12,.with_padmix = 1,},
  89. {.att = 14,.with_padmix = 1,},
  90. };
  91. /* Otherwise */
  92. static const struct b43_rfatt rfatt_2[] = {
  93. {.att = 0,.with_padmix = 1,},
  94. {.att = 2,.with_padmix = 1,},
  95. {.att = 4,.with_padmix = 1,},
  96. {.att = 6,.with_padmix = 1,},
  97. {.att = 8,.with_padmix = 1,},
  98. {.att = 9,.with_padmix = 1,},
  99. {.att = 9,.with_padmix = 1,},
  100. };
  101. if (!b43_has_hardware_pctl(dev)) {
  102. /* Software pctl */
  103. list->list = rfatt_0;
  104. list->len = ARRAY_SIZE(rfatt_0);
  105. list->min_val = 0;
  106. list->max_val = 9;
  107. return;
  108. }
  109. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  110. /* Hardware pctl */
  111. list->list = rfatt_1;
  112. list->len = ARRAY_SIZE(rfatt_1);
  113. list->min_val = 0;
  114. list->max_val = 14;
  115. return;
  116. }
  117. /* Hardware pctl */
  118. list->list = rfatt_2;
  119. list->len = ARRAY_SIZE(rfatt_2);
  120. list->min_val = 0;
  121. list->max_val = 9;
  122. }
  123. static void generate_bbatt_list(struct b43_wldev *dev,
  124. struct b43_bbatt_list *list)
  125. {
  126. static const struct b43_bbatt bbatt_0[] = {
  127. {.att = 0,},
  128. {.att = 1,},
  129. {.att = 2,},
  130. {.att = 3,},
  131. {.att = 4,},
  132. {.att = 5,},
  133. {.att = 6,},
  134. {.att = 7,},
  135. {.att = 8,},
  136. };
  137. list->list = bbatt_0;
  138. list->len = ARRAY_SIZE(bbatt_0);
  139. list->min_val = 0;
  140. list->max_val = 8;
  141. }
  142. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  143. {
  144. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  145. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  146. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  147. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  148. }
  149. /* Synthetic PU workaround */
  150. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  151. {
  152. struct b43_phy *phy = &dev->phy;
  153. might_sleep();
  154. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  155. /* We do not need the workaround. */
  156. return;
  157. }
  158. if (channel <= 10) {
  159. b43_write16(dev, B43_MMIO_CHANNEL,
  160. channel2freq_bg(channel + 4));
  161. } else {
  162. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  163. }
  164. msleep(1);
  165. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  166. }
  167. /* Set the baseband attenuation value on chip. */
  168. void b43_gphy_set_baseband_attenuation(struct b43_wldev *dev,
  169. u16 baseband_attenuation)
  170. {
  171. struct b43_phy *phy = &dev->phy;
  172. if (phy->analog == 0) {
  173. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  174. & 0xFFF0) |
  175. baseband_attenuation);
  176. } else if (phy->analog > 1) {
  177. b43_phy_write(dev, B43_PHY_DACCTL,
  178. (b43_phy_read(dev, B43_PHY_DACCTL)
  179. & 0xFFC3) | (baseband_attenuation << 2));
  180. } else {
  181. b43_phy_write(dev, B43_PHY_DACCTL,
  182. (b43_phy_read(dev, B43_PHY_DACCTL)
  183. & 0xFF87) | (baseband_attenuation << 3));
  184. }
  185. }
  186. /* Adjust the transmission power output (G-PHY) */
  187. void b43_set_txpower_g(struct b43_wldev *dev,
  188. const struct b43_bbatt *bbatt,
  189. const struct b43_rfatt *rfatt, u8 tx_control)
  190. {
  191. struct b43_phy *phy = &dev->phy;
  192. struct b43_phy_g *gphy = phy->g;
  193. struct b43_txpower_lo_control *lo = gphy->lo_control;
  194. u16 bb, rf;
  195. u16 tx_bias, tx_magn;
  196. bb = bbatt->att;
  197. rf = rfatt->att;
  198. tx_bias = lo->tx_bias;
  199. tx_magn = lo->tx_magn;
  200. if (unlikely(tx_bias == 0xFF))
  201. tx_bias = 0;
  202. /* Save the values for later. Use memmove, because it's valid
  203. * to pass &gphy->rfatt as rfatt pointer argument. Same for bbatt. */
  204. gphy->tx_control = tx_control;
  205. memmove(&gphy->rfatt, rfatt, sizeof(*rfatt));
  206. gphy->rfatt.with_padmix = !!(tx_control & B43_TXCTL_TXMIX);
  207. memmove(&gphy->bbatt, bbatt, sizeof(*bbatt));
  208. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  209. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  210. "rfatt(%u), tx_control(0x%02X), "
  211. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  212. bb, rf, tx_control, tx_bias, tx_magn);
  213. }
  214. b43_gphy_set_baseband_attenuation(dev, bb);
  215. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  216. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  217. b43_radio_write16(dev, 0x43,
  218. (rf & 0x000F) | (tx_control & 0x0070));
  219. } else {
  220. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  221. & 0xFFF0) | (rf & 0x000F));
  222. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  223. & ~0x0070) | (tx_control &
  224. 0x0070));
  225. }
  226. if (has_tx_magnification(phy)) {
  227. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  228. } else {
  229. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  230. & 0xFFF0) | (tx_bias & 0x000F));
  231. }
  232. b43_lo_g_adjust(dev);
  233. }
  234. /* GPHY_TSSI_Power_Lookup_Table_Init */
  235. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  236. {
  237. struct b43_phy_g *gphy = dev->phy.g;
  238. int i;
  239. u16 value;
  240. for (i = 0; i < 32; i++)
  241. b43_ofdmtab_write16(dev, 0x3C20, i, gphy->tssi2dbm[i]);
  242. for (i = 32; i < 64; i++)
  243. b43_ofdmtab_write16(dev, 0x3C00, i - 32, gphy->tssi2dbm[i]);
  244. for (i = 0; i < 64; i += 2) {
  245. value = (u16) gphy->tssi2dbm[i];
  246. value |= ((u16) gphy->tssi2dbm[i + 1]) << 8;
  247. b43_phy_write(dev, 0x380 + (i / 2), value);
  248. }
  249. }
  250. /* GPHY_Gain_Lookup_Table_Init */
  251. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  252. {
  253. struct b43_phy *phy = &dev->phy;
  254. struct b43_phy_g *gphy = phy->g;
  255. struct b43_txpower_lo_control *lo = gphy->lo_control;
  256. u16 nr_written = 0;
  257. u16 tmp;
  258. u8 rf, bb;
  259. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  260. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  261. if (nr_written >= 0x40)
  262. return;
  263. tmp = lo->bbatt_list.list[bb].att;
  264. tmp <<= 8;
  265. if (phy->radio_rev == 8)
  266. tmp |= 0x50;
  267. else
  268. tmp |= 0x40;
  269. tmp |= lo->rfatt_list.list[rf].att;
  270. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  271. nr_written++;
  272. }
  273. }
  274. }
  275. static void b43_set_all_gains(struct b43_wldev *dev,
  276. s16 first, s16 second, s16 third)
  277. {
  278. struct b43_phy *phy = &dev->phy;
  279. u16 i;
  280. u16 start = 0x08, end = 0x18;
  281. u16 tmp;
  282. u16 table;
  283. if (phy->rev <= 1) {
  284. start = 0x10;
  285. end = 0x20;
  286. }
  287. table = B43_OFDMTAB_GAINX;
  288. if (phy->rev <= 1)
  289. table = B43_OFDMTAB_GAINX_R1;
  290. for (i = 0; i < 4; i++)
  291. b43_ofdmtab_write16(dev, table, i, first);
  292. for (i = start; i < end; i++)
  293. b43_ofdmtab_write16(dev, table, i, second);
  294. if (third != -1) {
  295. tmp = ((u16) third << 14) | ((u16) third << 6);
  296. b43_phy_write(dev, 0x04A0,
  297. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  298. b43_phy_write(dev, 0x04A1,
  299. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  300. b43_phy_write(dev, 0x04A2,
  301. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  302. }
  303. b43_dummy_transmission(dev);
  304. }
  305. static void b43_set_original_gains(struct b43_wldev *dev)
  306. {
  307. struct b43_phy *phy = &dev->phy;
  308. u16 i, tmp;
  309. u16 table;
  310. u16 start = 0x0008, end = 0x0018;
  311. if (phy->rev <= 1) {
  312. start = 0x0010;
  313. end = 0x0020;
  314. }
  315. table = B43_OFDMTAB_GAINX;
  316. if (phy->rev <= 1)
  317. table = B43_OFDMTAB_GAINX_R1;
  318. for (i = 0; i < 4; i++) {
  319. tmp = (i & 0xFFFC);
  320. tmp |= (i & 0x0001) << 1;
  321. tmp |= (i & 0x0002) >> 1;
  322. b43_ofdmtab_write16(dev, table, i, tmp);
  323. }
  324. for (i = start; i < end; i++)
  325. b43_ofdmtab_write16(dev, table, i, i - start);
  326. b43_phy_write(dev, 0x04A0,
  327. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  328. b43_phy_write(dev, 0x04A1,
  329. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  330. b43_phy_write(dev, 0x04A2,
  331. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  332. b43_dummy_transmission(dev);
  333. }
  334. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  335. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  336. {
  337. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  338. mmiowb();
  339. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  340. }
  341. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  342. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  343. {
  344. u16 val;
  345. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  346. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  347. return (s16) val;
  348. }
  349. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  350. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  351. {
  352. u16 i;
  353. s16 tmp;
  354. for (i = 0; i < 64; i++) {
  355. tmp = b43_nrssi_hw_read(dev, i);
  356. tmp -= val;
  357. tmp = clamp_val(tmp, -32, 31);
  358. b43_nrssi_hw_write(dev, i, tmp);
  359. }
  360. }
  361. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  362. void b43_nrssi_mem_update(struct b43_wldev *dev)
  363. {
  364. struct b43_phy_g *gphy = dev->phy.g;
  365. s16 i, delta;
  366. s32 tmp;
  367. delta = 0x1F - gphy->nrssi[0];
  368. for (i = 0; i < 64; i++) {
  369. tmp = (i - delta) * gphy->nrssislope;
  370. tmp /= 0x10000;
  371. tmp += 0x3A;
  372. tmp = clamp_val(tmp, 0, 0x3F);
  373. gphy->nrssi_lt[i] = tmp;
  374. }
  375. }
  376. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  377. {
  378. struct b43_phy *phy = &dev->phy;
  379. u16 backup[20] = { 0 };
  380. s16 v47F;
  381. u16 i;
  382. u16 saved = 0xFFFF;
  383. backup[0] = b43_phy_read(dev, 0x0001);
  384. backup[1] = b43_phy_read(dev, 0x0811);
  385. backup[2] = b43_phy_read(dev, 0x0812);
  386. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  387. backup[3] = b43_phy_read(dev, 0x0814);
  388. backup[4] = b43_phy_read(dev, 0x0815);
  389. }
  390. backup[5] = b43_phy_read(dev, 0x005A);
  391. backup[6] = b43_phy_read(dev, 0x0059);
  392. backup[7] = b43_phy_read(dev, 0x0058);
  393. backup[8] = b43_phy_read(dev, 0x000A);
  394. backup[9] = b43_phy_read(dev, 0x0003);
  395. backup[10] = b43_radio_read16(dev, 0x007A);
  396. backup[11] = b43_radio_read16(dev, 0x0043);
  397. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  398. b43_phy_write(dev, 0x0001,
  399. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  400. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  401. b43_phy_write(dev, 0x0812,
  402. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  403. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  404. if (phy->rev >= 6) {
  405. backup[12] = b43_phy_read(dev, 0x002E);
  406. backup[13] = b43_phy_read(dev, 0x002F);
  407. backup[14] = b43_phy_read(dev, 0x080F);
  408. backup[15] = b43_phy_read(dev, 0x0810);
  409. backup[16] = b43_phy_read(dev, 0x0801);
  410. backup[17] = b43_phy_read(dev, 0x0060);
  411. backup[18] = b43_phy_read(dev, 0x0014);
  412. backup[19] = b43_phy_read(dev, 0x0478);
  413. b43_phy_write(dev, 0x002E, 0);
  414. b43_phy_write(dev, 0x002F, 0);
  415. b43_phy_write(dev, 0x080F, 0);
  416. b43_phy_write(dev, 0x0810, 0);
  417. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  418. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  419. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  420. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  421. }
  422. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  423. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  424. udelay(30);
  425. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  426. if (v47F >= 0x20)
  427. v47F -= 0x40;
  428. if (v47F == 31) {
  429. for (i = 7; i >= 4; i--) {
  430. b43_radio_write16(dev, 0x007B, i);
  431. udelay(20);
  432. v47F =
  433. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  434. if (v47F >= 0x20)
  435. v47F -= 0x40;
  436. if (v47F < 31 && saved == 0xFFFF)
  437. saved = i;
  438. }
  439. if (saved == 0xFFFF)
  440. saved = 4;
  441. } else {
  442. b43_radio_write16(dev, 0x007A,
  443. b43_radio_read16(dev, 0x007A) & 0x007F);
  444. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  445. b43_phy_write(dev, 0x0814,
  446. b43_phy_read(dev, 0x0814) | 0x0001);
  447. b43_phy_write(dev, 0x0815,
  448. b43_phy_read(dev, 0x0815) & 0xFFFE);
  449. }
  450. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  451. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  452. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  453. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  454. b43_phy_write(dev, 0x005A, 0x0480);
  455. b43_phy_write(dev, 0x0059, 0x0810);
  456. b43_phy_write(dev, 0x0058, 0x000D);
  457. if (phy->rev == 0) {
  458. b43_phy_write(dev, 0x0003, 0x0122);
  459. } else {
  460. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  461. | 0x2000);
  462. }
  463. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  464. b43_phy_write(dev, 0x0814,
  465. b43_phy_read(dev, 0x0814) | 0x0004);
  466. b43_phy_write(dev, 0x0815,
  467. b43_phy_read(dev, 0x0815) & 0xFFFB);
  468. }
  469. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  470. | 0x0040);
  471. b43_radio_write16(dev, 0x007A,
  472. b43_radio_read16(dev, 0x007A) | 0x000F);
  473. b43_set_all_gains(dev, 3, 0, 1);
  474. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  475. & 0x00F0) | 0x000F);
  476. udelay(30);
  477. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  478. if (v47F >= 0x20)
  479. v47F -= 0x40;
  480. if (v47F == -32) {
  481. for (i = 0; i < 4; i++) {
  482. b43_radio_write16(dev, 0x007B, i);
  483. udelay(20);
  484. v47F =
  485. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  486. 0x003F);
  487. if (v47F >= 0x20)
  488. v47F -= 0x40;
  489. if (v47F > -31 && saved == 0xFFFF)
  490. saved = i;
  491. }
  492. if (saved == 0xFFFF)
  493. saved = 3;
  494. } else
  495. saved = 0;
  496. }
  497. b43_radio_write16(dev, 0x007B, saved);
  498. if (phy->rev >= 6) {
  499. b43_phy_write(dev, 0x002E, backup[12]);
  500. b43_phy_write(dev, 0x002F, backup[13]);
  501. b43_phy_write(dev, 0x080F, backup[14]);
  502. b43_phy_write(dev, 0x0810, backup[15]);
  503. }
  504. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  505. b43_phy_write(dev, 0x0814, backup[3]);
  506. b43_phy_write(dev, 0x0815, backup[4]);
  507. }
  508. b43_phy_write(dev, 0x005A, backup[5]);
  509. b43_phy_write(dev, 0x0059, backup[6]);
  510. b43_phy_write(dev, 0x0058, backup[7]);
  511. b43_phy_write(dev, 0x000A, backup[8]);
  512. b43_phy_write(dev, 0x0003, backup[9]);
  513. b43_radio_write16(dev, 0x0043, backup[11]);
  514. b43_radio_write16(dev, 0x007A, backup[10]);
  515. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  516. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  517. b43_set_original_gains(dev);
  518. if (phy->rev >= 6) {
  519. b43_phy_write(dev, 0x0801, backup[16]);
  520. b43_phy_write(dev, 0x0060, backup[17]);
  521. b43_phy_write(dev, 0x0014, backup[18]);
  522. b43_phy_write(dev, 0x0478, backup[19]);
  523. }
  524. b43_phy_write(dev, 0x0001, backup[0]);
  525. b43_phy_write(dev, 0x0812, backup[2]);
  526. b43_phy_write(dev, 0x0811, backup[1]);
  527. }
  528. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  529. {
  530. struct b43_phy *phy = &dev->phy;
  531. struct b43_phy_g *gphy = phy->g;
  532. u16 backup[18] = { 0 };
  533. u16 tmp;
  534. s16 nrssi0, nrssi1;
  535. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  536. if (phy->radio_rev >= 9)
  537. return;
  538. if (phy->radio_rev == 8)
  539. b43_calc_nrssi_offset(dev);
  540. b43_phy_write(dev, B43_PHY_G_CRS,
  541. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  542. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  543. backup[7] = b43_read16(dev, 0x03E2);
  544. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  545. backup[0] = b43_radio_read16(dev, 0x007A);
  546. backup[1] = b43_radio_read16(dev, 0x0052);
  547. backup[2] = b43_radio_read16(dev, 0x0043);
  548. backup[3] = b43_phy_read(dev, 0x0015);
  549. backup[4] = b43_phy_read(dev, 0x005A);
  550. backup[5] = b43_phy_read(dev, 0x0059);
  551. backup[6] = b43_phy_read(dev, 0x0058);
  552. backup[8] = b43_read16(dev, 0x03E6);
  553. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  554. if (phy->rev >= 3) {
  555. backup[10] = b43_phy_read(dev, 0x002E);
  556. backup[11] = b43_phy_read(dev, 0x002F);
  557. backup[12] = b43_phy_read(dev, 0x080F);
  558. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  559. backup[14] = b43_phy_read(dev, 0x0801);
  560. backup[15] = b43_phy_read(dev, 0x0060);
  561. backup[16] = b43_phy_read(dev, 0x0014);
  562. backup[17] = b43_phy_read(dev, 0x0478);
  563. b43_phy_write(dev, 0x002E, 0);
  564. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  565. switch (phy->rev) {
  566. case 4:
  567. case 6:
  568. case 7:
  569. b43_phy_write(dev, 0x0478,
  570. b43_phy_read(dev, 0x0478)
  571. | 0x0100);
  572. b43_phy_write(dev, 0x0801,
  573. b43_phy_read(dev, 0x0801)
  574. | 0x0040);
  575. break;
  576. case 3:
  577. case 5:
  578. b43_phy_write(dev, 0x0801,
  579. b43_phy_read(dev, 0x0801)
  580. & 0xFFBF);
  581. break;
  582. }
  583. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  584. | 0x0040);
  585. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  586. | 0x0200);
  587. }
  588. b43_radio_write16(dev, 0x007A,
  589. b43_radio_read16(dev, 0x007A) | 0x0070);
  590. b43_set_all_gains(dev, 0, 8, 0);
  591. b43_radio_write16(dev, 0x007A,
  592. b43_radio_read16(dev, 0x007A) & 0x00F7);
  593. if (phy->rev >= 2) {
  594. b43_phy_write(dev, 0x0811,
  595. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  596. 0x0030);
  597. b43_phy_write(dev, 0x0812,
  598. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  599. 0x0010);
  600. }
  601. b43_radio_write16(dev, 0x007A,
  602. b43_radio_read16(dev, 0x007A) | 0x0080);
  603. udelay(20);
  604. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  605. if (nrssi0 >= 0x0020)
  606. nrssi0 -= 0x0040;
  607. b43_radio_write16(dev, 0x007A,
  608. b43_radio_read16(dev, 0x007A) & 0x007F);
  609. if (phy->rev >= 2) {
  610. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  611. & 0xFF9F) | 0x0040);
  612. }
  613. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  614. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  615. | 0x2000);
  616. b43_radio_write16(dev, 0x007A,
  617. b43_radio_read16(dev, 0x007A) | 0x000F);
  618. b43_phy_write(dev, 0x0015, 0xF330);
  619. if (phy->rev >= 2) {
  620. b43_phy_write(dev, 0x0812,
  621. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  622. 0x0020);
  623. b43_phy_write(dev, 0x0811,
  624. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  625. 0x0020);
  626. }
  627. b43_set_all_gains(dev, 3, 0, 1);
  628. if (phy->radio_rev == 8) {
  629. b43_radio_write16(dev, 0x0043, 0x001F);
  630. } else {
  631. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  632. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  633. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  634. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  635. }
  636. b43_phy_write(dev, 0x005A, 0x0480);
  637. b43_phy_write(dev, 0x0059, 0x0810);
  638. b43_phy_write(dev, 0x0058, 0x000D);
  639. udelay(20);
  640. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  641. if (nrssi1 >= 0x0020)
  642. nrssi1 -= 0x0040;
  643. if (nrssi0 == nrssi1)
  644. gphy->nrssislope = 0x00010000;
  645. else
  646. gphy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  647. if (nrssi0 >= -4) {
  648. gphy->nrssi[0] = nrssi1;
  649. gphy->nrssi[1] = nrssi0;
  650. }
  651. if (phy->rev >= 3) {
  652. b43_phy_write(dev, 0x002E, backup[10]);
  653. b43_phy_write(dev, 0x002F, backup[11]);
  654. b43_phy_write(dev, 0x080F, backup[12]);
  655. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  656. }
  657. if (phy->rev >= 2) {
  658. b43_phy_write(dev, 0x0812,
  659. b43_phy_read(dev, 0x0812) & 0xFFCF);
  660. b43_phy_write(dev, 0x0811,
  661. b43_phy_read(dev, 0x0811) & 0xFFCF);
  662. }
  663. b43_radio_write16(dev, 0x007A, backup[0]);
  664. b43_radio_write16(dev, 0x0052, backup[1]);
  665. b43_radio_write16(dev, 0x0043, backup[2]);
  666. b43_write16(dev, 0x03E2, backup[7]);
  667. b43_write16(dev, 0x03E6, backup[8]);
  668. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  669. b43_phy_write(dev, 0x0015, backup[3]);
  670. b43_phy_write(dev, 0x005A, backup[4]);
  671. b43_phy_write(dev, 0x0059, backup[5]);
  672. b43_phy_write(dev, 0x0058, backup[6]);
  673. b43_synth_pu_workaround(dev, phy->channel);
  674. b43_phy_write(dev, 0x0802,
  675. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  676. b43_set_original_gains(dev);
  677. b43_phy_write(dev, B43_PHY_G_CRS,
  678. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  679. if (phy->rev >= 3) {
  680. b43_phy_write(dev, 0x0801, backup[14]);
  681. b43_phy_write(dev, 0x0060, backup[15]);
  682. b43_phy_write(dev, 0x0014, backup[16]);
  683. b43_phy_write(dev, 0x0478, backup[17]);
  684. }
  685. b43_nrssi_mem_update(dev);
  686. b43_calc_nrssi_threshold(dev);
  687. }
  688. static void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  689. {
  690. struct b43_phy *phy = &dev->phy;
  691. struct b43_phy_g *gphy = phy->g;
  692. s32 a, b;
  693. s16 tmp16;
  694. u16 tmp_u16;
  695. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  696. if (!phy->gmode ||
  697. !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  698. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  699. if (tmp16 >= 0x20)
  700. tmp16 -= 0x40;
  701. if (tmp16 < 3) {
  702. b43_phy_write(dev, 0x048A,
  703. (b43_phy_read(dev, 0x048A)
  704. & 0xF000) | 0x09EB);
  705. } else {
  706. b43_phy_write(dev, 0x048A,
  707. (b43_phy_read(dev, 0x048A)
  708. & 0xF000) | 0x0AED);
  709. }
  710. } else {
  711. if (gphy->interfmode == B43_INTERFMODE_NONWLAN) {
  712. a = 0xE;
  713. b = 0xA;
  714. } else if (!gphy->aci_wlan_automatic && gphy->aci_enable) {
  715. a = 0x13;
  716. b = 0x12;
  717. } else {
  718. a = 0xE;
  719. b = 0x11;
  720. }
  721. a = a * (gphy->nrssi[1] - gphy->nrssi[0]);
  722. a += (gphy->nrssi[0] << 6);
  723. if (a < 32)
  724. a += 31;
  725. else
  726. a += 32;
  727. a = a >> 6;
  728. a = clamp_val(a, -31, 31);
  729. b = b * (gphy->nrssi[1] - gphy->nrssi[0]);
  730. b += (gphy->nrssi[0] << 6);
  731. if (b < 32)
  732. b += 31;
  733. else
  734. b += 32;
  735. b = b >> 6;
  736. b = clamp_val(b, -31, 31);
  737. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  738. tmp_u16 |= ((u32) b & 0x0000003F);
  739. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  740. b43_phy_write(dev, 0x048A, tmp_u16);
  741. }
  742. }
  743. /* Stack implementation to save/restore values from the
  744. * interference mitigation code.
  745. * It is save to restore values in random order.
  746. */
  747. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  748. u8 id, u16 offset, u16 value)
  749. {
  750. u32 *stackptr = &(_stackptr[*stackidx]);
  751. B43_WARN_ON(offset & 0xF000);
  752. B43_WARN_ON(id & 0xF0);
  753. *stackptr = offset;
  754. *stackptr |= ((u32) id) << 12;
  755. *stackptr |= ((u32) value) << 16;
  756. (*stackidx)++;
  757. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  758. }
  759. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  760. {
  761. size_t i;
  762. B43_WARN_ON(offset & 0xF000);
  763. B43_WARN_ON(id & 0xF0);
  764. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  765. if ((*stackptr & 0x00000FFF) != offset)
  766. continue;
  767. if (((*stackptr & 0x0000F000) >> 12) != id)
  768. continue;
  769. return ((*stackptr & 0xFFFF0000) >> 16);
  770. }
  771. B43_WARN_ON(1);
  772. return 0;
  773. }
  774. #define phy_stacksave(offset) \
  775. do { \
  776. _stack_save(stack, &stackidx, 0x1, (offset), \
  777. b43_phy_read(dev, (offset))); \
  778. } while (0)
  779. #define phy_stackrestore(offset) \
  780. do { \
  781. b43_phy_write(dev, (offset), \
  782. _stack_restore(stack, 0x1, \
  783. (offset))); \
  784. } while (0)
  785. #define radio_stacksave(offset) \
  786. do { \
  787. _stack_save(stack, &stackidx, 0x2, (offset), \
  788. b43_radio_read16(dev, (offset))); \
  789. } while (0)
  790. #define radio_stackrestore(offset) \
  791. do { \
  792. b43_radio_write16(dev, (offset), \
  793. _stack_restore(stack, 0x2, \
  794. (offset))); \
  795. } while (0)
  796. #define ofdmtab_stacksave(table, offset) \
  797. do { \
  798. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  799. b43_ofdmtab_read16(dev, (table), (offset))); \
  800. } while (0)
  801. #define ofdmtab_stackrestore(table, offset) \
  802. do { \
  803. b43_ofdmtab_write16(dev, (table), (offset), \
  804. _stack_restore(stack, 0x3, \
  805. (offset)|(table))); \
  806. } while (0)
  807. static void
  808. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  809. {
  810. struct b43_phy *phy = &dev->phy;
  811. struct b43_phy_g *gphy = phy->g;
  812. u16 tmp, flipped;
  813. size_t stackidx = 0;
  814. u32 *stack = gphy->interfstack;
  815. switch (mode) {
  816. case B43_INTERFMODE_NONWLAN:
  817. if (phy->rev != 1) {
  818. b43_phy_write(dev, 0x042B,
  819. b43_phy_read(dev, 0x042B) | 0x0800);
  820. b43_phy_write(dev, B43_PHY_G_CRS,
  821. b43_phy_read(dev,
  822. B43_PHY_G_CRS) & ~0x4000);
  823. break;
  824. }
  825. radio_stacksave(0x0078);
  826. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  827. B43_WARN_ON(tmp > 15);
  828. flipped = bitrev4(tmp);
  829. if (flipped < 10 && flipped >= 8)
  830. flipped = 7;
  831. else if (flipped >= 10)
  832. flipped -= 3;
  833. flipped = (bitrev4(flipped) << 1) | 0x0020;
  834. b43_radio_write16(dev, 0x0078, flipped);
  835. b43_calc_nrssi_threshold(dev);
  836. phy_stacksave(0x0406);
  837. b43_phy_write(dev, 0x0406, 0x7E28);
  838. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  839. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  840. b43_phy_read(dev,
  841. B43_PHY_RADIO_BITFIELD) | 0x1000);
  842. phy_stacksave(0x04A0);
  843. b43_phy_write(dev, 0x04A0,
  844. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  845. phy_stacksave(0x04A1);
  846. b43_phy_write(dev, 0x04A1,
  847. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  848. phy_stacksave(0x04A2);
  849. b43_phy_write(dev, 0x04A2,
  850. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  851. phy_stacksave(0x04A8);
  852. b43_phy_write(dev, 0x04A8,
  853. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  854. phy_stacksave(0x04AB);
  855. b43_phy_write(dev, 0x04AB,
  856. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  857. phy_stacksave(0x04A7);
  858. b43_phy_write(dev, 0x04A7, 0x0002);
  859. phy_stacksave(0x04A3);
  860. b43_phy_write(dev, 0x04A3, 0x287A);
  861. phy_stacksave(0x04A9);
  862. b43_phy_write(dev, 0x04A9, 0x2027);
  863. phy_stacksave(0x0493);
  864. b43_phy_write(dev, 0x0493, 0x32F5);
  865. phy_stacksave(0x04AA);
  866. b43_phy_write(dev, 0x04AA, 0x2027);
  867. phy_stacksave(0x04AC);
  868. b43_phy_write(dev, 0x04AC, 0x32F5);
  869. break;
  870. case B43_INTERFMODE_MANUALWLAN:
  871. if (b43_phy_read(dev, 0x0033) & 0x0800)
  872. break;
  873. gphy->aci_enable = 1;
  874. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  875. phy_stacksave(B43_PHY_G_CRS);
  876. if (phy->rev < 2) {
  877. phy_stacksave(0x0406);
  878. } else {
  879. phy_stacksave(0x04C0);
  880. phy_stacksave(0x04C1);
  881. }
  882. phy_stacksave(0x0033);
  883. phy_stacksave(0x04A7);
  884. phy_stacksave(0x04A3);
  885. phy_stacksave(0x04A9);
  886. phy_stacksave(0x04AA);
  887. phy_stacksave(0x04AC);
  888. phy_stacksave(0x0493);
  889. phy_stacksave(0x04A1);
  890. phy_stacksave(0x04A0);
  891. phy_stacksave(0x04A2);
  892. phy_stacksave(0x048A);
  893. phy_stacksave(0x04A8);
  894. phy_stacksave(0x04AB);
  895. if (phy->rev == 2) {
  896. phy_stacksave(0x04AD);
  897. phy_stacksave(0x04AE);
  898. } else if (phy->rev >= 3) {
  899. phy_stacksave(0x04AD);
  900. phy_stacksave(0x0415);
  901. phy_stacksave(0x0416);
  902. phy_stacksave(0x0417);
  903. ofdmtab_stacksave(0x1A00, 0x2);
  904. ofdmtab_stacksave(0x1A00, 0x3);
  905. }
  906. phy_stacksave(0x042B);
  907. phy_stacksave(0x048C);
  908. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  909. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  910. & ~0x1000);
  911. b43_phy_write(dev, B43_PHY_G_CRS,
  912. (b43_phy_read(dev, B43_PHY_G_CRS)
  913. & 0xFFFC) | 0x0002);
  914. b43_phy_write(dev, 0x0033, 0x0800);
  915. b43_phy_write(dev, 0x04A3, 0x2027);
  916. b43_phy_write(dev, 0x04A9, 0x1CA8);
  917. b43_phy_write(dev, 0x0493, 0x287A);
  918. b43_phy_write(dev, 0x04AA, 0x1CA8);
  919. b43_phy_write(dev, 0x04AC, 0x287A);
  920. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  921. & 0xFFC0) | 0x001A);
  922. b43_phy_write(dev, 0x04A7, 0x000D);
  923. if (phy->rev < 2) {
  924. b43_phy_write(dev, 0x0406, 0xFF0D);
  925. } else if (phy->rev == 2) {
  926. b43_phy_write(dev, 0x04C0, 0xFFFF);
  927. b43_phy_write(dev, 0x04C1, 0x00A9);
  928. } else {
  929. b43_phy_write(dev, 0x04C0, 0x00C1);
  930. b43_phy_write(dev, 0x04C1, 0x0059);
  931. }
  932. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  933. & 0xC0FF) | 0x1800);
  934. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  935. & 0xFFC0) | 0x0015);
  936. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  937. & 0xCFFF) | 0x1000);
  938. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  939. & 0xF0FF) | 0x0A00);
  940. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  941. & 0xCFFF) | 0x1000);
  942. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  943. & 0xF0FF) | 0x0800);
  944. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  945. & 0xFFCF) | 0x0010);
  946. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  947. & 0xFFF0) | 0x0005);
  948. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  949. & 0xFFCF) | 0x0010);
  950. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  951. & 0xFFF0) | 0x0006);
  952. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  953. & 0xF0FF) | 0x0800);
  954. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  955. & 0xF0FF) | 0x0500);
  956. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  957. & 0xFFF0) | 0x000B);
  958. if (phy->rev >= 3) {
  959. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  960. & ~0x8000);
  961. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  962. & 0x8000) | 0x36D8);
  963. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  964. & 0x8000) | 0x36D8);
  965. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  966. & 0xFE00) | 0x016D);
  967. } else {
  968. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  969. | 0x1000);
  970. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  971. & 0x9FFF) | 0x2000);
  972. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  973. }
  974. if (phy->rev >= 2) {
  975. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  976. | 0x0800);
  977. }
  978. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  979. & 0xF0FF) | 0x0200);
  980. if (phy->rev == 2) {
  981. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  982. & 0xFF00) | 0x007F);
  983. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  984. & 0x00FF) | 0x1300);
  985. } else if (phy->rev >= 6) {
  986. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  987. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  988. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  989. & 0x00FF);
  990. }
  991. b43_calc_nrssi_slope(dev);
  992. break;
  993. default:
  994. B43_WARN_ON(1);
  995. }
  996. }
  997. static void
  998. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  999. {
  1000. struct b43_phy *phy = &dev->phy;
  1001. struct b43_phy_g *gphy = phy->g;
  1002. u32 *stack = gphy->interfstack;
  1003. switch (mode) {
  1004. case B43_INTERFMODE_NONWLAN:
  1005. if (phy->rev != 1) {
  1006. b43_phy_write(dev, 0x042B,
  1007. b43_phy_read(dev, 0x042B) & ~0x0800);
  1008. b43_phy_write(dev, B43_PHY_G_CRS,
  1009. b43_phy_read(dev,
  1010. B43_PHY_G_CRS) | 0x4000);
  1011. break;
  1012. }
  1013. radio_stackrestore(0x0078);
  1014. b43_calc_nrssi_threshold(dev);
  1015. phy_stackrestore(0x0406);
  1016. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  1017. if (!dev->bad_frames_preempt) {
  1018. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  1019. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  1020. & ~(1 << 11));
  1021. }
  1022. b43_phy_write(dev, B43_PHY_G_CRS,
  1023. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  1024. phy_stackrestore(0x04A0);
  1025. phy_stackrestore(0x04A1);
  1026. phy_stackrestore(0x04A2);
  1027. phy_stackrestore(0x04A8);
  1028. phy_stackrestore(0x04AB);
  1029. phy_stackrestore(0x04A7);
  1030. phy_stackrestore(0x04A3);
  1031. phy_stackrestore(0x04A9);
  1032. phy_stackrestore(0x0493);
  1033. phy_stackrestore(0x04AA);
  1034. phy_stackrestore(0x04AC);
  1035. break;
  1036. case B43_INTERFMODE_MANUALWLAN:
  1037. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  1038. break;
  1039. gphy->aci_enable = 0;
  1040. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  1041. phy_stackrestore(B43_PHY_G_CRS);
  1042. phy_stackrestore(0x0033);
  1043. phy_stackrestore(0x04A3);
  1044. phy_stackrestore(0x04A9);
  1045. phy_stackrestore(0x0493);
  1046. phy_stackrestore(0x04AA);
  1047. phy_stackrestore(0x04AC);
  1048. phy_stackrestore(0x04A0);
  1049. phy_stackrestore(0x04A7);
  1050. if (phy->rev >= 2) {
  1051. phy_stackrestore(0x04C0);
  1052. phy_stackrestore(0x04C1);
  1053. } else
  1054. phy_stackrestore(0x0406);
  1055. phy_stackrestore(0x04A1);
  1056. phy_stackrestore(0x04AB);
  1057. phy_stackrestore(0x04A8);
  1058. if (phy->rev == 2) {
  1059. phy_stackrestore(0x04AD);
  1060. phy_stackrestore(0x04AE);
  1061. } else if (phy->rev >= 3) {
  1062. phy_stackrestore(0x04AD);
  1063. phy_stackrestore(0x0415);
  1064. phy_stackrestore(0x0416);
  1065. phy_stackrestore(0x0417);
  1066. ofdmtab_stackrestore(0x1A00, 0x2);
  1067. ofdmtab_stackrestore(0x1A00, 0x3);
  1068. }
  1069. phy_stackrestore(0x04A2);
  1070. phy_stackrestore(0x048A);
  1071. phy_stackrestore(0x042B);
  1072. phy_stackrestore(0x048C);
  1073. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  1074. b43_calc_nrssi_slope(dev);
  1075. break;
  1076. default:
  1077. B43_WARN_ON(1);
  1078. }
  1079. }
  1080. #undef phy_stacksave
  1081. #undef phy_stackrestore
  1082. #undef radio_stacksave
  1083. #undef radio_stackrestore
  1084. #undef ofdmtab_stacksave
  1085. #undef ofdmtab_stackrestore
  1086. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  1087. {
  1088. u16 reg, index, ret;
  1089. static const u8 rcc_table[] = {
  1090. 0x02, 0x03, 0x01, 0x0F,
  1091. 0x06, 0x07, 0x05, 0x0F,
  1092. 0x0A, 0x0B, 0x09, 0x0F,
  1093. 0x0E, 0x0F, 0x0D, 0x0F,
  1094. };
  1095. reg = b43_radio_read16(dev, 0x60);
  1096. index = (reg & 0x001E) >> 1;
  1097. ret = rcc_table[index] << 1;
  1098. ret |= (reg & 0x0001);
  1099. ret |= 0x0020;
  1100. return ret;
  1101. }
  1102. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  1103. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  1104. u16 phy_register, unsigned int lpd)
  1105. {
  1106. struct b43_phy *phy = &dev->phy;
  1107. struct b43_phy_g *gphy = phy->g;
  1108. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  1109. if (!phy->gmode)
  1110. return 0;
  1111. if (has_loopback_gain(phy)) {
  1112. int max_lb_gain = gphy->max_lb_gain;
  1113. u16 extlna;
  1114. u16 i;
  1115. if (phy->radio_rev == 8)
  1116. max_lb_gain += 0x3E;
  1117. else
  1118. max_lb_gain += 0x26;
  1119. if (max_lb_gain >= 0x46) {
  1120. extlna = 0x3000;
  1121. max_lb_gain -= 0x46;
  1122. } else if (max_lb_gain >= 0x3A) {
  1123. extlna = 0x1000;
  1124. max_lb_gain -= 0x3A;
  1125. } else if (max_lb_gain >= 0x2E) {
  1126. extlna = 0x2000;
  1127. max_lb_gain -= 0x2E;
  1128. } else {
  1129. extlna = 0;
  1130. max_lb_gain -= 0x10;
  1131. }
  1132. for (i = 0; i < 16; i++) {
  1133. max_lb_gain -= (i * 6);
  1134. if (max_lb_gain < 6)
  1135. break;
  1136. }
  1137. if ((phy->rev < 7) ||
  1138. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  1139. if (phy_register == B43_PHY_RFOVER) {
  1140. return 0x1B3;
  1141. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1142. extlna |= (i << 8);
  1143. switch (lpd) {
  1144. case LPD(0, 1, 1):
  1145. return 0x0F92;
  1146. case LPD(0, 0, 1):
  1147. case LPD(1, 0, 1):
  1148. return (0x0092 | extlna);
  1149. case LPD(1, 0, 0):
  1150. return (0x0093 | extlna);
  1151. }
  1152. B43_WARN_ON(1);
  1153. }
  1154. B43_WARN_ON(1);
  1155. } else {
  1156. if (phy_register == B43_PHY_RFOVER) {
  1157. return 0x9B3;
  1158. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1159. if (extlna)
  1160. extlna |= 0x8000;
  1161. extlna |= (i << 8);
  1162. switch (lpd) {
  1163. case LPD(0, 1, 1):
  1164. return 0x8F92;
  1165. case LPD(0, 0, 1):
  1166. return (0x8092 | extlna);
  1167. case LPD(1, 0, 1):
  1168. return (0x2092 | extlna);
  1169. case LPD(1, 0, 0):
  1170. return (0x2093 | extlna);
  1171. }
  1172. B43_WARN_ON(1);
  1173. }
  1174. B43_WARN_ON(1);
  1175. }
  1176. } else {
  1177. if ((phy->rev < 7) ||
  1178. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  1179. if (phy_register == B43_PHY_RFOVER) {
  1180. return 0x1B3;
  1181. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1182. switch (lpd) {
  1183. case LPD(0, 1, 1):
  1184. return 0x0FB2;
  1185. case LPD(0, 0, 1):
  1186. return 0x00B2;
  1187. case LPD(1, 0, 1):
  1188. return 0x30B2;
  1189. case LPD(1, 0, 0):
  1190. return 0x30B3;
  1191. }
  1192. B43_WARN_ON(1);
  1193. }
  1194. B43_WARN_ON(1);
  1195. } else {
  1196. if (phy_register == B43_PHY_RFOVER) {
  1197. return 0x9B3;
  1198. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1199. switch (lpd) {
  1200. case LPD(0, 1, 1):
  1201. return 0x8FB2;
  1202. case LPD(0, 0, 1):
  1203. return 0x80B2;
  1204. case LPD(1, 0, 1):
  1205. return 0x20B2;
  1206. case LPD(1, 0, 0):
  1207. return 0x20B3;
  1208. }
  1209. B43_WARN_ON(1);
  1210. }
  1211. B43_WARN_ON(1);
  1212. }
  1213. }
  1214. return 0;
  1215. }
  1216. struct init2050_saved_values {
  1217. /* Core registers */
  1218. u16 reg_3EC;
  1219. u16 reg_3E6;
  1220. u16 reg_3F4;
  1221. /* Radio registers */
  1222. u16 radio_43;
  1223. u16 radio_51;
  1224. u16 radio_52;
  1225. /* PHY registers */
  1226. u16 phy_pgactl;
  1227. u16 phy_cck_5A;
  1228. u16 phy_cck_59;
  1229. u16 phy_cck_58;
  1230. u16 phy_cck_30;
  1231. u16 phy_rfover;
  1232. u16 phy_rfoverval;
  1233. u16 phy_analogover;
  1234. u16 phy_analogoverval;
  1235. u16 phy_crs0;
  1236. u16 phy_classctl;
  1237. u16 phy_lo_mask;
  1238. u16 phy_lo_ctl;
  1239. u16 phy_syncctl;
  1240. };
  1241. u16 b43_radio_init2050(struct b43_wldev *dev)
  1242. {
  1243. struct b43_phy *phy = &dev->phy;
  1244. struct init2050_saved_values sav;
  1245. u16 rcc;
  1246. u16 radio78;
  1247. u16 ret;
  1248. u16 i, j;
  1249. u32 tmp1 = 0, tmp2 = 0;
  1250. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  1251. sav.radio_43 = b43_radio_read16(dev, 0x43);
  1252. sav.radio_51 = b43_radio_read16(dev, 0x51);
  1253. sav.radio_52 = b43_radio_read16(dev, 0x52);
  1254. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  1255. sav.phy_cck_5A = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1256. sav.phy_cck_59 = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1257. sav.phy_cck_58 = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1258. if (phy->type == B43_PHYTYPE_B) {
  1259. sav.phy_cck_30 = b43_phy_read(dev, B43_PHY_CCK(0x30));
  1260. sav.reg_3EC = b43_read16(dev, 0x3EC);
  1261. b43_phy_write(dev, B43_PHY_CCK(0x30), 0xFF);
  1262. b43_write16(dev, 0x3EC, 0x3F3F);
  1263. } else if (phy->gmode || phy->rev >= 2) {
  1264. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  1265. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1266. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1267. sav.phy_analogoverval =
  1268. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1269. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  1270. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  1271. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1272. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  1273. | 0x0003);
  1274. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1275. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  1276. & 0xFFFC);
  1277. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1278. & 0x7FFF);
  1279. b43_phy_write(dev, B43_PHY_CLASSCTL,
  1280. b43_phy_read(dev, B43_PHY_CLASSCTL)
  1281. & 0xFFFC);
  1282. if (has_loopback_gain(phy)) {
  1283. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  1284. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  1285. if (phy->rev >= 3)
  1286. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1287. else
  1288. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1289. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1290. }
  1291. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1292. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1293. LPD(0, 1, 1)));
  1294. b43_phy_write(dev, B43_PHY_RFOVER,
  1295. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  1296. }
  1297. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  1298. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  1299. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  1300. & 0xFF7F);
  1301. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  1302. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  1303. if (phy->analog == 0) {
  1304. b43_write16(dev, 0x03E6, 0x0122);
  1305. } else {
  1306. if (phy->analog >= 2) {
  1307. b43_phy_write(dev, B43_PHY_CCK(0x03),
  1308. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  1309. & 0xFFBF) | 0x40);
  1310. }
  1311. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  1312. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  1313. }
  1314. rcc = b43_radio_core_calibration_value(dev);
  1315. if (phy->type == B43_PHYTYPE_B)
  1316. b43_radio_write16(dev, 0x78, 0x26);
  1317. if (phy->gmode || phy->rev >= 2) {
  1318. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1319. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1320. LPD(0, 1, 1)));
  1321. }
  1322. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  1323. b43_phy_write(dev, B43_PHY_CCK(0x2B), 0x1403);
  1324. if (phy->gmode || phy->rev >= 2) {
  1325. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1326. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1327. LPD(0, 0, 1)));
  1328. }
  1329. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  1330. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  1331. | 0x0004);
  1332. if (phy->radio_rev == 8) {
  1333. b43_radio_write16(dev, 0x43, 0x1F);
  1334. } else {
  1335. b43_radio_write16(dev, 0x52, 0);
  1336. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1337. & 0xFFF0) | 0x0009);
  1338. }
  1339. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1340. for (i = 0; i < 16; i++) {
  1341. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0480);
  1342. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1343. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1344. if (phy->gmode || phy->rev >= 2) {
  1345. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1346. radio2050_rfover_val(dev,
  1347. B43_PHY_RFOVERVAL,
  1348. LPD(1, 0, 1)));
  1349. }
  1350. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1351. udelay(10);
  1352. if (phy->gmode || phy->rev >= 2) {
  1353. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1354. radio2050_rfover_val(dev,
  1355. B43_PHY_RFOVERVAL,
  1356. LPD(1, 0, 1)));
  1357. }
  1358. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  1359. udelay(10);
  1360. if (phy->gmode || phy->rev >= 2) {
  1361. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1362. radio2050_rfover_val(dev,
  1363. B43_PHY_RFOVERVAL,
  1364. LPD(1, 0, 0)));
  1365. }
  1366. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  1367. udelay(20);
  1368. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1369. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1370. if (phy->gmode || phy->rev >= 2) {
  1371. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1372. radio2050_rfover_val(dev,
  1373. B43_PHY_RFOVERVAL,
  1374. LPD(1, 0, 1)));
  1375. }
  1376. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1377. }
  1378. udelay(10);
  1379. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1380. tmp1++;
  1381. tmp1 >>= 9;
  1382. for (i = 0; i < 16; i++) {
  1383. radio78 = (bitrev4(i) << 1) | 0x0020;
  1384. b43_radio_write16(dev, 0x78, radio78);
  1385. udelay(10);
  1386. for (j = 0; j < 16; j++) {
  1387. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0D80);
  1388. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1389. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1390. if (phy->gmode || phy->rev >= 2) {
  1391. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1392. radio2050_rfover_val(dev,
  1393. B43_PHY_RFOVERVAL,
  1394. LPD(1, 0,
  1395. 1)));
  1396. }
  1397. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1398. udelay(10);
  1399. if (phy->gmode || phy->rev >= 2) {
  1400. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1401. radio2050_rfover_val(dev,
  1402. B43_PHY_RFOVERVAL,
  1403. LPD(1, 0,
  1404. 1)));
  1405. }
  1406. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  1407. udelay(10);
  1408. if (phy->gmode || phy->rev >= 2) {
  1409. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1410. radio2050_rfover_val(dev,
  1411. B43_PHY_RFOVERVAL,
  1412. LPD(1, 0,
  1413. 0)));
  1414. }
  1415. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  1416. udelay(10);
  1417. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1418. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1419. if (phy->gmode || phy->rev >= 2) {
  1420. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1421. radio2050_rfover_val(dev,
  1422. B43_PHY_RFOVERVAL,
  1423. LPD(1, 0,
  1424. 1)));
  1425. }
  1426. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1427. }
  1428. tmp2++;
  1429. tmp2 >>= 8;
  1430. if (tmp1 < tmp2)
  1431. break;
  1432. }
  1433. /* Restore the registers */
  1434. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  1435. b43_radio_write16(dev, 0x51, sav.radio_51);
  1436. b43_radio_write16(dev, 0x52, sav.radio_52);
  1437. b43_radio_write16(dev, 0x43, sav.radio_43);
  1438. b43_phy_write(dev, B43_PHY_CCK(0x5A), sav.phy_cck_5A);
  1439. b43_phy_write(dev, B43_PHY_CCK(0x59), sav.phy_cck_59);
  1440. b43_phy_write(dev, B43_PHY_CCK(0x58), sav.phy_cck_58);
  1441. b43_write16(dev, 0x3E6, sav.reg_3E6);
  1442. if (phy->analog != 0)
  1443. b43_write16(dev, 0x3F4, sav.reg_3F4);
  1444. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  1445. b43_synth_pu_workaround(dev, phy->channel);
  1446. if (phy->type == B43_PHYTYPE_B) {
  1447. b43_phy_write(dev, B43_PHY_CCK(0x30), sav.phy_cck_30);
  1448. b43_write16(dev, 0x3EC, sav.reg_3EC);
  1449. } else if (phy->gmode) {
  1450. b43_write16(dev, B43_MMIO_PHY_RADIO,
  1451. b43_read16(dev, B43_MMIO_PHY_RADIO)
  1452. & 0x7FFF);
  1453. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  1454. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  1455. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  1456. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1457. sav.phy_analogoverval);
  1458. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  1459. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  1460. if (has_loopback_gain(phy)) {
  1461. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  1462. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  1463. }
  1464. }
  1465. if (i > 15)
  1466. ret = radio78;
  1467. else
  1468. ret = rcc;
  1469. return ret;
  1470. }
  1471. static void b43_phy_initb5(struct b43_wldev *dev)
  1472. {
  1473. struct ssb_bus *bus = dev->dev->bus;
  1474. struct b43_phy *phy = &dev->phy;
  1475. struct b43_phy_g *gphy = phy->g;
  1476. u16 offset, value;
  1477. u8 old_channel;
  1478. if (phy->analog == 1) {
  1479. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  1480. | 0x0050);
  1481. }
  1482. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  1483. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  1484. value = 0x2120;
  1485. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  1486. b43_phy_write(dev, offset, value);
  1487. value += 0x202;
  1488. }
  1489. }
  1490. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  1491. | 0x0700);
  1492. if (phy->radio_ver == 0x2050)
  1493. b43_phy_write(dev, 0x0038, 0x0667);
  1494. if (phy->gmode || phy->rev >= 2) {
  1495. if (phy->radio_ver == 0x2050) {
  1496. b43_radio_write16(dev, 0x007A,
  1497. b43_radio_read16(dev, 0x007A)
  1498. | 0x0020);
  1499. b43_radio_write16(dev, 0x0051,
  1500. b43_radio_read16(dev, 0x0051)
  1501. | 0x0004);
  1502. }
  1503. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  1504. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1505. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1506. b43_phy_write(dev, 0x001C, 0x186A);
  1507. b43_phy_write(dev, 0x0013,
  1508. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  1509. b43_phy_write(dev, 0x0035,
  1510. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  1511. b43_phy_write(dev, 0x005D,
  1512. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  1513. }
  1514. if (dev->bad_frames_preempt) {
  1515. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  1516. b43_phy_read(dev,
  1517. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  1518. }
  1519. if (phy->analog == 1) {
  1520. b43_phy_write(dev, 0x0026, 0xCE00);
  1521. b43_phy_write(dev, 0x0021, 0x3763);
  1522. b43_phy_write(dev, 0x0022, 0x1BC3);
  1523. b43_phy_write(dev, 0x0023, 0x06F9);
  1524. b43_phy_write(dev, 0x0024, 0x037E);
  1525. } else
  1526. b43_phy_write(dev, 0x0026, 0xCC00);
  1527. b43_phy_write(dev, 0x0030, 0x00C6);
  1528. b43_write16(dev, 0x03EC, 0x3F22);
  1529. if (phy->analog == 1)
  1530. b43_phy_write(dev, 0x0020, 0x3E1C);
  1531. else
  1532. b43_phy_write(dev, 0x0020, 0x301C);
  1533. if (phy->analog == 0)
  1534. b43_write16(dev, 0x03E4, 0x3000);
  1535. old_channel = phy->channel;
  1536. /* Force to channel 7, even if not supported. */
  1537. b43_gphy_channel_switch(dev, 7, 0);
  1538. if (phy->radio_ver != 0x2050) {
  1539. b43_radio_write16(dev, 0x0075, 0x0080);
  1540. b43_radio_write16(dev, 0x0079, 0x0081);
  1541. }
  1542. b43_radio_write16(dev, 0x0050, 0x0020);
  1543. b43_radio_write16(dev, 0x0050, 0x0023);
  1544. if (phy->radio_ver == 0x2050) {
  1545. b43_radio_write16(dev, 0x0050, 0x0020);
  1546. b43_radio_write16(dev, 0x005A, 0x0070);
  1547. }
  1548. b43_radio_write16(dev, 0x005B, 0x007B);
  1549. b43_radio_write16(dev, 0x005C, 0x00B0);
  1550. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  1551. b43_gphy_channel_switch(dev, old_channel, 0);
  1552. b43_phy_write(dev, 0x0014, 0x0080);
  1553. b43_phy_write(dev, 0x0032, 0x00CA);
  1554. b43_phy_write(dev, 0x002A, 0x88A3);
  1555. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
  1556. if (phy->radio_ver == 0x2050)
  1557. b43_radio_write16(dev, 0x005D, 0x000D);
  1558. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  1559. }
  1560. static void b43_phy_initb6(struct b43_wldev *dev)
  1561. {
  1562. struct b43_phy *phy = &dev->phy;
  1563. struct b43_phy_g *gphy = phy->g;
  1564. u16 offset, val;
  1565. u8 old_channel;
  1566. b43_phy_write(dev, 0x003E, 0x817A);
  1567. b43_radio_write16(dev, 0x007A,
  1568. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1569. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1570. b43_radio_write16(dev, 0x51, 0x37);
  1571. b43_radio_write16(dev, 0x52, 0x70);
  1572. b43_radio_write16(dev, 0x53, 0xB3);
  1573. b43_radio_write16(dev, 0x54, 0x9B);
  1574. b43_radio_write16(dev, 0x5A, 0x88);
  1575. b43_radio_write16(dev, 0x5B, 0x88);
  1576. b43_radio_write16(dev, 0x5D, 0x88);
  1577. b43_radio_write16(dev, 0x5E, 0x88);
  1578. b43_radio_write16(dev, 0x7D, 0x88);
  1579. b43_hf_write(dev, b43_hf_read(dev)
  1580. | B43_HF_TSSIRPSMW);
  1581. }
  1582. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1583. if (phy->radio_rev == 8) {
  1584. b43_radio_write16(dev, 0x51, 0);
  1585. b43_radio_write16(dev, 0x52, 0x40);
  1586. b43_radio_write16(dev, 0x53, 0xB7);
  1587. b43_radio_write16(dev, 0x54, 0x98);
  1588. b43_radio_write16(dev, 0x5A, 0x88);
  1589. b43_radio_write16(dev, 0x5B, 0x6B);
  1590. b43_radio_write16(dev, 0x5C, 0x0F);
  1591. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
  1592. b43_radio_write16(dev, 0x5D, 0xFA);
  1593. b43_radio_write16(dev, 0x5E, 0xD8);
  1594. } else {
  1595. b43_radio_write16(dev, 0x5D, 0xF5);
  1596. b43_radio_write16(dev, 0x5E, 0xB8);
  1597. }
  1598. b43_radio_write16(dev, 0x0073, 0x0003);
  1599. b43_radio_write16(dev, 0x007D, 0x00A8);
  1600. b43_radio_write16(dev, 0x007C, 0x0001);
  1601. b43_radio_write16(dev, 0x007E, 0x0008);
  1602. }
  1603. val = 0x1E1F;
  1604. for (offset = 0x0088; offset < 0x0098; offset++) {
  1605. b43_phy_write(dev, offset, val);
  1606. val -= 0x0202;
  1607. }
  1608. val = 0x3E3F;
  1609. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1610. b43_phy_write(dev, offset, val);
  1611. val -= 0x0202;
  1612. }
  1613. val = 0x2120;
  1614. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1615. b43_phy_write(dev, offset, (val & 0x3F3F));
  1616. val += 0x0202;
  1617. }
  1618. if (phy->type == B43_PHYTYPE_G) {
  1619. b43_radio_write16(dev, 0x007A,
  1620. b43_radio_read16(dev, 0x007A) | 0x0020);
  1621. b43_radio_write16(dev, 0x0051,
  1622. b43_radio_read16(dev, 0x0051) | 0x0004);
  1623. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1624. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1625. b43_phy_write(dev, 0x5B, 0);
  1626. b43_phy_write(dev, 0x5C, 0);
  1627. }
  1628. old_channel = phy->channel;
  1629. if (old_channel >= 8)
  1630. b43_gphy_channel_switch(dev, 1, 0);
  1631. else
  1632. b43_gphy_channel_switch(dev, 13, 0);
  1633. b43_radio_write16(dev, 0x0050, 0x0020);
  1634. b43_radio_write16(dev, 0x0050, 0x0023);
  1635. udelay(40);
  1636. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1637. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1638. | 0x0002));
  1639. b43_radio_write16(dev, 0x50, 0x20);
  1640. }
  1641. if (phy->radio_rev <= 2) {
  1642. b43_radio_write16(dev, 0x7C, 0x20);
  1643. b43_radio_write16(dev, 0x5A, 0x70);
  1644. b43_radio_write16(dev, 0x5B, 0x7B);
  1645. b43_radio_write16(dev, 0x5C, 0xB0);
  1646. }
  1647. b43_radio_write16(dev, 0x007A,
  1648. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1649. b43_gphy_channel_switch(dev, old_channel, 0);
  1650. b43_phy_write(dev, 0x0014, 0x0200);
  1651. if (phy->radio_rev >= 6)
  1652. b43_phy_write(dev, 0x2A, 0x88C2);
  1653. else
  1654. b43_phy_write(dev, 0x2A, 0x8AC0);
  1655. b43_phy_write(dev, 0x0038, 0x0668);
  1656. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
  1657. if (phy->radio_rev <= 5) {
  1658. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  1659. & 0xFF80) | 0x0003);
  1660. }
  1661. if (phy->radio_rev <= 2)
  1662. b43_radio_write16(dev, 0x005D, 0x000D);
  1663. if (phy->analog == 4) {
  1664. b43_write16(dev, 0x3E4, 9);
  1665. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  1666. & 0x0FFF);
  1667. } else {
  1668. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  1669. | 0x0004);
  1670. }
  1671. if (phy->type == B43_PHYTYPE_B)
  1672. B43_WARN_ON(1);
  1673. else if (phy->type == B43_PHYTYPE_G)
  1674. b43_write16(dev, 0x03E6, 0x0);
  1675. }
  1676. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1677. {
  1678. struct b43_phy *phy = &dev->phy;
  1679. struct b43_phy_g *gphy = phy->g;
  1680. u16 backup_phy[16] = { 0 };
  1681. u16 backup_radio[3];
  1682. u16 backup_bband;
  1683. u16 i, j, loop_i_max;
  1684. u16 trsw_rx;
  1685. u16 loop1_outer_done, loop1_inner_done;
  1686. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1687. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1688. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1689. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1690. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1691. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1692. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1693. }
  1694. backup_phy[6] = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1695. backup_phy[7] = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1696. backup_phy[8] = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1697. backup_phy[9] = b43_phy_read(dev, B43_PHY_CCK(0x0A));
  1698. backup_phy[10] = b43_phy_read(dev, B43_PHY_CCK(0x03));
  1699. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1700. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1701. backup_phy[13] = b43_phy_read(dev, B43_PHY_CCK(0x2B));
  1702. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1703. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1704. backup_bband = gphy->bbatt.att;
  1705. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1706. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1707. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1708. b43_phy_write(dev, B43_PHY_CRS0,
  1709. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1710. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1711. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1712. b43_phy_write(dev, B43_PHY_RFOVER,
  1713. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1714. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1715. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1716. b43_phy_write(dev, B43_PHY_RFOVER,
  1717. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1718. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1719. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1720. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1721. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1722. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1723. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1724. b43_phy_read(dev,
  1725. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1726. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1727. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1728. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1729. b43_phy_read(dev,
  1730. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1731. }
  1732. b43_phy_write(dev, B43_PHY_RFOVER,
  1733. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1734. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1735. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1736. b43_phy_write(dev, B43_PHY_RFOVER,
  1737. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1738. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1739. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1740. & 0xFFCF) | 0x10);
  1741. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0780);
  1742. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1743. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1744. b43_phy_write(dev, B43_PHY_CCK(0x0A),
  1745. b43_phy_read(dev, B43_PHY_CCK(0x0A)) | 0x2000);
  1746. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1747. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1748. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1749. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1750. b43_phy_read(dev,
  1751. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1752. }
  1753. b43_phy_write(dev, B43_PHY_CCK(0x03),
  1754. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  1755. & 0xFF9F) | 0x40);
  1756. if (phy->radio_rev == 8) {
  1757. b43_radio_write16(dev, 0x43, 0x000F);
  1758. } else {
  1759. b43_radio_write16(dev, 0x52, 0);
  1760. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1761. & 0xFFF0) | 0x9);
  1762. }
  1763. b43_gphy_set_baseband_attenuation(dev, 11);
  1764. if (phy->rev >= 3)
  1765. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1766. else
  1767. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1768. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1769. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1770. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1771. & 0xFFC0) | 0x01);
  1772. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1773. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1774. & 0xC0FF) | 0x800);
  1775. b43_phy_write(dev, B43_PHY_RFOVER,
  1776. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1777. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1778. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1779. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
  1780. if (phy->rev >= 7) {
  1781. b43_phy_write(dev, B43_PHY_RFOVER,
  1782. b43_phy_read(dev, B43_PHY_RFOVER)
  1783. | 0x0800);
  1784. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1785. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1786. | 0x8000);
  1787. }
  1788. }
  1789. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1790. & 0x00F7);
  1791. j = 0;
  1792. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1793. for (i = 0; i < loop_i_max; i++) {
  1794. for (j = 0; j < 16; j++) {
  1795. b43_radio_write16(dev, 0x43, i);
  1796. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1797. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1798. & 0xF0FF) | (j << 8));
  1799. b43_phy_write(dev, B43_PHY_PGACTL,
  1800. (b43_phy_read(dev, B43_PHY_PGACTL)
  1801. & 0x0FFF) | 0xA000);
  1802. b43_phy_write(dev, B43_PHY_PGACTL,
  1803. b43_phy_read(dev, B43_PHY_PGACTL)
  1804. | 0xF000);
  1805. udelay(20);
  1806. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1807. goto exit_loop1;
  1808. }
  1809. }
  1810. exit_loop1:
  1811. loop1_outer_done = i;
  1812. loop1_inner_done = j;
  1813. if (j >= 8) {
  1814. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1815. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1816. | 0x30);
  1817. trsw_rx = 0x1B;
  1818. for (j = j - 8; j < 16; j++) {
  1819. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1820. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1821. & 0xF0FF) | (j << 8));
  1822. b43_phy_write(dev, B43_PHY_PGACTL,
  1823. (b43_phy_read(dev, B43_PHY_PGACTL)
  1824. & 0x0FFF) | 0xA000);
  1825. b43_phy_write(dev, B43_PHY_PGACTL,
  1826. b43_phy_read(dev, B43_PHY_PGACTL)
  1827. | 0xF000);
  1828. udelay(20);
  1829. trsw_rx -= 3;
  1830. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1831. goto exit_loop2;
  1832. }
  1833. } else
  1834. trsw_rx = 0x18;
  1835. exit_loop2:
  1836. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1837. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1838. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1839. }
  1840. b43_phy_write(dev, B43_PHY_CCK(0x5A), backup_phy[6]);
  1841. b43_phy_write(dev, B43_PHY_CCK(0x59), backup_phy[7]);
  1842. b43_phy_write(dev, B43_PHY_CCK(0x58), backup_phy[8]);
  1843. b43_phy_write(dev, B43_PHY_CCK(0x0A), backup_phy[9]);
  1844. b43_phy_write(dev, B43_PHY_CCK(0x03), backup_phy[10]);
  1845. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1846. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1847. b43_phy_write(dev, B43_PHY_CCK(0x2B), backup_phy[13]);
  1848. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1849. b43_gphy_set_baseband_attenuation(dev, backup_bband);
  1850. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1851. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1852. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1853. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1854. udelay(10);
  1855. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1856. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1857. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1858. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1859. gphy->max_lb_gain =
  1860. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1861. gphy->trsw_rx_gain = trsw_rx * 2;
  1862. }
  1863. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  1864. {
  1865. struct b43_phy *phy = &dev->phy;
  1866. if (!b43_has_hardware_pctl(dev)) {
  1867. b43_phy_write(dev, 0x047A, 0xC111);
  1868. return;
  1869. }
  1870. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  1871. b43_phy_write(dev, 0x002F, 0x0202);
  1872. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  1873. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  1874. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  1875. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  1876. & 0xFF0F) | 0x0010);
  1877. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  1878. | 0x8000);
  1879. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  1880. & 0xFFC0) | 0x0010);
  1881. b43_phy_write(dev, 0x002E, 0xC07F);
  1882. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  1883. | 0x0400);
  1884. } else {
  1885. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  1886. | 0x0200);
  1887. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  1888. | 0x0400);
  1889. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  1890. & 0x7FFF);
  1891. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  1892. & 0xFFFE);
  1893. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  1894. & 0xFFC0) | 0x0010);
  1895. b43_phy_write(dev, 0x002E, 0xC07F);
  1896. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  1897. & 0xFF0F) | 0x0010);
  1898. }
  1899. }
  1900. /* Hardware power control for G-PHY */
  1901. static void b43_hardware_pctl_init_gphy(struct b43_wldev *dev)
  1902. {
  1903. struct b43_phy *phy = &dev->phy;
  1904. struct b43_phy_g *gphy = phy->g;
  1905. if (!b43_has_hardware_pctl(dev)) {
  1906. /* No hardware power control */
  1907. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  1908. return;
  1909. }
  1910. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  1911. | (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
  1912. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  1913. | (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
  1914. b43_gphy_tssi_power_lt_init(dev);
  1915. b43_gphy_gain_lt_init(dev);
  1916. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  1917. b43_phy_write(dev, 0x0014, 0x0000);
  1918. B43_WARN_ON(phy->rev < 6);
  1919. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  1920. | 0x0800);
  1921. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  1922. & 0xFEFF);
  1923. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  1924. & 0xFFBF);
  1925. b43_gphy_dc_lt_init(dev, 1);
  1926. /* Enable hardware pctl in firmware. */
  1927. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  1928. }
  1929. /* Intialize B/G PHY power control */
  1930. static void b43_phy_init_pctl(struct b43_wldev *dev)
  1931. {
  1932. struct ssb_bus *bus = dev->dev->bus;
  1933. struct b43_phy *phy = &dev->phy;
  1934. struct b43_phy_g *gphy = phy->g;
  1935. struct b43_rfatt old_rfatt;
  1936. struct b43_bbatt old_bbatt;
  1937. u8 old_tx_control = 0;
  1938. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  1939. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1940. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1941. return;
  1942. b43_phy_write(dev, 0x0028, 0x8018);
  1943. /* This does something with the Analog... */
  1944. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  1945. & 0xFFDF);
  1946. if (!phy->gmode)
  1947. return;
  1948. b43_hardware_pctl_early_init(dev);
  1949. if (gphy->cur_idle_tssi == 0) {
  1950. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  1951. b43_radio_write16(dev, 0x0076,
  1952. (b43_radio_read16(dev, 0x0076)
  1953. & 0x00F7) | 0x0084);
  1954. } else {
  1955. struct b43_rfatt rfatt;
  1956. struct b43_bbatt bbatt;
  1957. memcpy(&old_rfatt, &gphy->rfatt, sizeof(old_rfatt));
  1958. memcpy(&old_bbatt, &gphy->bbatt, sizeof(old_bbatt));
  1959. old_tx_control = gphy->tx_control;
  1960. bbatt.att = 11;
  1961. if (phy->radio_rev == 8) {
  1962. rfatt.att = 15;
  1963. rfatt.with_padmix = 1;
  1964. } else {
  1965. rfatt.att = 9;
  1966. rfatt.with_padmix = 0;
  1967. }
  1968. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  1969. }
  1970. b43_dummy_transmission(dev);
  1971. gphy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  1972. if (B43_DEBUG) {
  1973. /* Current-Idle-TSSI sanity check. */
  1974. if (abs(gphy->cur_idle_tssi - gphy->tgt_idle_tssi) >= 20) {
  1975. b43dbg(dev->wl,
  1976. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  1977. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  1978. "adjustment.\n", gphy->cur_idle_tssi,
  1979. gphy->tgt_idle_tssi);
  1980. gphy->cur_idle_tssi = 0;
  1981. }
  1982. }
  1983. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  1984. b43_radio_write16(dev, 0x0076,
  1985. b43_radio_read16(dev, 0x0076)
  1986. & 0xFF7B);
  1987. } else {
  1988. b43_set_txpower_g(dev, &old_bbatt,
  1989. &old_rfatt, old_tx_control);
  1990. }
  1991. }
  1992. b43_hardware_pctl_init_gphy(dev);
  1993. b43_shm_clear_tssi(dev);
  1994. }
  1995. static void b43_phy_initg(struct b43_wldev *dev)
  1996. {
  1997. struct b43_phy *phy = &dev->phy;
  1998. struct b43_phy_g *gphy = phy->g;
  1999. u16 tmp;
  2000. if (phy->rev == 1)
  2001. b43_phy_initb5(dev);
  2002. else
  2003. b43_phy_initb6(dev);
  2004. if (phy->rev >= 2 || phy->gmode)
  2005. b43_phy_inita(dev);
  2006. if (phy->rev >= 2) {
  2007. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  2008. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  2009. }
  2010. if (phy->rev == 2) {
  2011. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  2012. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  2013. }
  2014. if (phy->rev > 5) {
  2015. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  2016. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  2017. }
  2018. if (phy->gmode || phy->rev >= 2) {
  2019. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  2020. tmp &= B43_PHYVER_VERSION;
  2021. if (tmp == 3 || tmp == 5) {
  2022. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  2023. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  2024. }
  2025. if (tmp == 5) {
  2026. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  2027. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  2028. & 0x00FF) | 0x1F00);
  2029. }
  2030. }
  2031. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  2032. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  2033. if (phy->radio_rev == 8) {
  2034. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  2035. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  2036. | 0x80);
  2037. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  2038. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  2039. | 0x4);
  2040. }
  2041. if (has_loopback_gain(phy))
  2042. b43_calc_loopback_gain(dev);
  2043. if (phy->radio_rev != 8) {
  2044. if (gphy->initval == 0xFFFF)
  2045. gphy->initval = b43_radio_init2050(dev);
  2046. else
  2047. b43_radio_write16(dev, 0x0078, gphy->initval);
  2048. }
  2049. b43_lo_g_init(dev);
  2050. if (has_tx_magnification(phy)) {
  2051. b43_radio_write16(dev, 0x52,
  2052. (b43_radio_read16(dev, 0x52) & 0xFF00)
  2053. | gphy->lo_control->tx_bias | gphy->
  2054. lo_control->tx_magn);
  2055. } else {
  2056. b43_radio_write16(dev, 0x52,
  2057. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  2058. | gphy->lo_control->tx_bias);
  2059. }
  2060. if (phy->rev >= 6) {
  2061. b43_phy_write(dev, B43_PHY_CCK(0x36),
  2062. (b43_phy_read(dev, B43_PHY_CCK(0x36))
  2063. & 0x0FFF) | (gphy->lo_control->
  2064. tx_bias << 12));
  2065. }
  2066. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  2067. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x8075);
  2068. else
  2069. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x807F);
  2070. if (phy->rev < 2)
  2071. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x101);
  2072. else
  2073. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x202);
  2074. if (phy->gmode || phy->rev >= 2) {
  2075. b43_lo_g_adjust(dev);
  2076. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  2077. }
  2078. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  2079. /* The specs state to update the NRSSI LT with
  2080. * the value 0x7FFFFFFF here. I think that is some weird
  2081. * compiler optimization in the original driver.
  2082. * Essentially, what we do here is resetting all NRSSI LT
  2083. * entries to -32 (see the clamp_val() in nrssi_hw_update())
  2084. */
  2085. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  2086. b43_calc_nrssi_threshold(dev);
  2087. } else if (phy->gmode || phy->rev >= 2) {
  2088. if (gphy->nrssi[0] == -1000) {
  2089. B43_WARN_ON(gphy->nrssi[1] != -1000);
  2090. b43_calc_nrssi_slope(dev);
  2091. } else
  2092. b43_calc_nrssi_threshold(dev);
  2093. }
  2094. if (phy->radio_rev == 8)
  2095. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  2096. b43_phy_init_pctl(dev);
  2097. /* FIXME: The spec says in the following if, the 0 should be replaced
  2098. 'if OFDM may not be used in the current locale'
  2099. but OFDM is legal everywhere */
  2100. if ((dev->dev->bus->chip_id == 0x4306
  2101. && dev->dev->bus->chip_package == 2) || 0) {
  2102. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  2103. & 0xBFFF);
  2104. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  2105. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  2106. & 0x7FFF);
  2107. }
  2108. }
  2109. void b43_gphy_channel_switch(struct b43_wldev *dev,
  2110. unsigned int channel,
  2111. bool synthetic_pu_workaround)
  2112. {
  2113. if (synthetic_pu_workaround)
  2114. b43_synth_pu_workaround(dev, channel);
  2115. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  2116. if (channel == 14) {
  2117. if (dev->dev->bus->sprom.country_code ==
  2118. SSB_SPROM1CCODE_JAPAN)
  2119. b43_hf_write(dev,
  2120. b43_hf_read(dev) & ~B43_HF_ACPR);
  2121. else
  2122. b43_hf_write(dev,
  2123. b43_hf_read(dev) | B43_HF_ACPR);
  2124. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2125. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2126. | (1 << 11));
  2127. } else {
  2128. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2129. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2130. & 0xF7BF);
  2131. }
  2132. }
  2133. static void default_baseband_attenuation(struct b43_wldev *dev,
  2134. struct b43_bbatt *bb)
  2135. {
  2136. struct b43_phy *phy = &dev->phy;
  2137. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  2138. bb->att = 0;
  2139. else
  2140. bb->att = 2;
  2141. }
  2142. static void default_radio_attenuation(struct b43_wldev *dev,
  2143. struct b43_rfatt *rf)
  2144. {
  2145. struct ssb_bus *bus = dev->dev->bus;
  2146. struct b43_phy *phy = &dev->phy;
  2147. rf->with_padmix = 0;
  2148. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  2149. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  2150. if (bus->boardinfo.rev < 0x43) {
  2151. rf->att = 2;
  2152. return;
  2153. } else if (bus->boardinfo.rev < 0x51) {
  2154. rf->att = 3;
  2155. return;
  2156. }
  2157. }
  2158. if (phy->type == B43_PHYTYPE_A) {
  2159. rf->att = 0x60;
  2160. return;
  2161. }
  2162. switch (phy->radio_ver) {
  2163. case 0x2053:
  2164. switch (phy->radio_rev) {
  2165. case 1:
  2166. rf->att = 6;
  2167. return;
  2168. }
  2169. break;
  2170. case 0x2050:
  2171. switch (phy->radio_rev) {
  2172. case 0:
  2173. rf->att = 5;
  2174. return;
  2175. case 1:
  2176. if (phy->type == B43_PHYTYPE_G) {
  2177. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  2178. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2179. && bus->boardinfo.rev >= 30)
  2180. rf->att = 3;
  2181. else if (bus->boardinfo.vendor ==
  2182. SSB_BOARDVENDOR_BCM
  2183. && bus->boardinfo.type ==
  2184. SSB_BOARD_BU4306)
  2185. rf->att = 3;
  2186. else
  2187. rf->att = 1;
  2188. } else {
  2189. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  2190. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2191. && bus->boardinfo.rev >= 30)
  2192. rf->att = 7;
  2193. else
  2194. rf->att = 6;
  2195. }
  2196. return;
  2197. case 2:
  2198. if (phy->type == B43_PHYTYPE_G) {
  2199. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  2200. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2201. && bus->boardinfo.rev >= 30)
  2202. rf->att = 3;
  2203. else if (bus->boardinfo.vendor ==
  2204. SSB_BOARDVENDOR_BCM
  2205. && bus->boardinfo.type ==
  2206. SSB_BOARD_BU4306)
  2207. rf->att = 5;
  2208. else if (bus->chip_id == 0x4320)
  2209. rf->att = 4;
  2210. else
  2211. rf->att = 3;
  2212. } else
  2213. rf->att = 6;
  2214. return;
  2215. case 3:
  2216. rf->att = 5;
  2217. return;
  2218. case 4:
  2219. case 5:
  2220. rf->att = 1;
  2221. return;
  2222. case 6:
  2223. case 7:
  2224. rf->att = 5;
  2225. return;
  2226. case 8:
  2227. rf->att = 0xA;
  2228. rf->with_padmix = 1;
  2229. return;
  2230. case 9:
  2231. default:
  2232. rf->att = 5;
  2233. return;
  2234. }
  2235. }
  2236. rf->att = 5;
  2237. }
  2238. static u16 default_tx_control(struct b43_wldev *dev)
  2239. {
  2240. struct b43_phy *phy = &dev->phy;
  2241. if (phy->radio_ver != 0x2050)
  2242. return 0;
  2243. if (phy->radio_rev == 1)
  2244. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  2245. if (phy->radio_rev < 6)
  2246. return B43_TXCTL_PA2DB;
  2247. if (phy->radio_rev == 8)
  2248. return B43_TXCTL_TXMIX;
  2249. return 0;
  2250. }
  2251. static u8 b43_gphy_aci_detect(struct b43_wldev *dev, u8 channel)
  2252. {
  2253. struct b43_phy *phy = &dev->phy;
  2254. struct b43_phy_g *gphy = phy->g;
  2255. u8 ret = 0;
  2256. u16 saved, rssi, temp;
  2257. int i, j = 0;
  2258. saved = b43_phy_read(dev, 0x0403);
  2259. b43_switch_channel(dev, channel);
  2260. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2261. if (gphy->aci_hw_rssi)
  2262. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2263. else
  2264. rssi = saved & 0x3F;
  2265. /* clamp temp to signed 5bit */
  2266. if (rssi > 32)
  2267. rssi -= 64;
  2268. for (i = 0; i < 100; i++) {
  2269. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2270. if (temp > 32)
  2271. temp -= 64;
  2272. if (temp < rssi)
  2273. j++;
  2274. if (j >= 20)
  2275. ret = 1;
  2276. }
  2277. b43_phy_write(dev, 0x0403, saved);
  2278. return ret;
  2279. }
  2280. static u8 b43_gphy_aci_scan(struct b43_wldev *dev)
  2281. {
  2282. struct b43_phy *phy = &dev->phy;
  2283. u8 ret[13];
  2284. unsigned int channel = phy->channel;
  2285. unsigned int i, j, start, end;
  2286. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2287. return 0;
  2288. b43_phy_lock(dev);
  2289. b43_radio_lock(dev);
  2290. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2291. b43_phy_write(dev, B43_PHY_G_CRS,
  2292. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2293. b43_set_all_gains(dev, 3, 8, 1);
  2294. start = (channel - 5 > 0) ? channel - 5 : 1;
  2295. end = (channel + 5 < 14) ? channel + 5 : 13;
  2296. for (i = start; i <= end; i++) {
  2297. if (abs(channel - i) > 2)
  2298. ret[i - 1] = b43_gphy_aci_detect(dev, i);
  2299. }
  2300. b43_switch_channel(dev, channel);
  2301. b43_phy_write(dev, 0x0802,
  2302. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  2303. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  2304. b43_phy_write(dev, B43_PHY_G_CRS,
  2305. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2306. b43_set_original_gains(dev);
  2307. for (i = 0; i < 13; i++) {
  2308. if (!ret[i])
  2309. continue;
  2310. end = (i + 5 < 13) ? i + 5 : 13;
  2311. for (j = i; j < end; j++)
  2312. ret[j] = 1;
  2313. }
  2314. b43_radio_unlock(dev);
  2315. b43_phy_unlock(dev);
  2316. return ret[channel - 1];
  2317. }
  2318. static s32 b43_tssi2dbm_ad(s32 num, s32 den)
  2319. {
  2320. if (num < 0)
  2321. return num / den;
  2322. else
  2323. return (num + den / 2) / den;
  2324. }
  2325. static s8 b43_tssi2dbm_entry(s8 entry[], u8 index,
  2326. s16 pab0, s16 pab1, s16 pab2)
  2327. {
  2328. s32 m1, m2, f = 256, q, delta;
  2329. s8 i = 0;
  2330. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  2331. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  2332. do {
  2333. if (i > 15)
  2334. return -EINVAL;
  2335. q = b43_tssi2dbm_ad(f * 4096 -
  2336. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  2337. delta = abs(q - f);
  2338. f = q;
  2339. i++;
  2340. } while (delta >= 2);
  2341. entry[index] = clamp_val(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  2342. return 0;
  2343. }
  2344. u8 * b43_generate_dyn_tssi2dbm_tab(struct b43_wldev *dev,
  2345. s16 pab0, s16 pab1, s16 pab2)
  2346. {
  2347. unsigned int i;
  2348. u8 *tab;
  2349. int err;
  2350. tab = kmalloc(64, GFP_KERNEL);
  2351. if (!tab) {
  2352. b43err(dev->wl, "Could not allocate memory "
  2353. "for tssi2dbm table\n");
  2354. return NULL;
  2355. }
  2356. for (i = 0; i < 64; i++) {
  2357. err = b43_tssi2dbm_entry(tab, i, pab0, pab1, pab2);
  2358. if (err) {
  2359. b43err(dev->wl, "Could not generate "
  2360. "tssi2dBm table\n");
  2361. kfree(tab);
  2362. return NULL;
  2363. }
  2364. }
  2365. return tab;
  2366. }
  2367. /* Initialise the TSSI->dBm lookup table */
  2368. static int b43_gphy_init_tssi2dbm_table(struct b43_wldev *dev)
  2369. {
  2370. struct b43_phy *phy = &dev->phy;
  2371. struct b43_phy_g *gphy = phy->g;
  2372. s16 pab0, pab1, pab2;
  2373. pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
  2374. pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
  2375. pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
  2376. B43_WARN_ON((dev->dev->bus->chip_id == 0x4301) &&
  2377. (phy->radio_ver != 0x2050)); /* Not supported anymore */
  2378. gphy->dyn_tssi_tbl = 0;
  2379. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  2380. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  2381. /* The pabX values are set in SPROM. Use them. */
  2382. if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
  2383. (s8) dev->dev->bus->sprom.itssi_bg != -1) {
  2384. gphy->tgt_idle_tssi =
  2385. (s8) (dev->dev->bus->sprom.itssi_bg);
  2386. } else
  2387. gphy->tgt_idle_tssi = 62;
  2388. gphy->tssi2dbm = b43_generate_dyn_tssi2dbm_tab(dev, pab0,
  2389. pab1, pab2);
  2390. if (!gphy->tssi2dbm)
  2391. return -ENOMEM;
  2392. gphy->dyn_tssi_tbl = 1;
  2393. } else {
  2394. /* pabX values not set in SPROM. */
  2395. gphy->tgt_idle_tssi = 52;
  2396. gphy->tssi2dbm = b43_tssi2dbm_g_table;
  2397. }
  2398. return 0;
  2399. }
  2400. static int b43_gphy_op_allocate(struct b43_wldev *dev)
  2401. {
  2402. struct b43_phy_g *gphy;
  2403. struct b43_txpower_lo_control *lo;
  2404. int err, i;
  2405. gphy = kzalloc(sizeof(*gphy), GFP_KERNEL);
  2406. if (!gphy) {
  2407. err = -ENOMEM;
  2408. goto error;
  2409. }
  2410. dev->phy.g = gphy;
  2411. memset(gphy->minlowsig, 0xFF, sizeof(gphy->minlowsig));
  2412. /* NRSSI */
  2413. for (i = 0; i < ARRAY_SIZE(gphy->nrssi); i++)
  2414. gphy->nrssi[i] = -1000;
  2415. for (i = 0; i < ARRAY_SIZE(gphy->nrssi_lt); i++)
  2416. gphy->nrssi_lt[i] = i;
  2417. gphy->lofcal = 0xFFFF;
  2418. gphy->initval = 0xFFFF;
  2419. gphy->interfmode = B43_INTERFMODE_NONE;
  2420. /* OFDM-table address caching. */
  2421. gphy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  2422. gphy->average_tssi = 0xFF;
  2423. lo = kzalloc(sizeof(*lo), GFP_KERNEL);
  2424. if (!lo) {
  2425. err = -ENOMEM;
  2426. goto err_free_gphy;
  2427. }
  2428. gphy->lo_control = lo;
  2429. lo->tx_bias = 0xFF;
  2430. INIT_LIST_HEAD(&lo->calib_list);
  2431. err = b43_gphy_init_tssi2dbm_table(dev);
  2432. if (err)
  2433. goto err_free_lo;
  2434. return 0;
  2435. err_free_lo:
  2436. kfree(lo);
  2437. err_free_gphy:
  2438. kfree(gphy);
  2439. error:
  2440. return err;
  2441. }
  2442. static int b43_gphy_op_prepare(struct b43_wldev *dev)
  2443. {
  2444. struct b43_phy *phy = &dev->phy;
  2445. struct b43_phy_g *gphy = phy->g;
  2446. struct b43_txpower_lo_control *lo = gphy->lo_control;
  2447. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2448. default_baseband_attenuation(dev, &gphy->bbatt);
  2449. default_radio_attenuation(dev, &gphy->rfatt);
  2450. gphy->tx_control = (default_tx_control(dev) << 4);
  2451. generate_rfatt_list(dev, &lo->rfatt_list);
  2452. generate_bbatt_list(dev, &lo->bbatt_list);
  2453. /* Commit previous writes */
  2454. b43_read32(dev, B43_MMIO_MACCTL);
  2455. if (phy->rev == 1) {
  2456. /* Workaround: Temporarly disable gmode through the early init
  2457. * phase, as the gmode stuff is not needed for phy rev 1 */
  2458. phy->gmode = 0;
  2459. b43_wireless_core_reset(dev, 0);
  2460. b43_phy_initg(dev);
  2461. phy->gmode = 1;
  2462. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  2463. }
  2464. return 0;
  2465. }
  2466. static int b43_gphy_op_init(struct b43_wldev *dev)
  2467. {
  2468. struct b43_phy_g *gphy = dev->phy.g;
  2469. b43_phy_initg(dev);
  2470. gphy->initialised = 1;
  2471. return 0;
  2472. }
  2473. static void b43_gphy_op_exit(struct b43_wldev *dev)
  2474. {
  2475. struct b43_phy_g *gphy = dev->phy.g;
  2476. if (gphy->initialised) {
  2477. //TODO
  2478. gphy->initialised = 0;
  2479. }
  2480. b43_lo_g_cleanup(dev);
  2481. kfree(gphy->lo_control);
  2482. if (gphy->dyn_tssi_tbl)
  2483. kfree(gphy->tssi2dbm);
  2484. kfree(gphy);
  2485. dev->phy.g = NULL;
  2486. }
  2487. static u16 b43_gphy_op_read(struct b43_wldev *dev, u16 reg)
  2488. {
  2489. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2490. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2491. }
  2492. static void b43_gphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2493. {
  2494. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2495. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2496. }
  2497. static u16 b43_gphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2498. {
  2499. /* Register 1 is a 32-bit register. */
  2500. B43_WARN_ON(reg == 1);
  2501. /* G-PHY needs 0x80 for read access. */
  2502. reg |= 0x80;
  2503. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2504. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2505. }
  2506. static void b43_gphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2507. {
  2508. /* Register 1 is a 32-bit register. */
  2509. B43_WARN_ON(reg == 1);
  2510. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2511. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2512. }
  2513. static bool b43_gphy_op_supports_hwpctl(struct b43_wldev *dev)
  2514. {
  2515. return (dev->phy.rev >= 6);
  2516. }
  2517. static void b43_gphy_op_software_rfkill(struct b43_wldev *dev,
  2518. enum rfkill_state state)
  2519. {
  2520. struct b43_phy *phy = &dev->phy;
  2521. struct b43_phy_g *gphy = phy->g;
  2522. unsigned int channel;
  2523. might_sleep();
  2524. if (state == RFKILL_STATE_UNBLOCKED) {
  2525. /* Turn radio ON */
  2526. if (phy->radio_on)
  2527. return;
  2528. b43_phy_write(dev, 0x0015, 0x8000);
  2529. b43_phy_write(dev, 0x0015, 0xCC00);
  2530. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  2531. if (gphy->radio_off_context.valid) {
  2532. /* Restore the RFover values. */
  2533. b43_phy_write(dev, B43_PHY_RFOVER,
  2534. gphy->radio_off_context.rfover);
  2535. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  2536. gphy->radio_off_context.rfoverval);
  2537. gphy->radio_off_context.valid = 0;
  2538. }
  2539. channel = phy->channel;
  2540. b43_gphy_channel_switch(dev, 6, 1);
  2541. b43_gphy_channel_switch(dev, channel, 0);
  2542. } else {
  2543. /* Turn radio OFF */
  2544. u16 rfover, rfoverval;
  2545. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  2546. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  2547. gphy->radio_off_context.rfover = rfover;
  2548. gphy->radio_off_context.rfoverval = rfoverval;
  2549. gphy->radio_off_context.valid = 1;
  2550. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  2551. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  2552. }
  2553. }
  2554. static int b43_gphy_op_switch_channel(struct b43_wldev *dev,
  2555. unsigned int new_channel)
  2556. {
  2557. if ((new_channel < 1) || (new_channel > 14))
  2558. return -EINVAL;
  2559. b43_gphy_channel_switch(dev, new_channel, 0);
  2560. return 0;
  2561. }
  2562. static unsigned int b43_gphy_op_get_default_chan(struct b43_wldev *dev)
  2563. {
  2564. return 1; /* Default to channel 1 */
  2565. }
  2566. static void b43_gphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
  2567. {
  2568. struct b43_phy *phy = &dev->phy;
  2569. u64 hf;
  2570. u16 tmp;
  2571. int autodiv = 0;
  2572. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  2573. autodiv = 1;
  2574. hf = b43_hf_read(dev);
  2575. hf &= ~B43_HF_ANTDIVHELP;
  2576. b43_hf_write(dev, hf);
  2577. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  2578. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2579. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2580. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2581. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  2582. if (autodiv) {
  2583. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2584. if (antenna == B43_ANTENNA_AUTO0)
  2585. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  2586. else
  2587. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  2588. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2589. }
  2590. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  2591. if (autodiv)
  2592. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  2593. else
  2594. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  2595. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  2596. if (phy->rev >= 2) {
  2597. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2598. tmp |= B43_PHY_OFDM61_10;
  2599. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2600. tmp =
  2601. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  2602. tmp = (tmp & 0xFF00) | 0x15;
  2603. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  2604. tmp);
  2605. if (phy->rev == 2) {
  2606. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2607. 8);
  2608. } else {
  2609. tmp =
  2610. b43_phy_read(dev,
  2611. B43_PHY_ADIVRELATED);
  2612. tmp = (tmp & 0xFF00) | 8;
  2613. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2614. tmp);
  2615. }
  2616. }
  2617. if (phy->rev >= 6)
  2618. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  2619. hf |= B43_HF_ANTDIVHELP;
  2620. b43_hf_write(dev, hf);
  2621. }
  2622. static int b43_gphy_op_interf_mitigation(struct b43_wldev *dev,
  2623. enum b43_interference_mitigation mode)
  2624. {
  2625. struct b43_phy *phy = &dev->phy;
  2626. struct b43_phy_g *gphy = phy->g;
  2627. int currentmode;
  2628. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2629. if ((phy->rev == 0) || (!phy->gmode))
  2630. return -ENODEV;
  2631. gphy->aci_wlan_automatic = 0;
  2632. switch (mode) {
  2633. case B43_INTERFMODE_AUTOWLAN:
  2634. gphy->aci_wlan_automatic = 1;
  2635. if (gphy->aci_enable)
  2636. mode = B43_INTERFMODE_MANUALWLAN;
  2637. else
  2638. mode = B43_INTERFMODE_NONE;
  2639. break;
  2640. case B43_INTERFMODE_NONE:
  2641. case B43_INTERFMODE_NONWLAN:
  2642. case B43_INTERFMODE_MANUALWLAN:
  2643. break;
  2644. default:
  2645. return -EINVAL;
  2646. }
  2647. currentmode = gphy->interfmode;
  2648. if (currentmode == mode)
  2649. return 0;
  2650. if (currentmode != B43_INTERFMODE_NONE)
  2651. b43_radio_interference_mitigation_disable(dev, currentmode);
  2652. if (mode == B43_INTERFMODE_NONE) {
  2653. gphy->aci_enable = 0;
  2654. gphy->aci_hw_rssi = 0;
  2655. } else
  2656. b43_radio_interference_mitigation_enable(dev, mode);
  2657. gphy->interfmode = mode;
  2658. return 0;
  2659. }
  2660. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  2661. * This function converts a TSSI value to dBm in Q5.2
  2662. */
  2663. static s8 b43_gphy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  2664. {
  2665. struct b43_phy_g *gphy = dev->phy.g;
  2666. s8 dbm;
  2667. s32 tmp;
  2668. tmp = (gphy->tgt_idle_tssi - gphy->cur_idle_tssi + tssi);
  2669. tmp = clamp_val(tmp, 0x00, 0x3F);
  2670. dbm = gphy->tssi2dbm[tmp];
  2671. return dbm;
  2672. }
  2673. static void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  2674. int *_bbatt, int *_rfatt)
  2675. {
  2676. int rfatt = *_rfatt;
  2677. int bbatt = *_bbatt;
  2678. struct b43_txpower_lo_control *lo = dev->phy.g->lo_control;
  2679. /* Get baseband and radio attenuation values into their permitted ranges.
  2680. * Radio attenuation affects power level 4 times as much as baseband. */
  2681. /* Range constants */
  2682. const int rf_min = lo->rfatt_list.min_val;
  2683. const int rf_max = lo->rfatt_list.max_val;
  2684. const int bb_min = lo->bbatt_list.min_val;
  2685. const int bb_max = lo->bbatt_list.max_val;
  2686. while (1) {
  2687. if (rfatt > rf_max && bbatt > bb_max - 4)
  2688. break; /* Can not get it into ranges */
  2689. if (rfatt < rf_min && bbatt < bb_min + 4)
  2690. break; /* Can not get it into ranges */
  2691. if (bbatt > bb_max && rfatt > rf_max - 1)
  2692. break; /* Can not get it into ranges */
  2693. if (bbatt < bb_min && rfatt < rf_min + 1)
  2694. break; /* Can not get it into ranges */
  2695. if (bbatt > bb_max) {
  2696. bbatt -= 4;
  2697. rfatt += 1;
  2698. continue;
  2699. }
  2700. if (bbatt < bb_min) {
  2701. bbatt += 4;
  2702. rfatt -= 1;
  2703. continue;
  2704. }
  2705. if (rfatt > rf_max) {
  2706. rfatt -= 1;
  2707. bbatt += 4;
  2708. continue;
  2709. }
  2710. if (rfatt < rf_min) {
  2711. rfatt += 1;
  2712. bbatt -= 4;
  2713. continue;
  2714. }
  2715. break;
  2716. }
  2717. *_rfatt = clamp_val(rfatt, rf_min, rf_max);
  2718. *_bbatt = clamp_val(bbatt, bb_min, bb_max);
  2719. }
  2720. static void b43_gphy_op_adjust_txpower(struct b43_wldev *dev)
  2721. {
  2722. struct b43_phy *phy = &dev->phy;
  2723. struct b43_phy_g *gphy = phy->g;
  2724. int rfatt, bbatt;
  2725. u8 tx_control;
  2726. spin_lock_irq(&dev->wl->irq_lock);
  2727. /* Calculate the new attenuation values. */
  2728. bbatt = gphy->bbatt.att;
  2729. bbatt += gphy->bbatt_delta;
  2730. rfatt = gphy->rfatt.att;
  2731. rfatt += gphy->rfatt_delta;
  2732. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  2733. tx_control = gphy->tx_control;
  2734. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  2735. if (rfatt <= 1) {
  2736. if (tx_control == 0) {
  2737. tx_control =
  2738. B43_TXCTL_PA2DB |
  2739. B43_TXCTL_TXMIX;
  2740. rfatt += 2;
  2741. bbatt += 2;
  2742. } else if (dev->dev->bus->sprom.
  2743. boardflags_lo &
  2744. B43_BFL_PACTRL) {
  2745. bbatt += 4 * (rfatt - 2);
  2746. rfatt = 2;
  2747. }
  2748. } else if (rfatt > 4 && tx_control) {
  2749. tx_control = 0;
  2750. if (bbatt < 3) {
  2751. rfatt -= 3;
  2752. bbatt += 2;
  2753. } else {
  2754. rfatt -= 2;
  2755. bbatt -= 2;
  2756. }
  2757. }
  2758. }
  2759. /* Save the control values */
  2760. gphy->tx_control = tx_control;
  2761. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  2762. gphy->rfatt.att = rfatt;
  2763. gphy->bbatt.att = bbatt;
  2764. /* We drop the lock early, so we can sleep during hardware
  2765. * adjustment. Possible races with op_recalc_txpower are harmless,
  2766. * as we will be called once again in case we raced. */
  2767. spin_unlock_irq(&dev->wl->irq_lock);
  2768. if (b43_debug(dev, B43_DBG_XMITPOWER))
  2769. b43dbg(dev->wl, "Adjusting TX power\n");
  2770. /* Adjust the hardware */
  2771. b43_phy_lock(dev);
  2772. b43_radio_lock(dev);
  2773. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt,
  2774. gphy->tx_control);
  2775. b43_radio_unlock(dev);
  2776. b43_phy_unlock(dev);
  2777. }
  2778. static enum b43_txpwr_result b43_gphy_op_recalc_txpower(struct b43_wldev *dev,
  2779. bool ignore_tssi)
  2780. {
  2781. struct b43_phy *phy = &dev->phy;
  2782. struct b43_phy_g *gphy = phy->g;
  2783. unsigned int average_tssi;
  2784. int cck_result, ofdm_result;
  2785. int estimated_pwr, desired_pwr, pwr_adjust;
  2786. int rfatt_delta, bbatt_delta;
  2787. unsigned int max_pwr;
  2788. /* First get the average TSSI */
  2789. cck_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_CCK);
  2790. ofdm_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_OFDM_G);
  2791. if ((cck_result < 0) && (ofdm_result < 0)) {
  2792. /* No TSSI information available */
  2793. if (!ignore_tssi)
  2794. goto no_adjustment_needed;
  2795. cck_result = 0;
  2796. ofdm_result = 0;
  2797. }
  2798. if (cck_result < 0)
  2799. average_tssi = ofdm_result;
  2800. else if (ofdm_result < 0)
  2801. average_tssi = cck_result;
  2802. else
  2803. average_tssi = (cck_result + ofdm_result) / 2;
  2804. /* Merge the average with the stored value. */
  2805. if (likely(gphy->average_tssi != 0xFF))
  2806. average_tssi = (average_tssi + gphy->average_tssi) / 2;
  2807. gphy->average_tssi = average_tssi;
  2808. B43_WARN_ON(average_tssi >= B43_TSSI_MAX);
  2809. /* Estimate the TX power emission based on the TSSI */
  2810. estimated_pwr = b43_gphy_estimate_power_out(dev, average_tssi);
  2811. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2812. max_pwr = dev->dev->bus->sprom.maxpwr_bg;
  2813. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  2814. max_pwr -= 3; /* minus 0.75 */
  2815. if (unlikely(max_pwr >= INT_TO_Q52(30/*dBm*/))) {
  2816. b43warn(dev->wl,
  2817. "Invalid max-TX-power value in SPROM.\n");
  2818. max_pwr = INT_TO_Q52(20); /* fake it */
  2819. dev->dev->bus->sprom.maxpwr_bg = max_pwr;
  2820. }
  2821. /* Get desired power (in Q5.2) */
  2822. if (phy->desired_txpower < 0)
  2823. desired_pwr = INT_TO_Q52(0);
  2824. else
  2825. desired_pwr = INT_TO_Q52(phy->desired_txpower);
  2826. /* And limit it. max_pwr already is Q5.2 */
  2827. desired_pwr = clamp_val(desired_pwr, 0, max_pwr);
  2828. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  2829. b43dbg(dev->wl,
  2830. "[TX power] current = " Q52_FMT
  2831. " dBm, desired = " Q52_FMT
  2832. " dBm, max = " Q52_FMT "\n",
  2833. Q52_ARG(estimated_pwr),
  2834. Q52_ARG(desired_pwr),
  2835. Q52_ARG(max_pwr));
  2836. }
  2837. /* Calculate the adjustment delta. */
  2838. pwr_adjust = desired_pwr - estimated_pwr;
  2839. if (pwr_adjust == 0)
  2840. goto no_adjustment_needed;
  2841. /* RF attenuation delta. */
  2842. rfatt_delta = ((pwr_adjust + 7) / 8);
  2843. /* Lower attenuation => Bigger power output. Negate it. */
  2844. rfatt_delta = -rfatt_delta;
  2845. /* Baseband attenuation delta. */
  2846. bbatt_delta = pwr_adjust / 2;
  2847. /* Lower attenuation => Bigger power output. Negate it. */
  2848. bbatt_delta = -bbatt_delta;
  2849. /* RF att affects power level 4 times as much as
  2850. * Baseband attennuation. Subtract it. */
  2851. bbatt_delta -= 4 * rfatt_delta;
  2852. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  2853. int dbm = pwr_adjust < 0 ? -pwr_adjust : pwr_adjust;
  2854. b43dbg(dev->wl,
  2855. "[TX power deltas] %s" Q52_FMT " dBm => "
  2856. "bbatt-delta = %d, rfatt-delta = %d\n",
  2857. (pwr_adjust < 0 ? "-" : ""), Q52_ARG(dbm),
  2858. bbatt_delta, rfatt_delta);
  2859. }
  2860. /* So do we finally need to adjust something in hardware? */
  2861. if ((rfatt_delta == 0) && (bbatt_delta == 0))
  2862. goto no_adjustment_needed;
  2863. /* Save the deltas for later when we adjust the power. */
  2864. gphy->bbatt_delta = bbatt_delta;
  2865. gphy->rfatt_delta = rfatt_delta;
  2866. /* We need to adjust the TX power on the device. */
  2867. return B43_TXPWR_RES_NEED_ADJUST;
  2868. no_adjustment_needed:
  2869. return B43_TXPWR_RES_DONE;
  2870. }
  2871. static void b43_gphy_op_pwork_15sec(struct b43_wldev *dev)
  2872. {
  2873. struct b43_phy *phy = &dev->phy;
  2874. struct b43_phy_g *gphy = phy->g;
  2875. //TODO: update_aci_moving_average
  2876. if (gphy->aci_enable && gphy->aci_wlan_automatic) {
  2877. b43_mac_suspend(dev);
  2878. if (!gphy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2879. if (0 /*TODO: bunch of conditions */ ) {
  2880. phy->ops->interf_mitigation(dev,
  2881. B43_INTERFMODE_MANUALWLAN);
  2882. }
  2883. } else if (0 /*TODO*/) {
  2884. if (/*(aci_average > 1000) &&*/ !b43_gphy_aci_scan(dev))
  2885. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2886. }
  2887. b43_mac_enable(dev);
  2888. } else if (gphy->interfmode == B43_INTERFMODE_NONWLAN &&
  2889. phy->rev == 1) {
  2890. //TODO: implement rev1 workaround
  2891. }
  2892. b43_lo_g_maintanance_work(dev);
  2893. }
  2894. static void b43_gphy_op_pwork_60sec(struct b43_wldev *dev)
  2895. {
  2896. struct b43_phy *phy = &dev->phy;
  2897. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI))
  2898. return;
  2899. b43_mac_suspend(dev);
  2900. b43_calc_nrssi_slope(dev);
  2901. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2902. u8 old_chan = phy->channel;
  2903. /* VCO Calibration */
  2904. if (old_chan >= 8)
  2905. b43_switch_channel(dev, 1);
  2906. else
  2907. b43_switch_channel(dev, 13);
  2908. b43_switch_channel(dev, old_chan);
  2909. }
  2910. b43_mac_enable(dev);
  2911. }
  2912. const struct b43_phy_operations b43_phyops_g = {
  2913. .allocate = b43_gphy_op_allocate,
  2914. .prepare = b43_gphy_op_prepare,
  2915. .init = b43_gphy_op_init,
  2916. .exit = b43_gphy_op_exit,
  2917. .phy_read = b43_gphy_op_read,
  2918. .phy_write = b43_gphy_op_write,
  2919. .radio_read = b43_gphy_op_radio_read,
  2920. .radio_write = b43_gphy_op_radio_write,
  2921. .supports_hwpctl = b43_gphy_op_supports_hwpctl,
  2922. .software_rfkill = b43_gphy_op_software_rfkill,
  2923. .switch_channel = b43_gphy_op_switch_channel,
  2924. .get_default_chan = b43_gphy_op_get_default_chan,
  2925. .set_rx_antenna = b43_gphy_op_set_rx_antenna,
  2926. .interf_mitigation = b43_gphy_op_interf_mitigation,
  2927. .recalc_txpower = b43_gphy_op_recalc_txpower,
  2928. .adjust_txpower = b43_gphy_op_adjust_txpower,
  2929. .pwork_15sec = b43_gphy_op_pwork_15sec,
  2930. .pwork_60sec = b43_gphy_op_pwork_60sec,
  2931. };