r100.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_microcode.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. /* This files gather functions specifics to:
  36. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  37. *
  38. * Some of these functions might be used by newer ASICs.
  39. */
  40. void r100_hdp_reset(struct radeon_device *rdev);
  41. void r100_gpu_init(struct radeon_device *rdev);
  42. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  43. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  44. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  45. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  46. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  47. /*
  48. * PCI GART
  49. */
  50. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  51. {
  52. /* TODO: can we do somethings here ? */
  53. /* It seems hw only cache one entry so we should discard this
  54. * entry otherwise if first GPU GART read hit this entry it
  55. * could end up in wrong address. */
  56. }
  57. int r100_pci_gart_enable(struct radeon_device *rdev)
  58. {
  59. uint32_t tmp;
  60. int r;
  61. /* Initialize common gart structure */
  62. r = radeon_gart_init(rdev);
  63. if (r) {
  64. return r;
  65. }
  66. if (rdev->gart.table.ram.ptr == NULL) {
  67. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  68. r = radeon_gart_table_ram_alloc(rdev);
  69. if (r) {
  70. return r;
  71. }
  72. }
  73. /* discard memory request outside of configured range */
  74. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  75. WREG32(RADEON_AIC_CNTL, tmp);
  76. /* set address range for PCI address translate */
  77. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  78. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  79. WREG32(RADEON_AIC_HI_ADDR, tmp);
  80. /* Enable bus mastering */
  81. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  82. WREG32(RADEON_BUS_CNTL, tmp);
  83. /* set PCI GART page-table base address */
  84. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  85. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  86. WREG32(RADEON_AIC_CNTL, tmp);
  87. r100_pci_gart_tlb_flush(rdev);
  88. rdev->gart.ready = true;
  89. return 0;
  90. }
  91. void r100_pci_gart_disable(struct radeon_device *rdev)
  92. {
  93. uint32_t tmp;
  94. /* discard memory request outside of configured range */
  95. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  96. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  97. WREG32(RADEON_AIC_LO_ADDR, 0);
  98. WREG32(RADEON_AIC_HI_ADDR, 0);
  99. }
  100. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  101. {
  102. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  103. return -EINVAL;
  104. }
  105. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  106. return 0;
  107. }
  108. int r100_gart_enable(struct radeon_device *rdev)
  109. {
  110. if (rdev->flags & RADEON_IS_AGP) {
  111. r100_pci_gart_disable(rdev);
  112. return 0;
  113. }
  114. return r100_pci_gart_enable(rdev);
  115. }
  116. /*
  117. * MC
  118. */
  119. void r100_mc_disable_clients(struct radeon_device *rdev)
  120. {
  121. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  122. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  123. if (r100_gui_wait_for_idle(rdev)) {
  124. printk(KERN_WARNING "Failed to wait GUI idle while "
  125. "programming pipes. Bad things might happen.\n");
  126. }
  127. /* stop display and memory access */
  128. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  129. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  130. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  131. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  132. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  133. r100_gpu_wait_for_vsync(rdev);
  134. WREG32(RADEON_CRTC_GEN_CNTL,
  135. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  136. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  137. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  138. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  139. r100_gpu_wait_for_vsync2(rdev);
  140. WREG32(RADEON_CRTC2_GEN_CNTL,
  141. (crtc2_gen_cntl &
  142. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  143. RADEON_CRTC2_DISP_REQ_EN_B);
  144. }
  145. udelay(500);
  146. }
  147. void r100_mc_setup(struct radeon_device *rdev)
  148. {
  149. uint32_t tmp;
  150. int r;
  151. r = r100_debugfs_mc_info_init(rdev);
  152. if (r) {
  153. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  154. }
  155. /* Write VRAM size in case we are limiting it */
  156. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  157. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  158. * if the aperture is 64MB but we have 32MB VRAM
  159. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  160. * to 64MB, otherwise the gpu accidentially dies */
  161. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  162. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  163. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  164. WREG32(RADEON_MC_FB_LOCATION, tmp);
  165. /* Enable bus mastering */
  166. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  167. WREG32(RADEON_BUS_CNTL, tmp);
  168. if (rdev->flags & RADEON_IS_AGP) {
  169. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  170. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  171. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  172. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  173. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  174. } else {
  175. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  176. WREG32(RADEON_AGP_BASE, 0);
  177. }
  178. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  179. tmp |= (7 << 28);
  180. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  181. (void)RREG32(RADEON_HOST_PATH_CNTL);
  182. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  183. (void)RREG32(RADEON_HOST_PATH_CNTL);
  184. }
  185. int r100_mc_init(struct radeon_device *rdev)
  186. {
  187. int r;
  188. if (r100_debugfs_rbbm_init(rdev)) {
  189. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  190. }
  191. r100_gpu_init(rdev);
  192. /* Disable gart which also disable out of gart access */
  193. r100_pci_gart_disable(rdev);
  194. /* Setup GPU memory space */
  195. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  196. if (rdev->flags & RADEON_IS_AGP) {
  197. r = radeon_agp_init(rdev);
  198. if (r) {
  199. printk(KERN_WARNING "[drm] Disabling AGP\n");
  200. rdev->flags &= ~RADEON_IS_AGP;
  201. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  202. } else {
  203. rdev->mc.gtt_location = rdev->mc.agp_base;
  204. }
  205. }
  206. r = radeon_mc_setup(rdev);
  207. if (r) {
  208. return r;
  209. }
  210. r100_mc_disable_clients(rdev);
  211. if (r100_mc_wait_for_idle(rdev)) {
  212. printk(KERN_WARNING "Failed to wait MC idle while "
  213. "programming pipes. Bad things might happen.\n");
  214. }
  215. r100_mc_setup(rdev);
  216. return 0;
  217. }
  218. void r100_mc_fini(struct radeon_device *rdev)
  219. {
  220. r100_pci_gart_disable(rdev);
  221. radeon_gart_table_ram_free(rdev);
  222. radeon_gart_fini(rdev);
  223. }
  224. /*
  225. * Fence emission
  226. */
  227. void r100_fence_ring_emit(struct radeon_device *rdev,
  228. struct radeon_fence *fence)
  229. {
  230. /* Who ever call radeon_fence_emit should call ring_lock and ask
  231. * for enough space (today caller are ib schedule and buffer move) */
  232. /* Wait until IDLE & CLEAN */
  233. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  234. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  235. /* Emit fence sequence & fire IRQ */
  236. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  237. radeon_ring_write(rdev, fence->seq);
  238. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  239. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  240. }
  241. /*
  242. * Writeback
  243. */
  244. int r100_wb_init(struct radeon_device *rdev)
  245. {
  246. int r;
  247. if (rdev->wb.wb_obj == NULL) {
  248. r = radeon_object_create(rdev, NULL, 4096,
  249. true,
  250. RADEON_GEM_DOMAIN_GTT,
  251. false, &rdev->wb.wb_obj);
  252. if (r) {
  253. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  254. return r;
  255. }
  256. r = radeon_object_pin(rdev->wb.wb_obj,
  257. RADEON_GEM_DOMAIN_GTT,
  258. &rdev->wb.gpu_addr);
  259. if (r) {
  260. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  261. return r;
  262. }
  263. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  264. if (r) {
  265. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  266. return r;
  267. }
  268. }
  269. WREG32(0x774, rdev->wb.gpu_addr);
  270. WREG32(0x70C, rdev->wb.gpu_addr + 1024);
  271. WREG32(0x770, 0xff);
  272. return 0;
  273. }
  274. void r100_wb_fini(struct radeon_device *rdev)
  275. {
  276. if (rdev->wb.wb_obj) {
  277. radeon_object_kunmap(rdev->wb.wb_obj);
  278. radeon_object_unpin(rdev->wb.wb_obj);
  279. radeon_object_unref(&rdev->wb.wb_obj);
  280. rdev->wb.wb = NULL;
  281. rdev->wb.wb_obj = NULL;
  282. }
  283. }
  284. int r100_copy_blit(struct radeon_device *rdev,
  285. uint64_t src_offset,
  286. uint64_t dst_offset,
  287. unsigned num_pages,
  288. struct radeon_fence *fence)
  289. {
  290. uint32_t cur_pages;
  291. uint32_t stride_bytes = PAGE_SIZE;
  292. uint32_t pitch;
  293. uint32_t stride_pixels;
  294. unsigned ndw;
  295. int num_loops;
  296. int r = 0;
  297. /* radeon limited to 16k stride */
  298. stride_bytes &= 0x3fff;
  299. /* radeon pitch is /64 */
  300. pitch = stride_bytes / 64;
  301. stride_pixels = stride_bytes / 4;
  302. num_loops = DIV_ROUND_UP(num_pages, 8191);
  303. /* Ask for enough room for blit + flush + fence */
  304. ndw = 64 + (10 * num_loops);
  305. r = radeon_ring_lock(rdev, ndw);
  306. if (r) {
  307. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  308. return -EINVAL;
  309. }
  310. while (num_pages > 0) {
  311. cur_pages = num_pages;
  312. if (cur_pages > 8191) {
  313. cur_pages = 8191;
  314. }
  315. num_pages -= cur_pages;
  316. /* pages are in Y direction - height
  317. page width in X direction - width */
  318. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  319. radeon_ring_write(rdev,
  320. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  321. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  322. RADEON_GMC_SRC_CLIPPING |
  323. RADEON_GMC_DST_CLIPPING |
  324. RADEON_GMC_BRUSH_NONE |
  325. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  326. RADEON_GMC_SRC_DATATYPE_COLOR |
  327. RADEON_ROP3_S |
  328. RADEON_DP_SRC_SOURCE_MEMORY |
  329. RADEON_GMC_CLR_CMP_CNTL_DIS |
  330. RADEON_GMC_WR_MSK_DIS);
  331. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  332. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  333. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  334. radeon_ring_write(rdev, 0);
  335. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  336. radeon_ring_write(rdev, num_pages);
  337. radeon_ring_write(rdev, num_pages);
  338. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  339. }
  340. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  341. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  342. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  343. radeon_ring_write(rdev,
  344. RADEON_WAIT_2D_IDLECLEAN |
  345. RADEON_WAIT_HOST_IDLECLEAN |
  346. RADEON_WAIT_DMA_GUI_IDLE);
  347. if (fence) {
  348. r = radeon_fence_emit(rdev, fence);
  349. }
  350. radeon_ring_unlock_commit(rdev);
  351. return r;
  352. }
  353. /*
  354. * CP
  355. */
  356. void r100_ring_start(struct radeon_device *rdev)
  357. {
  358. int r;
  359. r = radeon_ring_lock(rdev, 2);
  360. if (r) {
  361. return;
  362. }
  363. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  364. radeon_ring_write(rdev,
  365. RADEON_ISYNC_ANY2D_IDLE3D |
  366. RADEON_ISYNC_ANY3D_IDLE2D |
  367. RADEON_ISYNC_WAIT_IDLEGUI |
  368. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  369. radeon_ring_unlock_commit(rdev);
  370. }
  371. static void r100_cp_load_microcode(struct radeon_device *rdev)
  372. {
  373. int i;
  374. if (r100_gui_wait_for_idle(rdev)) {
  375. printk(KERN_WARNING "Failed to wait GUI idle while "
  376. "programming pipes. Bad things might happen.\n");
  377. }
  378. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  379. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  380. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  381. (rdev->family == CHIP_RS200)) {
  382. DRM_INFO("Loading R100 Microcode\n");
  383. for (i = 0; i < 256; i++) {
  384. WREG32(RADEON_CP_ME_RAM_DATAH, R100_cp_microcode[i][1]);
  385. WREG32(RADEON_CP_ME_RAM_DATAL, R100_cp_microcode[i][0]);
  386. }
  387. } else if ((rdev->family == CHIP_R200) ||
  388. (rdev->family == CHIP_RV250) ||
  389. (rdev->family == CHIP_RV280) ||
  390. (rdev->family == CHIP_RS300)) {
  391. DRM_INFO("Loading R200 Microcode\n");
  392. for (i = 0; i < 256; i++) {
  393. WREG32(RADEON_CP_ME_RAM_DATAH, R200_cp_microcode[i][1]);
  394. WREG32(RADEON_CP_ME_RAM_DATAL, R200_cp_microcode[i][0]);
  395. }
  396. } else if ((rdev->family == CHIP_R300) ||
  397. (rdev->family == CHIP_R350) ||
  398. (rdev->family == CHIP_RV350) ||
  399. (rdev->family == CHIP_RV380) ||
  400. (rdev->family == CHIP_RS400) ||
  401. (rdev->family == CHIP_RS480)) {
  402. DRM_INFO("Loading R300 Microcode\n");
  403. for (i = 0; i < 256; i++) {
  404. WREG32(RADEON_CP_ME_RAM_DATAH, R300_cp_microcode[i][1]);
  405. WREG32(RADEON_CP_ME_RAM_DATAL, R300_cp_microcode[i][0]);
  406. }
  407. } else if ((rdev->family == CHIP_R420) ||
  408. (rdev->family == CHIP_R423) ||
  409. (rdev->family == CHIP_RV410)) {
  410. DRM_INFO("Loading R400 Microcode\n");
  411. for (i = 0; i < 256; i++) {
  412. WREG32(RADEON_CP_ME_RAM_DATAH, R420_cp_microcode[i][1]);
  413. WREG32(RADEON_CP_ME_RAM_DATAL, R420_cp_microcode[i][0]);
  414. }
  415. } else if ((rdev->family == CHIP_RS690) ||
  416. (rdev->family == CHIP_RS740)) {
  417. DRM_INFO("Loading RS690/RS740 Microcode\n");
  418. for (i = 0; i < 256; i++) {
  419. WREG32(RADEON_CP_ME_RAM_DATAH, RS690_cp_microcode[i][1]);
  420. WREG32(RADEON_CP_ME_RAM_DATAL, RS690_cp_microcode[i][0]);
  421. }
  422. } else if (rdev->family == CHIP_RS600) {
  423. DRM_INFO("Loading RS600 Microcode\n");
  424. for (i = 0; i < 256; i++) {
  425. WREG32(RADEON_CP_ME_RAM_DATAH, RS600_cp_microcode[i][1]);
  426. WREG32(RADEON_CP_ME_RAM_DATAL, RS600_cp_microcode[i][0]);
  427. }
  428. } else if ((rdev->family == CHIP_RV515) ||
  429. (rdev->family == CHIP_R520) ||
  430. (rdev->family == CHIP_RV530) ||
  431. (rdev->family == CHIP_R580) ||
  432. (rdev->family == CHIP_RV560) ||
  433. (rdev->family == CHIP_RV570)) {
  434. DRM_INFO("Loading R500 Microcode\n");
  435. for (i = 0; i < 256; i++) {
  436. WREG32(RADEON_CP_ME_RAM_DATAH, R520_cp_microcode[i][1]);
  437. WREG32(RADEON_CP_ME_RAM_DATAL, R520_cp_microcode[i][0]);
  438. }
  439. }
  440. }
  441. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  442. {
  443. unsigned rb_bufsz;
  444. unsigned rb_blksz;
  445. unsigned max_fetch;
  446. unsigned pre_write_timer;
  447. unsigned pre_write_limit;
  448. unsigned indirect2_start;
  449. unsigned indirect1_start;
  450. uint32_t tmp;
  451. int r;
  452. if (r100_debugfs_cp_init(rdev)) {
  453. DRM_ERROR("Failed to register debugfs file for CP !\n");
  454. }
  455. /* Reset CP */
  456. tmp = RREG32(RADEON_CP_CSQ_STAT);
  457. if ((tmp & (1 << 31))) {
  458. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  459. WREG32(RADEON_CP_CSQ_MODE, 0);
  460. WREG32(RADEON_CP_CSQ_CNTL, 0);
  461. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  462. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  463. mdelay(2);
  464. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  465. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  466. mdelay(2);
  467. tmp = RREG32(RADEON_CP_CSQ_STAT);
  468. if ((tmp & (1 << 31))) {
  469. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  470. }
  471. } else {
  472. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  473. }
  474. /* Align ring size */
  475. rb_bufsz = drm_order(ring_size / 8);
  476. ring_size = (1 << (rb_bufsz + 1)) * 4;
  477. r100_cp_load_microcode(rdev);
  478. r = radeon_ring_init(rdev, ring_size);
  479. if (r) {
  480. return r;
  481. }
  482. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  483. * the rptr copy in system ram */
  484. rb_blksz = 9;
  485. /* cp will read 128bytes at a time (4 dwords) */
  486. max_fetch = 1;
  487. rdev->cp.align_mask = 16 - 1;
  488. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  489. pre_write_timer = 64;
  490. /* Force CP_RB_WPTR write if written more than one time before the
  491. * delay expire
  492. */
  493. pre_write_limit = 0;
  494. /* Setup the cp cache like this (cache size is 96 dwords) :
  495. * RING 0 to 15
  496. * INDIRECT1 16 to 79
  497. * INDIRECT2 80 to 95
  498. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  499. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  500. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  501. * Idea being that most of the gpu cmd will be through indirect1 buffer
  502. * so it gets the bigger cache.
  503. */
  504. indirect2_start = 80;
  505. indirect1_start = 16;
  506. /* cp setup */
  507. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  508. WREG32(RADEON_CP_RB_CNTL,
  509. #ifdef __BIG_ENDIAN
  510. RADEON_BUF_SWAP_32BIT |
  511. #endif
  512. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  513. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  514. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  515. RADEON_RB_NO_UPDATE);
  516. /* Set ring address */
  517. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  518. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  519. /* Force read & write ptr to 0 */
  520. tmp = RREG32(RADEON_CP_RB_CNTL);
  521. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  522. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  523. WREG32(RADEON_CP_RB_WPTR, 0);
  524. WREG32(RADEON_CP_RB_CNTL, tmp);
  525. udelay(10);
  526. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  527. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  528. /* Set cp mode to bus mastering & enable cp*/
  529. WREG32(RADEON_CP_CSQ_MODE,
  530. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  531. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  532. WREG32(0x718, 0);
  533. WREG32(0x744, 0x00004D4D);
  534. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  535. radeon_ring_start(rdev);
  536. r = radeon_ring_test(rdev);
  537. if (r) {
  538. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  539. return r;
  540. }
  541. rdev->cp.ready = true;
  542. return 0;
  543. }
  544. void r100_cp_fini(struct radeon_device *rdev)
  545. {
  546. /* Disable ring */
  547. rdev->cp.ready = false;
  548. WREG32(RADEON_CP_CSQ_CNTL, 0);
  549. radeon_ring_fini(rdev);
  550. DRM_INFO("radeon: cp finalized\n");
  551. }
  552. void r100_cp_disable(struct radeon_device *rdev)
  553. {
  554. /* Disable ring */
  555. rdev->cp.ready = false;
  556. WREG32(RADEON_CP_CSQ_MODE, 0);
  557. WREG32(RADEON_CP_CSQ_CNTL, 0);
  558. if (r100_gui_wait_for_idle(rdev)) {
  559. printk(KERN_WARNING "Failed to wait GUI idle while "
  560. "programming pipes. Bad things might happen.\n");
  561. }
  562. }
  563. int r100_cp_reset(struct radeon_device *rdev)
  564. {
  565. uint32_t tmp;
  566. bool reinit_cp;
  567. int i;
  568. reinit_cp = rdev->cp.ready;
  569. rdev->cp.ready = false;
  570. WREG32(RADEON_CP_CSQ_MODE, 0);
  571. WREG32(RADEON_CP_CSQ_CNTL, 0);
  572. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  573. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  574. udelay(200);
  575. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  576. /* Wait to prevent race in RBBM_STATUS */
  577. mdelay(1);
  578. for (i = 0; i < rdev->usec_timeout; i++) {
  579. tmp = RREG32(RADEON_RBBM_STATUS);
  580. if (!(tmp & (1 << 16))) {
  581. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  582. tmp);
  583. if (reinit_cp) {
  584. return r100_cp_init(rdev, rdev->cp.ring_size);
  585. }
  586. return 0;
  587. }
  588. DRM_UDELAY(1);
  589. }
  590. tmp = RREG32(RADEON_RBBM_STATUS);
  591. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  592. return -1;
  593. }
  594. /*
  595. * CS functions
  596. */
  597. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  598. struct radeon_cs_packet *pkt,
  599. const unsigned *auth, unsigned n,
  600. radeon_packet0_check_t check)
  601. {
  602. unsigned reg;
  603. unsigned i, j, m;
  604. unsigned idx;
  605. int r;
  606. idx = pkt->idx + 1;
  607. reg = pkt->reg;
  608. /* Check that register fall into register range
  609. * determined by the number of entry (n) in the
  610. * safe register bitmap.
  611. */
  612. if (pkt->one_reg_wr) {
  613. if ((reg >> 7) > n) {
  614. return -EINVAL;
  615. }
  616. } else {
  617. if (((reg + (pkt->count << 2)) >> 7) > n) {
  618. return -EINVAL;
  619. }
  620. }
  621. for (i = 0; i <= pkt->count; i++, idx++) {
  622. j = (reg >> 7);
  623. m = 1 << ((reg >> 2) & 31);
  624. if (auth[j] & m) {
  625. r = check(p, pkt, idx, reg);
  626. if (r) {
  627. return r;
  628. }
  629. }
  630. if (pkt->one_reg_wr) {
  631. if (!(auth[j] & m)) {
  632. break;
  633. }
  634. } else {
  635. reg += 4;
  636. }
  637. }
  638. return 0;
  639. }
  640. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  641. struct radeon_cs_packet *pkt)
  642. {
  643. struct radeon_cs_chunk *ib_chunk;
  644. volatile uint32_t *ib;
  645. unsigned i;
  646. unsigned idx;
  647. ib = p->ib->ptr;
  648. ib_chunk = &p->chunks[p->chunk_ib_idx];
  649. idx = pkt->idx;
  650. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  651. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  652. }
  653. }
  654. /**
  655. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  656. * @parser: parser structure holding parsing context.
  657. * @pkt: where to store packet informations
  658. *
  659. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  660. * if packet is bigger than remaining ib size. or if packets is unknown.
  661. **/
  662. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  663. struct radeon_cs_packet *pkt,
  664. unsigned idx)
  665. {
  666. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  667. uint32_t header;
  668. if (idx >= ib_chunk->length_dw) {
  669. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  670. idx, ib_chunk->length_dw);
  671. return -EINVAL;
  672. }
  673. header = ib_chunk->kdata[idx];
  674. pkt->idx = idx;
  675. pkt->type = CP_PACKET_GET_TYPE(header);
  676. pkt->count = CP_PACKET_GET_COUNT(header);
  677. switch (pkt->type) {
  678. case PACKET_TYPE0:
  679. pkt->reg = CP_PACKET0_GET_REG(header);
  680. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  681. break;
  682. case PACKET_TYPE3:
  683. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  684. break;
  685. case PACKET_TYPE2:
  686. pkt->count = -1;
  687. break;
  688. default:
  689. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  690. return -EINVAL;
  691. }
  692. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  693. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  694. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  695. return -EINVAL;
  696. }
  697. return 0;
  698. }
  699. /**
  700. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  701. * @parser: parser structure holding parsing context.
  702. *
  703. * Userspace sends a special sequence for VLINE waits.
  704. * PACKET0 - VLINE_START_END + value
  705. * PACKET0 - WAIT_UNTIL +_value
  706. * RELOC (P3) - crtc_id in reloc.
  707. *
  708. * This function parses this and relocates the VLINE START END
  709. * and WAIT UNTIL packets to the correct crtc.
  710. * It also detects a switched off crtc and nulls out the
  711. * wait in that case.
  712. */
  713. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  714. {
  715. struct radeon_cs_chunk *ib_chunk;
  716. struct drm_mode_object *obj;
  717. struct drm_crtc *crtc;
  718. struct radeon_crtc *radeon_crtc;
  719. struct radeon_cs_packet p3reloc, waitreloc;
  720. int crtc_id;
  721. int r;
  722. uint32_t header, h_idx, reg;
  723. ib_chunk = &p->chunks[p->chunk_ib_idx];
  724. /* parse the wait until */
  725. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  726. if (r)
  727. return r;
  728. /* check its a wait until and only 1 count */
  729. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  730. waitreloc.count != 0) {
  731. DRM_ERROR("vline wait had illegal wait until segment\n");
  732. r = -EINVAL;
  733. return r;
  734. }
  735. if (ib_chunk->kdata[waitreloc.idx + 1] != RADEON_WAIT_CRTC_VLINE) {
  736. DRM_ERROR("vline wait had illegal wait until\n");
  737. r = -EINVAL;
  738. return r;
  739. }
  740. /* jump over the NOP */
  741. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  742. if (r)
  743. return r;
  744. h_idx = p->idx - 2;
  745. p->idx += waitreloc.count;
  746. p->idx += p3reloc.count;
  747. header = ib_chunk->kdata[h_idx];
  748. crtc_id = ib_chunk->kdata[h_idx + 5];
  749. reg = ib_chunk->kdata[h_idx] >> 2;
  750. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  751. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  752. if (!obj) {
  753. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  754. r = -EINVAL;
  755. goto out;
  756. }
  757. crtc = obj_to_crtc(obj);
  758. radeon_crtc = to_radeon_crtc(crtc);
  759. crtc_id = radeon_crtc->crtc_id;
  760. if (!crtc->enabled) {
  761. /* if the CRTC isn't enabled - we need to nop out the wait until */
  762. ib_chunk->kdata[h_idx + 2] = PACKET2(0);
  763. ib_chunk->kdata[h_idx + 3] = PACKET2(0);
  764. } else if (crtc_id == 1) {
  765. switch (reg) {
  766. case AVIVO_D1MODE_VLINE_START_END:
  767. header &= R300_CP_PACKET0_REG_MASK;
  768. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  769. break;
  770. case RADEON_CRTC_GUI_TRIG_VLINE:
  771. header &= R300_CP_PACKET0_REG_MASK;
  772. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  773. break;
  774. default:
  775. DRM_ERROR("unknown crtc reloc\n");
  776. r = -EINVAL;
  777. goto out;
  778. }
  779. ib_chunk->kdata[h_idx] = header;
  780. ib_chunk->kdata[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  781. }
  782. out:
  783. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  784. return r;
  785. }
  786. /**
  787. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  788. * @parser: parser structure holding parsing context.
  789. * @data: pointer to relocation data
  790. * @offset_start: starting offset
  791. * @offset_mask: offset mask (to align start offset on)
  792. * @reloc: reloc informations
  793. *
  794. * Check next packet is relocation packet3, do bo validation and compute
  795. * GPU offset using the provided start.
  796. **/
  797. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  798. struct radeon_cs_reloc **cs_reloc)
  799. {
  800. struct radeon_cs_chunk *ib_chunk;
  801. struct radeon_cs_chunk *relocs_chunk;
  802. struct radeon_cs_packet p3reloc;
  803. unsigned idx;
  804. int r;
  805. if (p->chunk_relocs_idx == -1) {
  806. DRM_ERROR("No relocation chunk !\n");
  807. return -EINVAL;
  808. }
  809. *cs_reloc = NULL;
  810. ib_chunk = &p->chunks[p->chunk_ib_idx];
  811. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  812. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  813. if (r) {
  814. return r;
  815. }
  816. p->idx += p3reloc.count + 2;
  817. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  818. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  819. p3reloc.idx);
  820. r100_cs_dump_packet(p, &p3reloc);
  821. return -EINVAL;
  822. }
  823. idx = ib_chunk->kdata[p3reloc.idx + 1];
  824. if (idx >= relocs_chunk->length_dw) {
  825. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  826. idx, relocs_chunk->length_dw);
  827. r100_cs_dump_packet(p, &p3reloc);
  828. return -EINVAL;
  829. }
  830. /* FIXME: we assume reloc size is 4 dwords */
  831. *cs_reloc = p->relocs_ptr[(idx / 4)];
  832. return 0;
  833. }
  834. static int r100_packet0_check(struct radeon_cs_parser *p,
  835. struct radeon_cs_packet *pkt)
  836. {
  837. struct radeon_cs_chunk *ib_chunk;
  838. struct radeon_cs_reloc *reloc;
  839. volatile uint32_t *ib;
  840. uint32_t tmp;
  841. unsigned reg;
  842. unsigned i;
  843. unsigned idx;
  844. bool onereg;
  845. int r;
  846. u32 tile_flags = 0;
  847. ib = p->ib->ptr;
  848. ib_chunk = &p->chunks[p->chunk_ib_idx];
  849. idx = pkt->idx + 1;
  850. reg = pkt->reg;
  851. onereg = false;
  852. if (CP_PACKET0_GET_ONE_REG_WR(ib_chunk->kdata[pkt->idx])) {
  853. onereg = true;
  854. }
  855. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  856. switch (reg) {
  857. case RADEON_CRTC_GUI_TRIG_VLINE:
  858. r = r100_cs_packet_parse_vline(p);
  859. if (r) {
  860. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  861. idx, reg);
  862. r100_cs_dump_packet(p, pkt);
  863. return r;
  864. }
  865. break;
  866. /* FIXME: only allow PACKET3 blit? easier to check for out of
  867. * range access */
  868. case RADEON_DST_PITCH_OFFSET:
  869. case RADEON_SRC_PITCH_OFFSET:
  870. r = r100_cs_packet_next_reloc(p, &reloc);
  871. if (r) {
  872. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  873. idx, reg);
  874. r100_cs_dump_packet(p, pkt);
  875. return r;
  876. }
  877. tmp = ib_chunk->kdata[idx] & 0x003fffff;
  878. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  879. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  880. tile_flags |= RADEON_DST_TILE_MACRO;
  881. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  882. if (reg == RADEON_SRC_PITCH_OFFSET) {
  883. DRM_ERROR("Cannot src blit from microtiled surface\n");
  884. r100_cs_dump_packet(p, pkt);
  885. return -EINVAL;
  886. }
  887. tile_flags |= RADEON_DST_TILE_MICRO;
  888. }
  889. tmp |= tile_flags;
  890. ib[idx] = (ib_chunk->kdata[idx] & 0x3fc00000) | tmp;
  891. break;
  892. case RADEON_RB3D_DEPTHOFFSET:
  893. case RADEON_RB3D_COLOROFFSET:
  894. case R300_RB3D_COLOROFFSET0:
  895. case R300_ZB_DEPTHOFFSET:
  896. case R200_PP_TXOFFSET_0:
  897. case R200_PP_TXOFFSET_1:
  898. case R200_PP_TXOFFSET_2:
  899. case R200_PP_TXOFFSET_3:
  900. case R200_PP_TXOFFSET_4:
  901. case R200_PP_TXOFFSET_5:
  902. case RADEON_PP_TXOFFSET_0:
  903. case RADEON_PP_TXOFFSET_1:
  904. case RADEON_PP_TXOFFSET_2:
  905. case R300_TX_OFFSET_0:
  906. case R300_TX_OFFSET_0+4:
  907. case R300_TX_OFFSET_0+8:
  908. case R300_TX_OFFSET_0+12:
  909. case R300_TX_OFFSET_0+16:
  910. case R300_TX_OFFSET_0+20:
  911. case R300_TX_OFFSET_0+24:
  912. case R300_TX_OFFSET_0+28:
  913. case R300_TX_OFFSET_0+32:
  914. case R300_TX_OFFSET_0+36:
  915. case R300_TX_OFFSET_0+40:
  916. case R300_TX_OFFSET_0+44:
  917. case R300_TX_OFFSET_0+48:
  918. case R300_TX_OFFSET_0+52:
  919. case R300_TX_OFFSET_0+56:
  920. case R300_TX_OFFSET_0+60:
  921. /* rn50 has no 3D engine so fail on any 3d setup */
  922. if (ASIC_IS_RN50(p->rdev)) {
  923. DRM_ERROR("attempt to use RN50 3D engine failed\n");
  924. return -EINVAL;
  925. }
  926. r = r100_cs_packet_next_reloc(p, &reloc);
  927. if (r) {
  928. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  929. idx, reg);
  930. r100_cs_dump_packet(p, pkt);
  931. return r;
  932. }
  933. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  934. break;
  935. case R300_RB3D_COLORPITCH0:
  936. case RADEON_RB3D_COLORPITCH:
  937. r = r100_cs_packet_next_reloc(p, &reloc);
  938. if (r) {
  939. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  940. idx, reg);
  941. r100_cs_dump_packet(p, pkt);
  942. return r;
  943. }
  944. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  945. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  946. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  947. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  948. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  949. tmp |= tile_flags;
  950. ib[idx] = tmp;
  951. break;
  952. default:
  953. /* FIXME: we don't want to allow anyothers packet */
  954. break;
  955. }
  956. if (onereg) {
  957. /* FIXME: forbid onereg write to register on relocate */
  958. break;
  959. }
  960. }
  961. return 0;
  962. }
  963. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  964. struct radeon_cs_packet *pkt,
  965. struct radeon_object *robj)
  966. {
  967. struct radeon_cs_chunk *ib_chunk;
  968. unsigned idx;
  969. ib_chunk = &p->chunks[p->chunk_ib_idx];
  970. idx = pkt->idx + 1;
  971. if ((ib_chunk->kdata[idx+2] + 1) > radeon_object_size(robj)) {
  972. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  973. "(need %u have %lu) !\n",
  974. ib_chunk->kdata[idx+2] + 1,
  975. radeon_object_size(robj));
  976. return -EINVAL;
  977. }
  978. return 0;
  979. }
  980. static int r100_packet3_check(struct radeon_cs_parser *p,
  981. struct radeon_cs_packet *pkt)
  982. {
  983. struct radeon_cs_chunk *ib_chunk;
  984. struct radeon_cs_reloc *reloc;
  985. unsigned idx;
  986. unsigned i, c;
  987. volatile uint32_t *ib;
  988. int r;
  989. ib = p->ib->ptr;
  990. ib_chunk = &p->chunks[p->chunk_ib_idx];
  991. idx = pkt->idx + 1;
  992. switch (pkt->opcode) {
  993. case PACKET3_3D_LOAD_VBPNTR:
  994. c = ib_chunk->kdata[idx++];
  995. for (i = 0; i < (c - 1); i += 2, idx += 3) {
  996. r = r100_cs_packet_next_reloc(p, &reloc);
  997. if (r) {
  998. DRM_ERROR("No reloc for packet3 %d\n",
  999. pkt->opcode);
  1000. r100_cs_dump_packet(p, pkt);
  1001. return r;
  1002. }
  1003. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1004. r = r100_cs_packet_next_reloc(p, &reloc);
  1005. if (r) {
  1006. DRM_ERROR("No reloc for packet3 %d\n",
  1007. pkt->opcode);
  1008. r100_cs_dump_packet(p, pkt);
  1009. return r;
  1010. }
  1011. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1012. }
  1013. if (c & 1) {
  1014. r = r100_cs_packet_next_reloc(p, &reloc);
  1015. if (r) {
  1016. DRM_ERROR("No reloc for packet3 %d\n",
  1017. pkt->opcode);
  1018. r100_cs_dump_packet(p, pkt);
  1019. return r;
  1020. }
  1021. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1022. }
  1023. break;
  1024. case PACKET3_INDX_BUFFER:
  1025. r = r100_cs_packet_next_reloc(p, &reloc);
  1026. if (r) {
  1027. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1028. r100_cs_dump_packet(p, pkt);
  1029. return r;
  1030. }
  1031. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1032. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1033. if (r) {
  1034. return r;
  1035. }
  1036. break;
  1037. case 0x23:
  1038. /* FIXME: cleanup */
  1039. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1040. r = r100_cs_packet_next_reloc(p, &reloc);
  1041. if (r) {
  1042. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1043. r100_cs_dump_packet(p, pkt);
  1044. return r;
  1045. }
  1046. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1047. break;
  1048. case PACKET3_3D_DRAW_IMMD:
  1049. /* triggers drawing using in-packet vertex data */
  1050. case PACKET3_3D_DRAW_IMMD_2:
  1051. /* triggers drawing using in-packet vertex data */
  1052. case PACKET3_3D_DRAW_VBUF_2:
  1053. /* triggers drawing of vertex buffers setup elsewhere */
  1054. case PACKET3_3D_DRAW_INDX_2:
  1055. /* triggers drawing using indices to vertex buffer */
  1056. case PACKET3_3D_DRAW_VBUF:
  1057. /* triggers drawing of vertex buffers setup elsewhere */
  1058. case PACKET3_3D_DRAW_INDX:
  1059. /* triggers drawing using indices to vertex buffer */
  1060. case PACKET3_NOP:
  1061. break;
  1062. default:
  1063. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1064. return -EINVAL;
  1065. }
  1066. return 0;
  1067. }
  1068. int r100_cs_parse(struct radeon_cs_parser *p)
  1069. {
  1070. struct radeon_cs_packet pkt;
  1071. int r;
  1072. do {
  1073. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1074. if (r) {
  1075. return r;
  1076. }
  1077. p->idx += pkt.count + 2;
  1078. switch (pkt.type) {
  1079. case PACKET_TYPE0:
  1080. r = r100_packet0_check(p, &pkt);
  1081. break;
  1082. case PACKET_TYPE2:
  1083. break;
  1084. case PACKET_TYPE3:
  1085. r = r100_packet3_check(p, &pkt);
  1086. break;
  1087. default:
  1088. DRM_ERROR("Unknown packet type %d !\n",
  1089. pkt.type);
  1090. return -EINVAL;
  1091. }
  1092. if (r) {
  1093. return r;
  1094. }
  1095. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1096. return 0;
  1097. }
  1098. /*
  1099. * Global GPU functions
  1100. */
  1101. void r100_errata(struct radeon_device *rdev)
  1102. {
  1103. rdev->pll_errata = 0;
  1104. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1105. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1106. }
  1107. if (rdev->family == CHIP_RV100 ||
  1108. rdev->family == CHIP_RS100 ||
  1109. rdev->family == CHIP_RS200) {
  1110. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1111. }
  1112. }
  1113. /* Wait for vertical sync on primary CRTC */
  1114. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1115. {
  1116. uint32_t crtc_gen_cntl, tmp;
  1117. int i;
  1118. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1119. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1120. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1121. return;
  1122. }
  1123. /* Clear the CRTC_VBLANK_SAVE bit */
  1124. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1125. for (i = 0; i < rdev->usec_timeout; i++) {
  1126. tmp = RREG32(RADEON_CRTC_STATUS);
  1127. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1128. return;
  1129. }
  1130. DRM_UDELAY(1);
  1131. }
  1132. }
  1133. /* Wait for vertical sync on secondary CRTC */
  1134. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1135. {
  1136. uint32_t crtc2_gen_cntl, tmp;
  1137. int i;
  1138. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1139. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1140. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1141. return;
  1142. /* Clear the CRTC_VBLANK_SAVE bit */
  1143. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1144. for (i = 0; i < rdev->usec_timeout; i++) {
  1145. tmp = RREG32(RADEON_CRTC2_STATUS);
  1146. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1147. return;
  1148. }
  1149. DRM_UDELAY(1);
  1150. }
  1151. }
  1152. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1153. {
  1154. unsigned i;
  1155. uint32_t tmp;
  1156. for (i = 0; i < rdev->usec_timeout; i++) {
  1157. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1158. if (tmp >= n) {
  1159. return 0;
  1160. }
  1161. DRM_UDELAY(1);
  1162. }
  1163. return -1;
  1164. }
  1165. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1166. {
  1167. unsigned i;
  1168. uint32_t tmp;
  1169. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1170. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1171. " Bad things might happen.\n");
  1172. }
  1173. for (i = 0; i < rdev->usec_timeout; i++) {
  1174. tmp = RREG32(RADEON_RBBM_STATUS);
  1175. if (!(tmp & (1 << 31))) {
  1176. return 0;
  1177. }
  1178. DRM_UDELAY(1);
  1179. }
  1180. return -1;
  1181. }
  1182. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1183. {
  1184. unsigned i;
  1185. uint32_t tmp;
  1186. for (i = 0; i < rdev->usec_timeout; i++) {
  1187. /* read MC_STATUS */
  1188. tmp = RREG32(0x0150);
  1189. if (tmp & (1 << 2)) {
  1190. return 0;
  1191. }
  1192. DRM_UDELAY(1);
  1193. }
  1194. return -1;
  1195. }
  1196. void r100_gpu_init(struct radeon_device *rdev)
  1197. {
  1198. /* TODO: anythings to do here ? pipes ? */
  1199. r100_hdp_reset(rdev);
  1200. }
  1201. void r100_hdp_reset(struct radeon_device *rdev)
  1202. {
  1203. uint32_t tmp;
  1204. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1205. tmp |= (7 << 28);
  1206. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1207. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1208. udelay(200);
  1209. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1210. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1211. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1212. }
  1213. int r100_rb2d_reset(struct radeon_device *rdev)
  1214. {
  1215. uint32_t tmp;
  1216. int i;
  1217. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1218. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1219. udelay(200);
  1220. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1221. /* Wait to prevent race in RBBM_STATUS */
  1222. mdelay(1);
  1223. for (i = 0; i < rdev->usec_timeout; i++) {
  1224. tmp = RREG32(RADEON_RBBM_STATUS);
  1225. if (!(tmp & (1 << 26))) {
  1226. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1227. tmp);
  1228. return 0;
  1229. }
  1230. DRM_UDELAY(1);
  1231. }
  1232. tmp = RREG32(RADEON_RBBM_STATUS);
  1233. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1234. return -1;
  1235. }
  1236. int r100_gpu_reset(struct radeon_device *rdev)
  1237. {
  1238. uint32_t status;
  1239. /* reset order likely matter */
  1240. status = RREG32(RADEON_RBBM_STATUS);
  1241. /* reset HDP */
  1242. r100_hdp_reset(rdev);
  1243. /* reset rb2d */
  1244. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1245. r100_rb2d_reset(rdev);
  1246. }
  1247. /* TODO: reset 3D engine */
  1248. /* reset CP */
  1249. status = RREG32(RADEON_RBBM_STATUS);
  1250. if (status & (1 << 16)) {
  1251. r100_cp_reset(rdev);
  1252. }
  1253. /* Check if GPU is idle */
  1254. status = RREG32(RADEON_RBBM_STATUS);
  1255. if (status & (1 << 31)) {
  1256. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1257. return -1;
  1258. }
  1259. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1260. return 0;
  1261. }
  1262. /*
  1263. * VRAM info
  1264. */
  1265. static void r100_vram_get_type(struct radeon_device *rdev)
  1266. {
  1267. uint32_t tmp;
  1268. rdev->mc.vram_is_ddr = false;
  1269. if (rdev->flags & RADEON_IS_IGP)
  1270. rdev->mc.vram_is_ddr = true;
  1271. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1272. rdev->mc.vram_is_ddr = true;
  1273. if ((rdev->family == CHIP_RV100) ||
  1274. (rdev->family == CHIP_RS100) ||
  1275. (rdev->family == CHIP_RS200)) {
  1276. tmp = RREG32(RADEON_MEM_CNTL);
  1277. if (tmp & RV100_HALF_MODE) {
  1278. rdev->mc.vram_width = 32;
  1279. } else {
  1280. rdev->mc.vram_width = 64;
  1281. }
  1282. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1283. rdev->mc.vram_width /= 4;
  1284. rdev->mc.vram_is_ddr = true;
  1285. }
  1286. } else if (rdev->family <= CHIP_RV280) {
  1287. tmp = RREG32(RADEON_MEM_CNTL);
  1288. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1289. rdev->mc.vram_width = 128;
  1290. } else {
  1291. rdev->mc.vram_width = 64;
  1292. }
  1293. } else {
  1294. /* newer IGPs */
  1295. rdev->mc.vram_width = 128;
  1296. }
  1297. }
  1298. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1299. {
  1300. u32 aper_size;
  1301. u8 byte;
  1302. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1303. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1304. * that is has the 2nd generation multifunction PCI interface
  1305. */
  1306. if (rdev->family == CHIP_RV280 ||
  1307. rdev->family >= CHIP_RV350) {
  1308. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1309. ~RADEON_HDP_APER_CNTL);
  1310. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1311. return aper_size * 2;
  1312. }
  1313. /* Older cards have all sorts of funny issues to deal with. First
  1314. * check if it's a multifunction card by reading the PCI config
  1315. * header type... Limit those to one aperture size
  1316. */
  1317. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1318. if (byte & 0x80) {
  1319. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1320. DRM_INFO("Limiting VRAM to one aperture\n");
  1321. return aper_size;
  1322. }
  1323. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1324. * have set it up. We don't write this as it's broken on some ASICs but
  1325. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1326. */
  1327. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1328. return aper_size * 2;
  1329. return aper_size;
  1330. }
  1331. void r100_vram_init_sizes(struct radeon_device *rdev)
  1332. {
  1333. u64 config_aper_size;
  1334. u32 accessible;
  1335. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1336. if (rdev->flags & RADEON_IS_IGP) {
  1337. uint32_t tom;
  1338. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1339. tom = RREG32(RADEON_NB_TOM);
  1340. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1341. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1342. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1343. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1344. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1345. } else {
  1346. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1347. /* Some production boards of m6 will report 0
  1348. * if it's 8 MB
  1349. */
  1350. if (rdev->mc.real_vram_size == 0) {
  1351. rdev->mc.real_vram_size = 8192 * 1024;
  1352. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1353. }
  1354. /* let driver place VRAM */
  1355. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1356. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1357. * Novell bug 204882 + along with lots of ubuntu ones */
  1358. if (config_aper_size > rdev->mc.real_vram_size)
  1359. rdev->mc.mc_vram_size = config_aper_size;
  1360. else
  1361. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1362. }
  1363. /* work out accessible VRAM */
  1364. accessible = r100_get_accessible_vram(rdev);
  1365. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1366. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1367. if (accessible > rdev->mc.aper_size)
  1368. accessible = rdev->mc.aper_size;
  1369. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1370. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1371. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1372. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1373. }
  1374. void r100_vram_info(struct radeon_device *rdev)
  1375. {
  1376. r100_vram_get_type(rdev);
  1377. r100_vram_init_sizes(rdev);
  1378. }
  1379. /*
  1380. * Indirect registers accessor
  1381. */
  1382. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1383. {
  1384. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1385. return;
  1386. }
  1387. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1388. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1389. }
  1390. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1391. {
  1392. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1393. * or the chip could hang on a subsequent access
  1394. */
  1395. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1396. udelay(5000);
  1397. }
  1398. /* This function is required to workaround a hardware bug in some (all?)
  1399. * revisions of the R300. This workaround should be called after every
  1400. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1401. * may not be correct.
  1402. */
  1403. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1404. uint32_t save, tmp;
  1405. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1406. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1407. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1408. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1409. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1410. }
  1411. }
  1412. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1413. {
  1414. uint32_t data;
  1415. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1416. r100_pll_errata_after_index(rdev);
  1417. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1418. r100_pll_errata_after_data(rdev);
  1419. return data;
  1420. }
  1421. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1422. {
  1423. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1424. r100_pll_errata_after_index(rdev);
  1425. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1426. r100_pll_errata_after_data(rdev);
  1427. }
  1428. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  1429. {
  1430. if (reg < 0x10000)
  1431. return readl(((void __iomem *)rdev->rmmio) + reg);
  1432. else {
  1433. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1434. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1435. }
  1436. }
  1437. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1438. {
  1439. if (reg < 0x10000)
  1440. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  1441. else {
  1442. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1443. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1444. }
  1445. }
  1446. int r100_init(struct radeon_device *rdev)
  1447. {
  1448. return 0;
  1449. }
  1450. /*
  1451. * Debugfs info
  1452. */
  1453. #if defined(CONFIG_DEBUG_FS)
  1454. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1455. {
  1456. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1457. struct drm_device *dev = node->minor->dev;
  1458. struct radeon_device *rdev = dev->dev_private;
  1459. uint32_t reg, value;
  1460. unsigned i;
  1461. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1462. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1463. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1464. for (i = 0; i < 64; i++) {
  1465. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1466. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1467. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1468. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1469. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1470. }
  1471. return 0;
  1472. }
  1473. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1474. {
  1475. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1476. struct drm_device *dev = node->minor->dev;
  1477. struct radeon_device *rdev = dev->dev_private;
  1478. uint32_t rdp, wdp;
  1479. unsigned count, i, j;
  1480. radeon_ring_free_size(rdev);
  1481. rdp = RREG32(RADEON_CP_RB_RPTR);
  1482. wdp = RREG32(RADEON_CP_RB_WPTR);
  1483. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1484. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1485. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1486. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1487. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1488. seq_printf(m, "%u dwords in ring\n", count);
  1489. for (j = 0; j <= count; j++) {
  1490. i = (rdp + j) & rdev->cp.ptr_mask;
  1491. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1492. }
  1493. return 0;
  1494. }
  1495. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1496. {
  1497. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1498. struct drm_device *dev = node->minor->dev;
  1499. struct radeon_device *rdev = dev->dev_private;
  1500. uint32_t csq_stat, csq2_stat, tmp;
  1501. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1502. unsigned i;
  1503. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1504. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1505. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1506. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1507. r_rptr = (csq_stat >> 0) & 0x3ff;
  1508. r_wptr = (csq_stat >> 10) & 0x3ff;
  1509. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1510. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1511. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1512. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1513. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1514. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1515. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1516. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1517. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1518. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1519. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1520. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1521. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1522. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1523. seq_printf(m, "Ring fifo:\n");
  1524. for (i = 0; i < 256; i++) {
  1525. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1526. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1527. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1528. }
  1529. seq_printf(m, "Indirect1 fifo:\n");
  1530. for (i = 256; i <= 512; i++) {
  1531. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1532. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1533. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1534. }
  1535. seq_printf(m, "Indirect2 fifo:\n");
  1536. for (i = 640; i < ib1_wptr; i++) {
  1537. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1538. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1539. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1540. }
  1541. return 0;
  1542. }
  1543. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1544. {
  1545. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1546. struct drm_device *dev = node->minor->dev;
  1547. struct radeon_device *rdev = dev->dev_private;
  1548. uint32_t tmp;
  1549. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1550. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1551. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1552. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1553. tmp = RREG32(RADEON_BUS_CNTL);
  1554. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1555. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1556. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1557. tmp = RREG32(RADEON_AGP_BASE);
  1558. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1559. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1560. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1561. tmp = RREG32(0x01D0);
  1562. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1563. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1564. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1565. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1566. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1567. tmp = RREG32(0x01E4);
  1568. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1569. return 0;
  1570. }
  1571. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1572. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1573. };
  1574. static struct drm_info_list r100_debugfs_cp_list[] = {
  1575. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1576. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1577. };
  1578. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1579. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1580. };
  1581. #endif
  1582. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1583. {
  1584. #if defined(CONFIG_DEBUG_FS)
  1585. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1586. #else
  1587. return 0;
  1588. #endif
  1589. }
  1590. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1591. {
  1592. #if defined(CONFIG_DEBUG_FS)
  1593. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1594. #else
  1595. return 0;
  1596. #endif
  1597. }
  1598. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1599. {
  1600. #if defined(CONFIG_DEBUG_FS)
  1601. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1602. #else
  1603. return 0;
  1604. #endif
  1605. }
  1606. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1607. uint32_t tiling_flags, uint32_t pitch,
  1608. uint32_t offset, uint32_t obj_size)
  1609. {
  1610. int surf_index = reg * 16;
  1611. int flags = 0;
  1612. /* r100/r200 divide by 16 */
  1613. if (rdev->family < CHIP_R300)
  1614. flags = pitch / 16;
  1615. else
  1616. flags = pitch / 8;
  1617. if (rdev->family <= CHIP_RS200) {
  1618. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1619. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1620. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  1621. if (tiling_flags & RADEON_TILING_MACRO)
  1622. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  1623. } else if (rdev->family <= CHIP_RV280) {
  1624. if (tiling_flags & (RADEON_TILING_MACRO))
  1625. flags |= R200_SURF_TILE_COLOR_MACRO;
  1626. if (tiling_flags & RADEON_TILING_MICRO)
  1627. flags |= R200_SURF_TILE_COLOR_MICRO;
  1628. } else {
  1629. if (tiling_flags & RADEON_TILING_MACRO)
  1630. flags |= R300_SURF_TILE_MACRO;
  1631. if (tiling_flags & RADEON_TILING_MICRO)
  1632. flags |= R300_SURF_TILE_MICRO;
  1633. }
  1634. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  1635. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  1636. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  1637. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  1638. return 0;
  1639. }
  1640. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  1641. {
  1642. int surf_index = reg * 16;
  1643. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  1644. }
  1645. void r100_bandwidth_update(struct radeon_device *rdev)
  1646. {
  1647. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  1648. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  1649. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  1650. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  1651. fixed20_12 memtcas_ff[8] = {
  1652. fixed_init(1),
  1653. fixed_init(2),
  1654. fixed_init(3),
  1655. fixed_init(0),
  1656. fixed_init_half(1),
  1657. fixed_init_half(2),
  1658. fixed_init(0),
  1659. };
  1660. fixed20_12 memtcas_rs480_ff[8] = {
  1661. fixed_init(0),
  1662. fixed_init(1),
  1663. fixed_init(2),
  1664. fixed_init(3),
  1665. fixed_init(0),
  1666. fixed_init_half(1),
  1667. fixed_init_half(2),
  1668. fixed_init_half(3),
  1669. };
  1670. fixed20_12 memtcas2_ff[8] = {
  1671. fixed_init(0),
  1672. fixed_init(1),
  1673. fixed_init(2),
  1674. fixed_init(3),
  1675. fixed_init(4),
  1676. fixed_init(5),
  1677. fixed_init(6),
  1678. fixed_init(7),
  1679. };
  1680. fixed20_12 memtrbs[8] = {
  1681. fixed_init(1),
  1682. fixed_init_half(1),
  1683. fixed_init(2),
  1684. fixed_init_half(2),
  1685. fixed_init(3),
  1686. fixed_init_half(3),
  1687. fixed_init(4),
  1688. fixed_init_half(4)
  1689. };
  1690. fixed20_12 memtrbs_r4xx[8] = {
  1691. fixed_init(4),
  1692. fixed_init(5),
  1693. fixed_init(6),
  1694. fixed_init(7),
  1695. fixed_init(8),
  1696. fixed_init(9),
  1697. fixed_init(10),
  1698. fixed_init(11)
  1699. };
  1700. fixed20_12 min_mem_eff;
  1701. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  1702. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  1703. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  1704. disp_drain_rate2, read_return_rate;
  1705. fixed20_12 time_disp1_drop_priority;
  1706. int c;
  1707. int cur_size = 16; /* in octawords */
  1708. int critical_point = 0, critical_point2;
  1709. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  1710. int stop_req, max_stop_req;
  1711. struct drm_display_mode *mode1 = NULL;
  1712. struct drm_display_mode *mode2 = NULL;
  1713. uint32_t pixel_bytes1 = 0;
  1714. uint32_t pixel_bytes2 = 0;
  1715. if (rdev->mode_info.crtcs[0]->base.enabled) {
  1716. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  1717. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  1718. }
  1719. if (rdev->mode_info.crtcs[1]->base.enabled) {
  1720. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  1721. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  1722. }
  1723. min_mem_eff.full = rfixed_const_8(0);
  1724. /* get modes */
  1725. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  1726. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  1727. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  1728. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  1729. /* check crtc enables */
  1730. if (mode2)
  1731. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  1732. if (mode1)
  1733. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  1734. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  1735. }
  1736. /*
  1737. * determine is there is enough bw for current mode
  1738. */
  1739. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  1740. temp_ff.full = rfixed_const(100);
  1741. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  1742. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  1743. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  1744. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  1745. temp_ff.full = rfixed_const(temp);
  1746. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  1747. pix_clk.full = 0;
  1748. pix_clk2.full = 0;
  1749. peak_disp_bw.full = 0;
  1750. if (mode1) {
  1751. temp_ff.full = rfixed_const(1000);
  1752. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  1753. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  1754. temp_ff.full = rfixed_const(pixel_bytes1);
  1755. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  1756. }
  1757. if (mode2) {
  1758. temp_ff.full = rfixed_const(1000);
  1759. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  1760. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  1761. temp_ff.full = rfixed_const(pixel_bytes2);
  1762. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  1763. }
  1764. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  1765. if (peak_disp_bw.full >= mem_bw.full) {
  1766. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  1767. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  1768. }
  1769. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  1770. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  1771. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  1772. mem_trcd = ((temp >> 2) & 0x3) + 1;
  1773. mem_trp = ((temp & 0x3)) + 1;
  1774. mem_tras = ((temp & 0x70) >> 4) + 1;
  1775. } else if (rdev->family == CHIP_R300 ||
  1776. rdev->family == CHIP_R350) { /* r300, r350 */
  1777. mem_trcd = (temp & 0x7) + 1;
  1778. mem_trp = ((temp >> 8) & 0x7) + 1;
  1779. mem_tras = ((temp >> 11) & 0xf) + 4;
  1780. } else if (rdev->family == CHIP_RV350 ||
  1781. rdev->family <= CHIP_RV380) {
  1782. /* rv3x0 */
  1783. mem_trcd = (temp & 0x7) + 3;
  1784. mem_trp = ((temp >> 8) & 0x7) + 3;
  1785. mem_tras = ((temp >> 11) & 0xf) + 6;
  1786. } else if (rdev->family == CHIP_R420 ||
  1787. rdev->family == CHIP_R423 ||
  1788. rdev->family == CHIP_RV410) {
  1789. /* r4xx */
  1790. mem_trcd = (temp & 0xf) + 3;
  1791. if (mem_trcd > 15)
  1792. mem_trcd = 15;
  1793. mem_trp = ((temp >> 8) & 0xf) + 3;
  1794. if (mem_trp > 15)
  1795. mem_trp = 15;
  1796. mem_tras = ((temp >> 12) & 0x1f) + 6;
  1797. if (mem_tras > 31)
  1798. mem_tras = 31;
  1799. } else { /* RV200, R200 */
  1800. mem_trcd = (temp & 0x7) + 1;
  1801. mem_trp = ((temp >> 8) & 0x7) + 1;
  1802. mem_tras = ((temp >> 12) & 0xf) + 4;
  1803. }
  1804. /* convert to FF */
  1805. trcd_ff.full = rfixed_const(mem_trcd);
  1806. trp_ff.full = rfixed_const(mem_trp);
  1807. tras_ff.full = rfixed_const(mem_tras);
  1808. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  1809. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  1810. data = (temp & (7 << 20)) >> 20;
  1811. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  1812. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  1813. tcas_ff = memtcas_rs480_ff[data];
  1814. else
  1815. tcas_ff = memtcas_ff[data];
  1816. } else
  1817. tcas_ff = memtcas2_ff[data];
  1818. if (rdev->family == CHIP_RS400 ||
  1819. rdev->family == CHIP_RS480) {
  1820. /* extra cas latency stored in bits 23-25 0-4 clocks */
  1821. data = (temp >> 23) & 0x7;
  1822. if (data < 5)
  1823. tcas_ff.full += rfixed_const(data);
  1824. }
  1825. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  1826. /* on the R300, Tcas is included in Trbs.
  1827. */
  1828. temp = RREG32(RADEON_MEM_CNTL);
  1829. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  1830. if (data == 1) {
  1831. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  1832. temp = RREG32(R300_MC_IND_INDEX);
  1833. temp &= ~R300_MC_IND_ADDR_MASK;
  1834. temp |= R300_MC_READ_CNTL_CD_mcind;
  1835. WREG32(R300_MC_IND_INDEX, temp);
  1836. temp = RREG32(R300_MC_IND_DATA);
  1837. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  1838. } else {
  1839. temp = RREG32(R300_MC_READ_CNTL_AB);
  1840. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  1841. }
  1842. } else {
  1843. temp = RREG32(R300_MC_READ_CNTL_AB);
  1844. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  1845. }
  1846. if (rdev->family == CHIP_RV410 ||
  1847. rdev->family == CHIP_R420 ||
  1848. rdev->family == CHIP_R423)
  1849. trbs_ff = memtrbs_r4xx[data];
  1850. else
  1851. trbs_ff = memtrbs[data];
  1852. tcas_ff.full += trbs_ff.full;
  1853. }
  1854. sclk_eff_ff.full = sclk_ff.full;
  1855. if (rdev->flags & RADEON_IS_AGP) {
  1856. fixed20_12 agpmode_ff;
  1857. agpmode_ff.full = rfixed_const(radeon_agpmode);
  1858. temp_ff.full = rfixed_const_666(16);
  1859. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  1860. }
  1861. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  1862. if (ASIC_IS_R300(rdev)) {
  1863. sclk_delay_ff.full = rfixed_const(250);
  1864. } else {
  1865. if ((rdev->family == CHIP_RV100) ||
  1866. rdev->flags & RADEON_IS_IGP) {
  1867. if (rdev->mc.vram_is_ddr)
  1868. sclk_delay_ff.full = rfixed_const(41);
  1869. else
  1870. sclk_delay_ff.full = rfixed_const(33);
  1871. } else {
  1872. if (rdev->mc.vram_width == 128)
  1873. sclk_delay_ff.full = rfixed_const(57);
  1874. else
  1875. sclk_delay_ff.full = rfixed_const(41);
  1876. }
  1877. }
  1878. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  1879. if (rdev->mc.vram_is_ddr) {
  1880. if (rdev->mc.vram_width == 32) {
  1881. k1.full = rfixed_const(40);
  1882. c = 3;
  1883. } else {
  1884. k1.full = rfixed_const(20);
  1885. c = 1;
  1886. }
  1887. } else {
  1888. k1.full = rfixed_const(40);
  1889. c = 3;
  1890. }
  1891. temp_ff.full = rfixed_const(2);
  1892. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  1893. temp_ff.full = rfixed_const(c);
  1894. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  1895. temp_ff.full = rfixed_const(4);
  1896. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  1897. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  1898. mc_latency_mclk.full += k1.full;
  1899. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  1900. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  1901. /*
  1902. HW cursor time assuming worst case of full size colour cursor.
  1903. */
  1904. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  1905. temp_ff.full += trcd_ff.full;
  1906. if (temp_ff.full < tras_ff.full)
  1907. temp_ff.full = tras_ff.full;
  1908. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  1909. temp_ff.full = rfixed_const(cur_size);
  1910. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  1911. /*
  1912. Find the total latency for the display data.
  1913. */
  1914. disp_latency_overhead.full = rfixed_const(80);
  1915. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  1916. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  1917. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  1918. if (mc_latency_mclk.full > mc_latency_sclk.full)
  1919. disp_latency.full = mc_latency_mclk.full;
  1920. else
  1921. disp_latency.full = mc_latency_sclk.full;
  1922. /* setup Max GRPH_STOP_REQ default value */
  1923. if (ASIC_IS_RV100(rdev))
  1924. max_stop_req = 0x5c;
  1925. else
  1926. max_stop_req = 0x7c;
  1927. if (mode1) {
  1928. /* CRTC1
  1929. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  1930. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  1931. */
  1932. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  1933. if (stop_req > max_stop_req)
  1934. stop_req = max_stop_req;
  1935. /*
  1936. Find the drain rate of the display buffer.
  1937. */
  1938. temp_ff.full = rfixed_const((16/pixel_bytes1));
  1939. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  1940. /*
  1941. Find the critical point of the display buffer.
  1942. */
  1943. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  1944. crit_point_ff.full += rfixed_const_half(0);
  1945. critical_point = rfixed_trunc(crit_point_ff);
  1946. if (rdev->disp_priority == 2) {
  1947. critical_point = 0;
  1948. }
  1949. /*
  1950. The critical point should never be above max_stop_req-4. Setting
  1951. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  1952. */
  1953. if (max_stop_req - critical_point < 4)
  1954. critical_point = 0;
  1955. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  1956. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  1957. critical_point = 0x10;
  1958. }
  1959. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  1960. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  1961. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  1962. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  1963. if ((rdev->family == CHIP_R350) &&
  1964. (stop_req > 0x15)) {
  1965. stop_req -= 0x10;
  1966. }
  1967. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  1968. temp |= RADEON_GRPH_BUFFER_SIZE;
  1969. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  1970. RADEON_GRPH_CRITICAL_AT_SOF |
  1971. RADEON_GRPH_STOP_CNTL);
  1972. /*
  1973. Write the result into the register.
  1974. */
  1975. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  1976. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  1977. #if 0
  1978. if ((rdev->family == CHIP_RS400) ||
  1979. (rdev->family == CHIP_RS480)) {
  1980. /* attempt to program RS400 disp regs correctly ??? */
  1981. temp = RREG32(RS400_DISP1_REG_CNTL);
  1982. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  1983. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  1984. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  1985. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  1986. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  1987. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  1988. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  1989. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  1990. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  1991. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  1992. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  1993. }
  1994. #endif
  1995. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  1996. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  1997. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  1998. }
  1999. if (mode2) {
  2000. u32 grph2_cntl;
  2001. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2002. if (stop_req > max_stop_req)
  2003. stop_req = max_stop_req;
  2004. /*
  2005. Find the drain rate of the display buffer.
  2006. */
  2007. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2008. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2009. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2010. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2011. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2012. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2013. if ((rdev->family == CHIP_R350) &&
  2014. (stop_req > 0x15)) {
  2015. stop_req -= 0x10;
  2016. }
  2017. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2018. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2019. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2020. RADEON_GRPH_CRITICAL_AT_SOF |
  2021. RADEON_GRPH_STOP_CNTL);
  2022. if ((rdev->family == CHIP_RS100) ||
  2023. (rdev->family == CHIP_RS200))
  2024. critical_point2 = 0;
  2025. else {
  2026. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2027. temp_ff.full = rfixed_const(temp);
  2028. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2029. if (sclk_ff.full < temp_ff.full)
  2030. temp_ff.full = sclk_ff.full;
  2031. read_return_rate.full = temp_ff.full;
  2032. if (mode1) {
  2033. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2034. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2035. } else {
  2036. time_disp1_drop_priority.full = 0;
  2037. }
  2038. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2039. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2040. crit_point_ff.full += rfixed_const_half(0);
  2041. critical_point2 = rfixed_trunc(crit_point_ff);
  2042. if (rdev->disp_priority == 2) {
  2043. critical_point2 = 0;
  2044. }
  2045. if (max_stop_req - critical_point2 < 4)
  2046. critical_point2 = 0;
  2047. }
  2048. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2049. /* some R300 cards have problem with this set to 0 */
  2050. critical_point2 = 0x10;
  2051. }
  2052. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2053. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2054. if ((rdev->family == CHIP_RS400) ||
  2055. (rdev->family == CHIP_RS480)) {
  2056. #if 0
  2057. /* attempt to program RS400 disp2 regs correctly ??? */
  2058. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2059. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2060. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2061. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2062. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2063. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2064. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2065. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2066. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2067. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2068. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2069. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2070. #endif
  2071. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2072. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2073. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2074. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2075. }
  2076. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2077. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2078. }
  2079. }