da8xx-fb.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static struct resource *lcdc_regs;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static inline unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static inline void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. struct device *dev;
  137. resource_size_t p_palette_base;
  138. unsigned char *v_palette_base;
  139. dma_addr_t vram_phys;
  140. unsigned long vram_size;
  141. void *vram_virt;
  142. unsigned int dma_start;
  143. unsigned int dma_end;
  144. struct clk *lcdc_clk;
  145. int irq;
  146. unsigned int palette_sz;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. #endif
  160. unsigned int lcd_fck_rate;
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = KHZ2PICOS(4607),
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT |
  191. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  192. },
  193. /* Sharp LK043T1DG01 */
  194. [1] = {
  195. .name = "Sharp_LK043T1DG01",
  196. .xres = 480,
  197. .yres = 272,
  198. .pixclock = KHZ2PICOS(7833),
  199. .left_margin = 2,
  200. .right_margin = 2,
  201. .upper_margin = 2,
  202. .lower_margin = 2,
  203. .hsync_len = 41,
  204. .vsync_len = 10,
  205. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  206. .flag = 0,
  207. },
  208. [2] = {
  209. /* Hitachi SP10Q010 */
  210. .name = "SP10Q010",
  211. .xres = 320,
  212. .yres = 240,
  213. .pixclock = KHZ2PICOS(7833),
  214. .left_margin = 10,
  215. .right_margin = 10,
  216. .upper_margin = 10,
  217. .lower_margin = 10,
  218. .hsync_len = 10,
  219. .vsync_len = 10,
  220. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  221. .flag = 0,
  222. },
  223. };
  224. static inline bool da8xx_fb_is_raster_enabled(void)
  225. {
  226. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  227. }
  228. /* Enable the Raster Engine of the LCD Controller */
  229. static inline void lcd_enable_raster(void)
  230. {
  231. u32 reg;
  232. /* Put LCDC in reset for several cycles */
  233. if (lcd_revision == LCD_VERSION_2)
  234. /* Write 1 to reset LCDC */
  235. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  236. mdelay(1);
  237. /* Bring LCDC out of reset */
  238. if (lcd_revision == LCD_VERSION_2)
  239. lcdc_write(0, LCD_CLK_RESET_REG);
  240. mdelay(1);
  241. /* Above reset sequence doesnot reset register context */
  242. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  243. if (!(reg & LCD_RASTER_ENABLE))
  244. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  245. }
  246. /* Disable the Raster Engine of the LCD Controller */
  247. static inline void lcd_disable_raster(enum da8xx_frame_complete
  248. wait_for_frame_done)
  249. {
  250. u32 reg;
  251. int ret;
  252. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  253. if (reg & LCD_RASTER_ENABLE)
  254. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  255. else
  256. /* return if already disabled */
  257. return;
  258. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  259. (lcd_revision == LCD_VERSION_2)) {
  260. frame_done_flag = 0;
  261. ret = wait_event_interruptible_timeout(frame_done_wq,
  262. frame_done_flag != 0,
  263. msecs_to_jiffies(50));
  264. if (ret == 0)
  265. pr_err("LCD Controller timed out\n");
  266. }
  267. }
  268. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  269. {
  270. u32 start;
  271. u32 end;
  272. u32 reg_ras;
  273. u32 reg_dma;
  274. u32 reg_int;
  275. /* init reg to clear PLM (loading mode) fields */
  276. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  277. reg_ras &= ~(3 << 20);
  278. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  279. if (load_mode == LOAD_DATA) {
  280. start = par->dma_start;
  281. end = par->dma_end;
  282. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  283. if (lcd_revision == LCD_VERSION_1) {
  284. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  285. } else {
  286. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  287. LCD_V2_END_OF_FRAME0_INT_ENA |
  288. LCD_V2_END_OF_FRAME1_INT_ENA |
  289. LCD_FRAME_DONE;
  290. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  291. }
  292. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  293. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  294. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  295. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  296. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  297. } else if (load_mode == LOAD_PALETTE) {
  298. start = par->p_palette_base;
  299. end = start + par->palette_sz - 1;
  300. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  301. if (lcd_revision == LCD_VERSION_1) {
  302. reg_ras |= LCD_V1_PL_INT_ENA;
  303. } else {
  304. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  305. LCD_V2_PL_INT_ENA;
  306. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  307. }
  308. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  309. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  310. }
  311. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  312. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  313. /*
  314. * The Raster enable bit must be set after all other control fields are
  315. * set.
  316. */
  317. lcd_enable_raster();
  318. }
  319. /* Configure the Burst Size and fifo threhold of DMA */
  320. static int lcd_cfg_dma(int burst_size, int fifo_th)
  321. {
  322. u32 reg;
  323. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  324. switch (burst_size) {
  325. case 1:
  326. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  327. break;
  328. case 2:
  329. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  330. break;
  331. case 4:
  332. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  333. break;
  334. case 8:
  335. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  336. break;
  337. case 16:
  338. default:
  339. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  340. break;
  341. }
  342. reg |= (fifo_th << 8);
  343. lcdc_write(reg, LCD_DMA_CTRL_REG);
  344. return 0;
  345. }
  346. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  347. {
  348. u32 reg;
  349. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  350. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  351. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  352. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  353. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  354. }
  355. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  356. int front_porch)
  357. {
  358. u32 reg;
  359. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  360. reg |= ((back_porch & 0xff) << 24)
  361. | ((front_porch & 0xff) << 16)
  362. | ((pulse_width & 0x3f) << 10);
  363. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  364. }
  365. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  366. int front_porch)
  367. {
  368. u32 reg;
  369. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  370. reg |= ((back_porch & 0xff) << 24)
  371. | ((front_porch & 0xff) << 16)
  372. | ((pulse_width & 0x3f) << 10);
  373. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  374. }
  375. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  376. struct fb_videomode *panel)
  377. {
  378. u32 reg;
  379. u32 reg_int;
  380. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  381. LCD_MONO_8BIT_MODE |
  382. LCD_MONOCHROME_MODE);
  383. switch (cfg->panel_shade) {
  384. case MONOCHROME:
  385. reg |= LCD_MONOCHROME_MODE;
  386. if (cfg->mono_8bit_mode)
  387. reg |= LCD_MONO_8BIT_MODE;
  388. break;
  389. case COLOR_ACTIVE:
  390. reg |= LCD_TFT_MODE;
  391. if (cfg->tft_alt_mode)
  392. reg |= LCD_TFT_ALT_ENABLE;
  393. break;
  394. case COLOR_PASSIVE:
  395. /* AC bias applicable only for Pasive panels */
  396. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  397. if (cfg->bpp == 12 && cfg->stn_565_mode)
  398. reg |= LCD_STN_565_ENABLE;
  399. break;
  400. default:
  401. return -EINVAL;
  402. }
  403. /* enable additional interrupts here */
  404. if (lcd_revision == LCD_VERSION_1) {
  405. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  406. } else {
  407. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  408. LCD_V2_UNDERFLOW_INT_ENA;
  409. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  410. }
  411. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  412. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  413. reg |= LCD_SYNC_CTRL;
  414. if (cfg->sync_edge)
  415. reg |= LCD_SYNC_EDGE;
  416. else
  417. reg &= ~LCD_SYNC_EDGE;
  418. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  419. reg |= LCD_INVERT_LINE_CLOCK;
  420. else
  421. reg &= ~LCD_INVERT_LINE_CLOCK;
  422. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  423. reg |= LCD_INVERT_FRAME_CLOCK;
  424. else
  425. reg &= ~LCD_INVERT_FRAME_CLOCK;
  426. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  427. return 0;
  428. }
  429. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  430. u32 bpp, u32 raster_order)
  431. {
  432. u32 reg;
  433. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  434. return -EINVAL;
  435. /* Set the Panel Width */
  436. /* Pixels per line = (PPL + 1)*16 */
  437. if (lcd_revision == LCD_VERSION_1) {
  438. /*
  439. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  440. * pixels.
  441. */
  442. width &= 0x3f0;
  443. } else {
  444. /*
  445. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  446. * pixels.
  447. */
  448. width &= 0x7f0;
  449. }
  450. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  451. reg &= 0xfffffc00;
  452. if (lcd_revision == LCD_VERSION_1) {
  453. reg |= ((width >> 4) - 1) << 4;
  454. } else {
  455. width = (width >> 4) - 1;
  456. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  457. }
  458. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  459. /* Set the Panel Height */
  460. /* Set bits 9:0 of Lines Per Pixel */
  461. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  462. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  463. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  464. /* Set bit 10 of Lines Per Pixel */
  465. if (lcd_revision == LCD_VERSION_2) {
  466. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  467. reg |= ((height - 1) & 0x400) << 16;
  468. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  469. }
  470. /* Set the Raster Order of the Frame Buffer */
  471. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  472. if (raster_order)
  473. reg |= LCD_RASTER_ORDER;
  474. par->palette_sz = 16 * 2;
  475. switch (bpp) {
  476. case 1:
  477. case 2:
  478. case 4:
  479. case 16:
  480. break;
  481. case 24:
  482. reg |= LCD_V2_TFT_24BPP_MODE;
  483. break;
  484. case 32:
  485. reg |= LCD_V2_TFT_24BPP_MODE;
  486. reg |= LCD_V2_TFT_24BPP_UNPACK;
  487. break;
  488. case 8:
  489. par->palette_sz = 256 * 2;
  490. break;
  491. default:
  492. return -EINVAL;
  493. }
  494. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  495. return 0;
  496. }
  497. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  498. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  499. unsigned blue, unsigned transp,
  500. struct fb_info *info)
  501. {
  502. struct da8xx_fb_par *par = info->par;
  503. unsigned short *palette = (unsigned short *) par->v_palette_base;
  504. u_short pal;
  505. int update_hw = 0;
  506. if (regno > 255)
  507. return 1;
  508. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  509. return 1;
  510. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  511. return -EINVAL;
  512. switch (info->fix.visual) {
  513. case FB_VISUAL_TRUECOLOR:
  514. red = CNVT_TOHW(red, info->var.red.length);
  515. green = CNVT_TOHW(green, info->var.green.length);
  516. blue = CNVT_TOHW(blue, info->var.blue.length);
  517. break;
  518. case FB_VISUAL_PSEUDOCOLOR:
  519. switch (info->var.bits_per_pixel) {
  520. case 4:
  521. if (regno > 15)
  522. return -EINVAL;
  523. if (info->var.grayscale) {
  524. pal = regno;
  525. } else {
  526. red >>= 4;
  527. green >>= 8;
  528. blue >>= 12;
  529. pal = red & 0x0f00;
  530. pal |= green & 0x00f0;
  531. pal |= blue & 0x000f;
  532. }
  533. if (regno == 0)
  534. pal |= 0x2000;
  535. palette[regno] = pal;
  536. break;
  537. case 8:
  538. red >>= 4;
  539. green >>= 8;
  540. blue >>= 12;
  541. pal = (red & 0x0f00);
  542. pal |= (green & 0x00f0);
  543. pal |= (blue & 0x000f);
  544. if (palette[regno] != pal) {
  545. update_hw = 1;
  546. palette[regno] = pal;
  547. }
  548. break;
  549. }
  550. break;
  551. }
  552. /* Truecolor has hardware independent palette */
  553. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  554. u32 v;
  555. if (regno > 15)
  556. return -EINVAL;
  557. v = (red << info->var.red.offset) |
  558. (green << info->var.green.offset) |
  559. (blue << info->var.blue.offset);
  560. switch (info->var.bits_per_pixel) {
  561. case 16:
  562. ((u16 *) (info->pseudo_palette))[regno] = v;
  563. break;
  564. case 24:
  565. case 32:
  566. ((u32 *) (info->pseudo_palette))[regno] = v;
  567. break;
  568. }
  569. if (palette[0] != 0x4000) {
  570. update_hw = 1;
  571. palette[0] = 0x4000;
  572. }
  573. }
  574. /* Update the palette in the h/w as needed. */
  575. if (update_hw)
  576. lcd_blit(LOAD_PALETTE, par);
  577. return 0;
  578. }
  579. #undef CNVT_TOHW
  580. static void da8xx_fb_lcd_reset(void)
  581. {
  582. /* DMA has to be disabled */
  583. lcdc_write(0, LCD_DMA_CTRL_REG);
  584. lcdc_write(0, LCD_RASTER_CTRL_REG);
  585. if (lcd_revision == LCD_VERSION_2) {
  586. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  587. /* Write 1 to reset */
  588. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  589. lcdc_write(0, LCD_CLK_RESET_REG);
  590. }
  591. }
  592. static inline unsigned da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  593. unsigned pixclock)
  594. {
  595. return par->lcd_fck_rate / (PICOS2KHZ(pixclock) * 1000);
  596. }
  597. static inline unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  598. unsigned pixclock)
  599. {
  600. unsigned div;
  601. div = da8xx_fb_calc_clk_divider(par, pixclock);
  602. return KHZ2PICOS(par->lcd_fck_rate / (1000 * div));
  603. }
  604. static inline void da8xx_fb_config_clk_divider(unsigned div)
  605. {
  606. /* Configure the LCD clock divisor. */
  607. lcdc_write(LCD_CLK_DIVISOR(div) |
  608. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  609. if (lcd_revision == LCD_VERSION_2)
  610. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  611. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  612. }
  613. static inline void da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  614. struct fb_videomode *mode)
  615. {
  616. unsigned div = da8xx_fb_calc_clk_divider(par, mode->pixclock);
  617. da8xx_fb_config_clk_divider(div);
  618. }
  619. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  620. struct fb_videomode *panel)
  621. {
  622. u32 bpp;
  623. int ret = 0;
  624. da8xx_fb_calc_config_clk_divider(par, panel);
  625. if (panel->sync & FB_SYNC_CLK_INVERT)
  626. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  627. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  628. else
  629. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  630. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  631. /* Configure the DMA burst size and fifo threshold. */
  632. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  633. if (ret < 0)
  634. return ret;
  635. /* Configure the vertical and horizontal sync properties. */
  636. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  637. panel->upper_margin);
  638. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  639. panel->left_margin);
  640. /* Configure for disply */
  641. ret = lcd_cfg_display(cfg, panel);
  642. if (ret < 0)
  643. return ret;
  644. bpp = cfg->bpp;
  645. if (bpp == 12)
  646. bpp = 16;
  647. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  648. (unsigned int)panel->yres, bpp,
  649. cfg->raster_order);
  650. if (ret < 0)
  651. return ret;
  652. /* Configure FDD */
  653. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  654. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  655. return 0;
  656. }
  657. /* IRQ handler for version 2 of LCDC */
  658. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  659. {
  660. struct da8xx_fb_par *par = arg;
  661. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  662. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  663. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  664. lcdc_write(stat, LCD_MASKED_STAT_REG);
  665. lcd_enable_raster();
  666. } else if (stat & LCD_PL_LOAD_DONE) {
  667. /*
  668. * Must disable raster before changing state of any control bit.
  669. * And also must be disabled before clearing the PL loading
  670. * interrupt via the following write to the status register. If
  671. * this is done after then one gets multiple PL done interrupts.
  672. */
  673. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  674. lcdc_write(stat, LCD_MASKED_STAT_REG);
  675. /* Disable PL completion interrupt */
  676. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  677. /* Setup and start data loading mode */
  678. lcd_blit(LOAD_DATA, par);
  679. } else {
  680. lcdc_write(stat, LCD_MASKED_STAT_REG);
  681. if (stat & LCD_END_OF_FRAME0) {
  682. par->which_dma_channel_done = 0;
  683. lcdc_write(par->dma_start,
  684. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  685. lcdc_write(par->dma_end,
  686. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  687. par->vsync_flag = 1;
  688. wake_up_interruptible(&par->vsync_wait);
  689. }
  690. if (stat & LCD_END_OF_FRAME1) {
  691. par->which_dma_channel_done = 1;
  692. lcdc_write(par->dma_start,
  693. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  694. lcdc_write(par->dma_end,
  695. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  696. par->vsync_flag = 1;
  697. wake_up_interruptible(&par->vsync_wait);
  698. }
  699. /* Set only when controller is disabled and at the end of
  700. * active frame
  701. */
  702. if (stat & BIT(0)) {
  703. frame_done_flag = 1;
  704. wake_up_interruptible(&frame_done_wq);
  705. }
  706. }
  707. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  708. return IRQ_HANDLED;
  709. }
  710. /* IRQ handler for version 1 LCDC */
  711. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  712. {
  713. struct da8xx_fb_par *par = arg;
  714. u32 stat = lcdc_read(LCD_STAT_REG);
  715. u32 reg_ras;
  716. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  717. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  718. lcdc_write(stat, LCD_STAT_REG);
  719. lcd_enable_raster();
  720. } else if (stat & LCD_PL_LOAD_DONE) {
  721. /*
  722. * Must disable raster before changing state of any control bit.
  723. * And also must be disabled before clearing the PL loading
  724. * interrupt via the following write to the status register. If
  725. * this is done after then one gets multiple PL done interrupts.
  726. */
  727. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  728. lcdc_write(stat, LCD_STAT_REG);
  729. /* Disable PL completion inerrupt */
  730. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  731. reg_ras &= ~LCD_V1_PL_INT_ENA;
  732. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  733. /* Setup and start data loading mode */
  734. lcd_blit(LOAD_DATA, par);
  735. } else {
  736. lcdc_write(stat, LCD_STAT_REG);
  737. if (stat & LCD_END_OF_FRAME0) {
  738. par->which_dma_channel_done = 0;
  739. lcdc_write(par->dma_start,
  740. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  741. lcdc_write(par->dma_end,
  742. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  743. par->vsync_flag = 1;
  744. wake_up_interruptible(&par->vsync_wait);
  745. }
  746. if (stat & LCD_END_OF_FRAME1) {
  747. par->which_dma_channel_done = 1;
  748. lcdc_write(par->dma_start,
  749. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  750. lcdc_write(par->dma_end,
  751. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  752. par->vsync_flag = 1;
  753. wake_up_interruptible(&par->vsync_wait);
  754. }
  755. }
  756. return IRQ_HANDLED;
  757. }
  758. static int fb_check_var(struct fb_var_screeninfo *var,
  759. struct fb_info *info)
  760. {
  761. int err = 0;
  762. struct da8xx_fb_par *par = info->par;
  763. int bpp = var->bits_per_pixel >> 3;
  764. unsigned long line_size = var->xres_virtual * bpp;
  765. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  766. return -EINVAL;
  767. switch (var->bits_per_pixel) {
  768. case 1:
  769. case 8:
  770. var->red.offset = 0;
  771. var->red.length = 8;
  772. var->green.offset = 0;
  773. var->green.length = 8;
  774. var->blue.offset = 0;
  775. var->blue.length = 8;
  776. var->transp.offset = 0;
  777. var->transp.length = 0;
  778. var->nonstd = 0;
  779. break;
  780. case 4:
  781. var->red.offset = 0;
  782. var->red.length = 4;
  783. var->green.offset = 0;
  784. var->green.length = 4;
  785. var->blue.offset = 0;
  786. var->blue.length = 4;
  787. var->transp.offset = 0;
  788. var->transp.length = 0;
  789. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  790. break;
  791. case 16: /* RGB 565 */
  792. var->red.offset = 11;
  793. var->red.length = 5;
  794. var->green.offset = 5;
  795. var->green.length = 6;
  796. var->blue.offset = 0;
  797. var->blue.length = 5;
  798. var->transp.offset = 0;
  799. var->transp.length = 0;
  800. var->nonstd = 0;
  801. break;
  802. case 24:
  803. var->red.offset = 16;
  804. var->red.length = 8;
  805. var->green.offset = 8;
  806. var->green.length = 8;
  807. var->blue.offset = 0;
  808. var->blue.length = 8;
  809. var->nonstd = 0;
  810. break;
  811. case 32:
  812. var->transp.offset = 24;
  813. var->transp.length = 8;
  814. var->red.offset = 16;
  815. var->red.length = 8;
  816. var->green.offset = 8;
  817. var->green.length = 8;
  818. var->blue.offset = 0;
  819. var->blue.length = 8;
  820. var->nonstd = 0;
  821. break;
  822. default:
  823. err = -EINVAL;
  824. }
  825. var->red.msb_right = 0;
  826. var->green.msb_right = 0;
  827. var->blue.msb_right = 0;
  828. var->transp.msb_right = 0;
  829. if (line_size * var->yres_virtual > par->vram_size)
  830. var->yres_virtual = par->vram_size / line_size;
  831. if (var->yres > var->yres_virtual)
  832. var->yres = var->yres_virtual;
  833. if (var->xres > var->xres_virtual)
  834. var->xres = var->xres_virtual;
  835. if (var->xres + var->xoffset > var->xres_virtual)
  836. var->xoffset = var->xres_virtual - var->xres;
  837. if (var->yres + var->yoffset > var->yres_virtual)
  838. var->yoffset = var->yres_virtual - var->yres;
  839. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  840. return err;
  841. }
  842. #ifdef CONFIG_CPU_FREQ
  843. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  844. unsigned long val, void *data)
  845. {
  846. struct da8xx_fb_par *par;
  847. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  848. if (val == CPUFREQ_POSTCHANGE) {
  849. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  850. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  851. lcd_disable_raster(DA8XX_FRAME_WAIT);
  852. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  853. if (par->blank == FB_BLANK_UNBLANK)
  854. lcd_enable_raster();
  855. }
  856. }
  857. return 0;
  858. }
  859. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  860. {
  861. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  862. return cpufreq_register_notifier(&par->freq_transition,
  863. CPUFREQ_TRANSITION_NOTIFIER);
  864. }
  865. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  866. {
  867. cpufreq_unregister_notifier(&par->freq_transition,
  868. CPUFREQ_TRANSITION_NOTIFIER);
  869. }
  870. #endif
  871. static int fb_remove(struct platform_device *dev)
  872. {
  873. struct fb_info *info = dev_get_drvdata(&dev->dev);
  874. if (info) {
  875. struct da8xx_fb_par *par = info->par;
  876. #ifdef CONFIG_CPU_FREQ
  877. lcd_da8xx_cpufreq_deregister(par);
  878. #endif
  879. if (par->panel_power_ctrl)
  880. par->panel_power_ctrl(0);
  881. lcd_disable_raster(DA8XX_FRAME_WAIT);
  882. lcdc_write(0, LCD_RASTER_CTRL_REG);
  883. /* disable DMA */
  884. lcdc_write(0, LCD_DMA_CTRL_REG);
  885. unregister_framebuffer(info);
  886. fb_dealloc_cmap(&info->cmap);
  887. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  888. par->p_palette_base);
  889. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  890. par->vram_phys);
  891. free_irq(par->irq, par);
  892. pm_runtime_put_sync(&dev->dev);
  893. pm_runtime_disable(&dev->dev);
  894. framebuffer_release(info);
  895. iounmap(da8xx_fb_reg_base);
  896. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  897. }
  898. return 0;
  899. }
  900. /*
  901. * Function to wait for vertical sync which for this LCD peripheral
  902. * translates into waiting for the current raster frame to complete.
  903. */
  904. static int fb_wait_for_vsync(struct fb_info *info)
  905. {
  906. struct da8xx_fb_par *par = info->par;
  907. int ret;
  908. /*
  909. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  910. * race condition here where the ISR could have occurred just before or
  911. * just after this set. But since we are just coarsely waiting for
  912. * a frame to complete then that's OK. i.e. if the frame completed
  913. * just before this code executed then we have to wait another full
  914. * frame time but there is no way to avoid such a situation. On the
  915. * other hand if the frame completed just after then we don't need
  916. * to wait long at all. Either way we are guaranteed to return to the
  917. * user immediately after a frame completion which is all that is
  918. * required.
  919. */
  920. par->vsync_flag = 0;
  921. ret = wait_event_interruptible_timeout(par->vsync_wait,
  922. par->vsync_flag != 0,
  923. par->vsync_timeout);
  924. if (ret < 0)
  925. return ret;
  926. if (ret == 0)
  927. return -ETIMEDOUT;
  928. return 0;
  929. }
  930. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  931. unsigned long arg)
  932. {
  933. struct lcd_sync_arg sync_arg;
  934. switch (cmd) {
  935. case FBIOGET_CONTRAST:
  936. case FBIOPUT_CONTRAST:
  937. case FBIGET_BRIGHTNESS:
  938. case FBIPUT_BRIGHTNESS:
  939. case FBIGET_COLOR:
  940. case FBIPUT_COLOR:
  941. return -ENOTTY;
  942. case FBIPUT_HSYNC:
  943. if (copy_from_user(&sync_arg, (char *)arg,
  944. sizeof(struct lcd_sync_arg)))
  945. return -EFAULT;
  946. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  947. sync_arg.pulse_width,
  948. sync_arg.front_porch);
  949. break;
  950. case FBIPUT_VSYNC:
  951. if (copy_from_user(&sync_arg, (char *)arg,
  952. sizeof(struct lcd_sync_arg)))
  953. return -EFAULT;
  954. lcd_cfg_vertical_sync(sync_arg.back_porch,
  955. sync_arg.pulse_width,
  956. sync_arg.front_porch);
  957. break;
  958. case FBIO_WAITFORVSYNC:
  959. return fb_wait_for_vsync(info);
  960. default:
  961. return -EINVAL;
  962. }
  963. return 0;
  964. }
  965. static int cfb_blank(int blank, struct fb_info *info)
  966. {
  967. struct da8xx_fb_par *par = info->par;
  968. int ret = 0;
  969. if (par->blank == blank)
  970. return 0;
  971. par->blank = blank;
  972. switch (blank) {
  973. case FB_BLANK_UNBLANK:
  974. lcd_enable_raster();
  975. if (par->panel_power_ctrl)
  976. par->panel_power_ctrl(1);
  977. break;
  978. case FB_BLANK_NORMAL:
  979. case FB_BLANK_VSYNC_SUSPEND:
  980. case FB_BLANK_HSYNC_SUSPEND:
  981. case FB_BLANK_POWERDOWN:
  982. if (par->panel_power_ctrl)
  983. par->panel_power_ctrl(0);
  984. lcd_disable_raster(DA8XX_FRAME_WAIT);
  985. break;
  986. default:
  987. ret = -EINVAL;
  988. }
  989. return ret;
  990. }
  991. /*
  992. * Set new x,y offsets in the virtual display for the visible area and switch
  993. * to the new mode.
  994. */
  995. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  996. struct fb_info *fbi)
  997. {
  998. int ret = 0;
  999. struct fb_var_screeninfo new_var;
  1000. struct da8xx_fb_par *par = fbi->par;
  1001. struct fb_fix_screeninfo *fix = &fbi->fix;
  1002. unsigned int end;
  1003. unsigned int start;
  1004. unsigned long irq_flags;
  1005. if (var->xoffset != fbi->var.xoffset ||
  1006. var->yoffset != fbi->var.yoffset) {
  1007. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1008. new_var.xoffset = var->xoffset;
  1009. new_var.yoffset = var->yoffset;
  1010. if (fb_check_var(&new_var, fbi))
  1011. ret = -EINVAL;
  1012. else {
  1013. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1014. start = fix->smem_start +
  1015. new_var.yoffset * fix->line_length +
  1016. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1017. end = start + fbi->var.yres * fix->line_length - 1;
  1018. par->dma_start = start;
  1019. par->dma_end = end;
  1020. spin_lock_irqsave(&par->lock_for_chan_update,
  1021. irq_flags);
  1022. if (par->which_dma_channel_done == 0) {
  1023. lcdc_write(par->dma_start,
  1024. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1025. lcdc_write(par->dma_end,
  1026. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1027. } else if (par->which_dma_channel_done == 1) {
  1028. lcdc_write(par->dma_start,
  1029. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1030. lcdc_write(par->dma_end,
  1031. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1032. }
  1033. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1034. irq_flags);
  1035. }
  1036. }
  1037. return ret;
  1038. }
  1039. static int da8xxfb_set_par(struct fb_info *info)
  1040. {
  1041. struct da8xx_fb_par *par = info->par;
  1042. int ret;
  1043. bool raster = da8xx_fb_is_raster_enabled();
  1044. if (raster)
  1045. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1046. fb_var_to_videomode(&par->mode, &info->var);
  1047. par->cfg.bpp = info->var.bits_per_pixel;
  1048. info->fix.visual = (par->cfg.bpp <= 8) ?
  1049. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1050. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1051. ret = lcd_init(par, &par->cfg, &par->mode);
  1052. if (ret < 0) {
  1053. dev_err(par->dev, "lcd init failed\n");
  1054. return ret;
  1055. }
  1056. par->dma_start = info->fix.smem_start +
  1057. info->var.yoffset * info->fix.line_length +
  1058. info->var.xoffset * info->var.bits_per_pixel / 8;
  1059. par->dma_end = par->dma_start +
  1060. info->var.yres * info->fix.line_length - 1;
  1061. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1062. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1063. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1064. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1065. if (raster)
  1066. lcd_enable_raster();
  1067. return 0;
  1068. }
  1069. static struct fb_ops da8xx_fb_ops = {
  1070. .owner = THIS_MODULE,
  1071. .fb_check_var = fb_check_var,
  1072. .fb_set_par = da8xxfb_set_par,
  1073. .fb_setcolreg = fb_setcolreg,
  1074. .fb_pan_display = da8xx_pan_display,
  1075. .fb_ioctl = fb_ioctl,
  1076. .fb_fillrect = cfb_fillrect,
  1077. .fb_copyarea = cfb_copyarea,
  1078. .fb_imageblit = cfb_imageblit,
  1079. .fb_blank = cfb_blank,
  1080. };
  1081. static int fb_probe(struct platform_device *device)
  1082. {
  1083. struct da8xx_lcdc_platform_data *fb_pdata =
  1084. device->dev.platform_data;
  1085. struct lcd_ctrl_config *lcd_cfg;
  1086. struct fb_videomode *lcdc_info;
  1087. struct fb_info *da8xx_fb_info;
  1088. struct clk *fb_clk = NULL;
  1089. struct da8xx_fb_par *par;
  1090. resource_size_t len;
  1091. int ret, i;
  1092. unsigned long ulcm;
  1093. if (fb_pdata == NULL) {
  1094. dev_err(&device->dev, "Can not get platform data\n");
  1095. return -ENOENT;
  1096. }
  1097. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1098. if (!lcdc_regs) {
  1099. dev_err(&device->dev,
  1100. "Can not get memory resource for LCD controller\n");
  1101. return -ENOENT;
  1102. }
  1103. len = resource_size(lcdc_regs);
  1104. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1105. if (!lcdc_regs)
  1106. return -EBUSY;
  1107. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1108. if (!da8xx_fb_reg_base) {
  1109. ret = -EBUSY;
  1110. goto err_request_mem;
  1111. }
  1112. fb_clk = clk_get(&device->dev, "fck");
  1113. if (IS_ERR(fb_clk)) {
  1114. dev_err(&device->dev, "Can not get device clock\n");
  1115. ret = -ENODEV;
  1116. goto err_ioremap;
  1117. }
  1118. pm_runtime_enable(&device->dev);
  1119. pm_runtime_get_sync(&device->dev);
  1120. /* Determine LCD IP Version */
  1121. switch (lcdc_read(LCD_PID_REG)) {
  1122. case 0x4C100102:
  1123. lcd_revision = LCD_VERSION_1;
  1124. break;
  1125. case 0x4F200800:
  1126. case 0x4F201000:
  1127. lcd_revision = LCD_VERSION_2;
  1128. break;
  1129. default:
  1130. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1131. "defaulting to LCD revision 1\n",
  1132. lcdc_read(LCD_PID_REG));
  1133. lcd_revision = LCD_VERSION_1;
  1134. break;
  1135. }
  1136. for (i = 0, lcdc_info = known_lcd_panels;
  1137. i < ARRAY_SIZE(known_lcd_panels);
  1138. i++, lcdc_info++) {
  1139. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1140. break;
  1141. }
  1142. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1143. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1144. ret = -ENODEV;
  1145. goto err_pm_runtime_disable;
  1146. } else
  1147. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1148. fb_pdata->type);
  1149. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1150. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1151. &device->dev);
  1152. if (!da8xx_fb_info) {
  1153. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1154. ret = -ENOMEM;
  1155. goto err_pm_runtime_disable;
  1156. }
  1157. par = da8xx_fb_info->par;
  1158. par->dev = &device->dev;
  1159. par->lcdc_clk = fb_clk;
  1160. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1161. if (fb_pdata->panel_power_ctrl) {
  1162. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1163. par->panel_power_ctrl(1);
  1164. }
  1165. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1166. par->cfg = *lcd_cfg;
  1167. da8xx_fb_lcd_reset();
  1168. /* allocate frame buffer */
  1169. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1170. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1171. par->vram_size = roundup(par->vram_size/8, ulcm);
  1172. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1173. par->vram_virt = dma_alloc_coherent(NULL,
  1174. par->vram_size,
  1175. (resource_size_t *) &par->vram_phys,
  1176. GFP_KERNEL | GFP_DMA);
  1177. if (!par->vram_virt) {
  1178. dev_err(&device->dev,
  1179. "GLCD: kmalloc for frame buffer failed\n");
  1180. ret = -EINVAL;
  1181. goto err_release_fb;
  1182. }
  1183. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1184. da8xx_fb_fix.smem_start = par->vram_phys;
  1185. da8xx_fb_fix.smem_len = par->vram_size;
  1186. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1187. par->dma_start = par->vram_phys;
  1188. par->dma_end = par->dma_start + lcdc_info->yres *
  1189. da8xx_fb_fix.line_length - 1;
  1190. /* allocate palette buffer */
  1191. par->v_palette_base = dma_alloc_coherent(NULL,
  1192. PALETTE_SIZE,
  1193. (resource_size_t *)
  1194. &par->p_palette_base,
  1195. GFP_KERNEL | GFP_DMA);
  1196. if (!par->v_palette_base) {
  1197. dev_err(&device->dev,
  1198. "GLCD: kmalloc for palette buffer failed\n");
  1199. ret = -EINVAL;
  1200. goto err_release_fb_mem;
  1201. }
  1202. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1203. par->irq = platform_get_irq(device, 0);
  1204. if (par->irq < 0) {
  1205. ret = -ENOENT;
  1206. goto err_release_pl_mem;
  1207. }
  1208. da8xx_fb_var.grayscale =
  1209. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1210. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1211. /* Initialize fbinfo */
  1212. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1213. da8xx_fb_info->fix = da8xx_fb_fix;
  1214. da8xx_fb_info->var = da8xx_fb_var;
  1215. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1216. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1217. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1218. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1219. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1220. if (ret)
  1221. goto err_release_pl_mem;
  1222. da8xx_fb_info->cmap.len = par->palette_sz;
  1223. /* initialize var_screeninfo */
  1224. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1225. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1226. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1227. /* initialize the vsync wait queue */
  1228. init_waitqueue_head(&par->vsync_wait);
  1229. par->vsync_timeout = HZ / 5;
  1230. par->which_dma_channel_done = -1;
  1231. spin_lock_init(&par->lock_for_chan_update);
  1232. /* Register the Frame Buffer */
  1233. if (register_framebuffer(da8xx_fb_info) < 0) {
  1234. dev_err(&device->dev,
  1235. "GLCD: Frame Buffer Registration Failed!\n");
  1236. ret = -EINVAL;
  1237. goto err_dealloc_cmap;
  1238. }
  1239. #ifdef CONFIG_CPU_FREQ
  1240. ret = lcd_da8xx_cpufreq_register(par);
  1241. if (ret) {
  1242. dev_err(&device->dev, "failed to register cpufreq\n");
  1243. goto err_cpu_freq;
  1244. }
  1245. #endif
  1246. if (lcd_revision == LCD_VERSION_1)
  1247. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1248. else {
  1249. init_waitqueue_head(&frame_done_wq);
  1250. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1251. }
  1252. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1253. DRIVER_NAME, par);
  1254. if (ret)
  1255. goto irq_freq;
  1256. return 0;
  1257. irq_freq:
  1258. #ifdef CONFIG_CPU_FREQ
  1259. lcd_da8xx_cpufreq_deregister(par);
  1260. err_cpu_freq:
  1261. #endif
  1262. unregister_framebuffer(da8xx_fb_info);
  1263. err_dealloc_cmap:
  1264. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1265. err_release_pl_mem:
  1266. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1267. par->p_palette_base);
  1268. err_release_fb_mem:
  1269. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1270. err_release_fb:
  1271. framebuffer_release(da8xx_fb_info);
  1272. err_pm_runtime_disable:
  1273. pm_runtime_put_sync(&device->dev);
  1274. pm_runtime_disable(&device->dev);
  1275. err_ioremap:
  1276. iounmap(da8xx_fb_reg_base);
  1277. err_request_mem:
  1278. release_mem_region(lcdc_regs->start, len);
  1279. return ret;
  1280. }
  1281. #ifdef CONFIG_PM
  1282. struct lcdc_context {
  1283. u32 clk_enable;
  1284. u32 ctrl;
  1285. u32 dma_ctrl;
  1286. u32 raster_timing_0;
  1287. u32 raster_timing_1;
  1288. u32 raster_timing_2;
  1289. u32 int_enable_set;
  1290. u32 dma_frm_buf_base_addr_0;
  1291. u32 dma_frm_buf_ceiling_addr_0;
  1292. u32 dma_frm_buf_base_addr_1;
  1293. u32 dma_frm_buf_ceiling_addr_1;
  1294. u32 raster_ctrl;
  1295. } reg_context;
  1296. static void lcd_context_save(void)
  1297. {
  1298. if (lcd_revision == LCD_VERSION_2) {
  1299. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1300. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1301. }
  1302. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1303. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1304. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1305. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1306. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1307. reg_context.dma_frm_buf_base_addr_0 =
  1308. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1309. reg_context.dma_frm_buf_ceiling_addr_0 =
  1310. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1311. reg_context.dma_frm_buf_base_addr_1 =
  1312. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1313. reg_context.dma_frm_buf_ceiling_addr_1 =
  1314. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1315. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1316. return;
  1317. }
  1318. static void lcd_context_restore(void)
  1319. {
  1320. if (lcd_revision == LCD_VERSION_2) {
  1321. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1322. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1323. }
  1324. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1325. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1326. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1327. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1328. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1329. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1330. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1331. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1332. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1333. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1334. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1335. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1336. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1337. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1338. return;
  1339. }
  1340. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1341. {
  1342. struct fb_info *info = platform_get_drvdata(dev);
  1343. struct da8xx_fb_par *par = info->par;
  1344. console_lock();
  1345. if (par->panel_power_ctrl)
  1346. par->panel_power_ctrl(0);
  1347. fb_set_suspend(info, 1);
  1348. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1349. lcd_context_save();
  1350. pm_runtime_put_sync(&dev->dev);
  1351. console_unlock();
  1352. return 0;
  1353. }
  1354. static int fb_resume(struct platform_device *dev)
  1355. {
  1356. struct fb_info *info = platform_get_drvdata(dev);
  1357. struct da8xx_fb_par *par = info->par;
  1358. console_lock();
  1359. pm_runtime_get_sync(&dev->dev);
  1360. lcd_context_restore();
  1361. if (par->blank == FB_BLANK_UNBLANK) {
  1362. lcd_enable_raster();
  1363. if (par->panel_power_ctrl)
  1364. par->panel_power_ctrl(1);
  1365. }
  1366. fb_set_suspend(info, 0);
  1367. console_unlock();
  1368. return 0;
  1369. }
  1370. #else
  1371. #define fb_suspend NULL
  1372. #define fb_resume NULL
  1373. #endif
  1374. static struct platform_driver da8xx_fb_driver = {
  1375. .probe = fb_probe,
  1376. .remove = fb_remove,
  1377. .suspend = fb_suspend,
  1378. .resume = fb_resume,
  1379. .driver = {
  1380. .name = DRIVER_NAME,
  1381. .owner = THIS_MODULE,
  1382. },
  1383. };
  1384. static int __init da8xx_fb_init(void)
  1385. {
  1386. return platform_driver_register(&da8xx_fb_driver);
  1387. }
  1388. static void __exit da8xx_fb_cleanup(void)
  1389. {
  1390. platform_driver_unregister(&da8xx_fb_driver);
  1391. }
  1392. module_init(da8xx_fb_init);
  1393. module_exit(da8xx_fb_cleanup);
  1394. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1395. MODULE_AUTHOR("Texas Instruments");
  1396. MODULE_LICENSE("GPL");