nid.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef NI_H
  25. #define NI_H
  26. #define CAYMAN_MAX_SH_GPRS 256
  27. #define CAYMAN_MAX_TEMP_GPRS 16
  28. #define CAYMAN_MAX_SH_THREADS 256
  29. #define CAYMAN_MAX_SH_STACK_ENTRIES 4096
  30. #define CAYMAN_MAX_FRC_EOV_CNT 16384
  31. #define CAYMAN_MAX_BACKENDS 8
  32. #define CAYMAN_MAX_BACKENDS_MASK 0xFF
  33. #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
  34. #define CAYMAN_MAX_SIMDS 16
  35. #define CAYMAN_MAX_SIMDS_MASK 0xFFFF
  36. #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
  37. #define CAYMAN_MAX_PIPES 8
  38. #define CAYMAN_MAX_PIPES_MASK 0xFF
  39. #define CAYMAN_MAX_LDS_NUM 0xFFFF
  40. #define CAYMAN_MAX_TCC 16
  41. #define CAYMAN_MAX_TCC_MASK 0xFF
  42. #define DMIF_ADDR_CONFIG 0xBD4
  43. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  44. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  45. #define RESPONSE_TYPE_MASK 0x000000F0
  46. #define RESPONSE_TYPE_SHIFT 4
  47. #define VM_L2_CNTL 0x1400
  48. #define ENABLE_L2_CACHE (1 << 0)
  49. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  50. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  51. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  52. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  53. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
  54. /* CONTEXT1_IDENTITY_ACCESS_MODE
  55. * 0 physical = logical
  56. * 1 logical via context1 page table
  57. * 2 inside identity aperture use translation, outside physical = logical
  58. * 3 inside identity aperture physical = logical, outside use translation
  59. */
  60. #define VM_L2_CNTL2 0x1404
  61. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  62. #define INVALIDATE_L2_CACHE (1 << 1)
  63. #define VM_L2_CNTL3 0x1408
  64. #define BANK_SELECT(x) ((x) << 0)
  65. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  66. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  67. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  68. #define VM_L2_STATUS 0x140C
  69. #define L2_BUSY (1 << 0)
  70. #define VM_CONTEXT0_CNTL 0x1410
  71. #define ENABLE_CONTEXT (1 << 0)
  72. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  73. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  74. #define VM_CONTEXT1_CNTL 0x1414
  75. #define VM_CONTEXT0_CNTL2 0x1430
  76. #define VM_CONTEXT1_CNTL2 0x1434
  77. #define VM_INVALIDATE_REQUEST 0x1478
  78. #define VM_INVALIDATE_RESPONSE 0x147c
  79. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  80. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  81. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  82. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  83. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  84. #define MC_SHARED_CHMAP 0x2004
  85. #define NOOFCHAN_SHIFT 12
  86. #define NOOFCHAN_MASK 0x00003000
  87. #define MC_SHARED_CHREMAP 0x2008
  88. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  89. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  90. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  91. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  92. #define ENABLE_L1_TLB (1 << 0)
  93. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  94. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  95. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  96. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  97. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  98. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  99. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  100. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  101. #define MC_ARB_RAMCFG 0x2760
  102. #define NOOFBANK_SHIFT 0
  103. #define NOOFBANK_MASK 0x00000003
  104. #define NOOFRANK_SHIFT 2
  105. #define NOOFRANK_MASK 0x00000004
  106. #define NOOFROWS_SHIFT 3
  107. #define NOOFROWS_MASK 0x00000038
  108. #define NOOFCOLS_SHIFT 6
  109. #define NOOFCOLS_MASK 0x000000C0
  110. #define CHANSIZE_SHIFT 8
  111. #define CHANSIZE_MASK 0x00000100
  112. #define BURSTLENGTH_SHIFT 9
  113. #define BURSTLENGTH_MASK 0x00000200
  114. #define CHANSIZE_OVERRIDE (1 << 11)
  115. #define MC_SEQ_SUP_CNTL 0x28c8
  116. #define RUN_MASK (1 << 0)
  117. #define MC_SEQ_SUP_PGM 0x28cc
  118. #define MC_IO_PAD_CNTL_D0 0x29d0
  119. #define MEM_FALL_OUT_CMD (1 << 8)
  120. #define MC_SEQ_MISC0 0x2a00
  121. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  122. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  123. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  124. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  125. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  126. #define HDP_HOST_PATH_CNTL 0x2C00
  127. #define HDP_NONSURFACE_BASE 0x2C04
  128. #define HDP_NONSURFACE_INFO 0x2C08
  129. #define HDP_NONSURFACE_SIZE 0x2C0C
  130. #define HDP_ADDR_CONFIG 0x2F48
  131. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  132. #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
  133. #define CGTS_SYS_TCC_DISABLE 0x3F90
  134. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  135. #define CONFIG_MEMSIZE 0x5428
  136. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  137. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  138. #define GRBM_CNTL 0x8000
  139. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  140. #define GRBM_STATUS 0x8010
  141. #define CMDFIFO_AVAIL_MASK 0x0000000F
  142. #define RING2_RQ_PENDING (1 << 4)
  143. #define SRBM_RQ_PENDING (1 << 5)
  144. #define RING1_RQ_PENDING (1 << 6)
  145. #define CF_RQ_PENDING (1 << 7)
  146. #define PF_RQ_PENDING (1 << 8)
  147. #define GDS_DMA_RQ_PENDING (1 << 9)
  148. #define GRBM_EE_BUSY (1 << 10)
  149. #define SX_CLEAN (1 << 11)
  150. #define DB_CLEAN (1 << 12)
  151. #define CB_CLEAN (1 << 13)
  152. #define TA_BUSY (1 << 14)
  153. #define GDS_BUSY (1 << 15)
  154. #define VGT_BUSY_NO_DMA (1 << 16)
  155. #define VGT_BUSY (1 << 17)
  156. #define IA_BUSY_NO_DMA (1 << 18)
  157. #define IA_BUSY (1 << 19)
  158. #define SX_BUSY (1 << 20)
  159. #define SH_BUSY (1 << 21)
  160. #define SPI_BUSY (1 << 22)
  161. #define SC_BUSY (1 << 24)
  162. #define PA_BUSY (1 << 25)
  163. #define DB_BUSY (1 << 26)
  164. #define CP_COHERENCY_BUSY (1 << 28)
  165. #define CP_BUSY (1 << 29)
  166. #define CB_BUSY (1 << 30)
  167. #define GUI_ACTIVE (1 << 31)
  168. #define GRBM_STATUS_SE0 0x8014
  169. #define GRBM_STATUS_SE1 0x8018
  170. #define SE_SX_CLEAN (1 << 0)
  171. #define SE_DB_CLEAN (1 << 1)
  172. #define SE_CB_CLEAN (1 << 2)
  173. #define SE_VGT_BUSY (1 << 23)
  174. #define SE_PA_BUSY (1 << 24)
  175. #define SE_TA_BUSY (1 << 25)
  176. #define SE_SX_BUSY (1 << 26)
  177. #define SE_SPI_BUSY (1 << 27)
  178. #define SE_SH_BUSY (1 << 28)
  179. #define SE_SC_BUSY (1 << 29)
  180. #define SE_DB_BUSY (1 << 30)
  181. #define SE_CB_BUSY (1 << 31)
  182. #define GRBM_SOFT_RESET 0x8020
  183. #define SOFT_RESET_CP (1 << 0)
  184. #define SOFT_RESET_CB (1 << 1)
  185. #define SOFT_RESET_DB (1 << 3)
  186. #define SOFT_RESET_GDS (1 << 4)
  187. #define SOFT_RESET_PA (1 << 5)
  188. #define SOFT_RESET_SC (1 << 6)
  189. #define SOFT_RESET_SPI (1 << 8)
  190. #define SOFT_RESET_SH (1 << 9)
  191. #define SOFT_RESET_SX (1 << 10)
  192. #define SOFT_RESET_TC (1 << 11)
  193. #define SOFT_RESET_TA (1 << 12)
  194. #define SOFT_RESET_VGT (1 << 14)
  195. #define SOFT_RESET_IA (1 << 15)
  196. #define CP_MEQ_THRESHOLDS 0x8764
  197. #define MEQ1_START(x) ((x) << 0)
  198. #define MEQ2_START(x) ((x) << 8)
  199. #define CP_PERFMON_CNTL 0x87FC
  200. #define VGT_CACHE_INVALIDATION 0x88C4
  201. #define CACHE_INVALIDATION(x) ((x) << 0)
  202. #define VC_ONLY 0
  203. #define TC_ONLY 1
  204. #define VC_AND_TC 2
  205. #define AUTO_INVLD_EN(x) ((x) << 6)
  206. #define NO_AUTO 0
  207. #define ES_AUTO 1
  208. #define GS_AUTO 2
  209. #define ES_AND_GS_AUTO 3
  210. #define VGT_GS_VERTEX_REUSE 0x88D4
  211. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  212. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  213. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  214. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  215. #define INACTIVE_QD_PIPES_SHIFT 8
  216. #define INACTIVE_SIMDS(x) ((x) << 16)
  217. #define INACTIVE_SIMDS_MASK 0xFFFF0000
  218. #define INACTIVE_SIMDS_SHIFT 16
  219. #define VGT_PRIMITIVE_TYPE 0x8958
  220. #define VGT_NUM_INSTANCES 0x8974
  221. #define VGT_TF_RING_SIZE 0x8988
  222. #define VGT_OFFCHIP_LDS_BASE 0x89b4
  223. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  224. #define PA_CL_ENHANCE 0x8A14
  225. #define CLIP_VTX_REORDER_ENA (1 << 0)
  226. #define NUM_CLIP_SEQ(x) ((x) << 1)
  227. #define PA_SC_FIFO_SIZE 0x8BCC
  228. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  229. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  230. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  231. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  232. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  233. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  234. #define SQ_CONFIG 0x8C00
  235. #define VC_ENABLE (1 << 0)
  236. #define EXPORT_SRC_C (1 << 1)
  237. #define GFX_PRIO(x) ((x) << 2)
  238. #define CS1_PRIO(x) ((x) << 4)
  239. #define CS2_PRIO(x) ((x) << 6)
  240. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  241. #define NUM_PS_GPRS(x) ((x) << 0)
  242. #define NUM_VS_GPRS(x) ((x) << 16)
  243. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  244. #define SQ_ESGS_RING_SIZE 0x8c44
  245. #define SQ_GSVS_RING_SIZE 0x8c4c
  246. #define SQ_ESTMP_RING_BASE 0x8c50
  247. #define SQ_ESTMP_RING_SIZE 0x8c54
  248. #define SQ_GSTMP_RING_BASE 0x8c58
  249. #define SQ_GSTMP_RING_SIZE 0x8c5c
  250. #define SQ_VSTMP_RING_BASE 0x8c60
  251. #define SQ_VSTMP_RING_SIZE 0x8c64
  252. #define SQ_PSTMP_RING_BASE 0x8c68
  253. #define SQ_PSTMP_RING_SIZE 0x8c6c
  254. #define SQ_MS_FIFO_SIZES 0x8CF0
  255. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  256. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  257. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  258. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  259. #define SQ_LSTMP_RING_BASE 0x8e10
  260. #define SQ_LSTMP_RING_SIZE 0x8e14
  261. #define SQ_HSTMP_RING_BASE 0x8e18
  262. #define SQ_HSTMP_RING_SIZE 0x8e1c
  263. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  264. #define DYN_GPR_ENABLE (1 << 8)
  265. #define SQ_CONST_MEM_BASE 0x8df8
  266. #define SX_EXPORT_BUFFER_SIZES 0x900C
  267. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  268. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  269. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  270. #define SX_DEBUG_1 0x9058
  271. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  272. #define SPI_CONFIG_CNTL 0x9100
  273. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  274. #define SPI_CONFIG_CNTL_1 0x913C
  275. #define VTX_DONE_DELAY(x) ((x) << 0)
  276. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  277. #define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
  278. #define CGTS_TCC_DISABLE 0x9148
  279. #define CGTS_USER_TCC_DISABLE 0x914C
  280. #define TCC_DISABLE_MASK 0xFFFF0000
  281. #define TCC_DISABLE_SHIFT 16
  282. #define CGTS_SM_CTRL_REG 0x915C
  283. #define OVERRIDE (1 << 21)
  284. #define TA_CNTL_AUX 0x9508
  285. #define DISABLE_CUBE_WRAP (1 << 0)
  286. #define DISABLE_CUBE_ANISO (1 << 1)
  287. #define TCP_CHAN_STEER_LO 0x960c
  288. #define TCP_CHAN_STEER_HI 0x9610
  289. #define CC_RB_BACKEND_DISABLE 0x98F4
  290. #define BACKEND_DISABLE(x) ((x) << 16)
  291. #define GB_ADDR_CONFIG 0x98F8
  292. #define NUM_PIPES(x) ((x) << 0)
  293. #define NUM_PIPES_MASK 0x00000007
  294. #define NUM_PIPES_SHIFT 0
  295. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  296. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  297. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  298. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  299. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  300. #define NUM_SHADER_ENGINES_MASK 0x00003000
  301. #define NUM_SHADER_ENGINES_SHIFT 12
  302. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  303. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  304. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  305. #define NUM_GPUS(x) ((x) << 20)
  306. #define NUM_GPUS_MASK 0x00700000
  307. #define NUM_GPUS_SHIFT 20
  308. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  309. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  310. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  311. #define ROW_SIZE(x) ((x) << 28)
  312. #define ROW_SIZE_MASK 0x30000007
  313. #define ROW_SIZE_SHIFT 28
  314. #define NUM_LOWER_PIPES(x) ((x) << 30)
  315. #define NUM_LOWER_PIPES_MASK 0x40000000
  316. #define NUM_LOWER_PIPES_SHIFT 30
  317. #define GB_BACKEND_MAP 0x98FC
  318. #define CB_PERF_CTR0_SEL_0 0x9A20
  319. #define CB_PERF_CTR0_SEL_1 0x9A24
  320. #define CB_PERF_CTR1_SEL_0 0x9A28
  321. #define CB_PERF_CTR1_SEL_1 0x9A2C
  322. #define CB_PERF_CTR2_SEL_0 0x9A30
  323. #define CB_PERF_CTR2_SEL_1 0x9A34
  324. #define CB_PERF_CTR3_SEL_0 0x9A38
  325. #define CB_PERF_CTR3_SEL_1 0x9A3C
  326. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  327. #define BACKEND_DISABLE_MASK 0x00FF0000
  328. #define BACKEND_DISABLE_SHIFT 16
  329. #define SMX_DC_CTL0 0xA020
  330. #define USE_HASH_FUNCTION (1 << 0)
  331. #define NUMBER_OF_SETS(x) ((x) << 1)
  332. #define FLUSH_ALL_ON_EVENT (1 << 10)
  333. #define STALL_ON_EVENT (1 << 11)
  334. #define SMX_EVENT_CTL 0xA02C
  335. #define ES_FLUSH_CTL(x) ((x) << 0)
  336. #define GS_FLUSH_CTL(x) ((x) << 3)
  337. #define ACK_FLUSH_CTL(x) ((x) << 6)
  338. #define SYNC_FLUSH_CTL (1 << 8)
  339. #endif