ni.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #define EVERGREEN_PFP_UCODE_SIZE 1120
  35. #define EVERGREEN_PM4_UCODE_SIZE 1376
  36. #define EVERGREEN_RLC_UCODE_SIZE 768
  37. #define BTC_MC_UCODE_SIZE 6024
  38. #define CAYMAN_PFP_UCODE_SIZE 2176
  39. #define CAYMAN_PM4_UCODE_SIZE 2176
  40. #define CAYMAN_RLC_UCODE_SIZE 1024
  41. #define CAYMAN_MC_UCODE_SIZE 6037
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  44. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  45. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  46. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  47. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  48. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  49. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  50. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  51. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  52. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  53. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  54. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  55. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  56. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  57. #define BTC_IO_MC_REGS_SIZE 29
  58. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  59. {0x00000077, 0xff010100},
  60. {0x00000078, 0x00000000},
  61. {0x00000079, 0x00001434},
  62. {0x0000007a, 0xcc08ec08},
  63. {0x0000007b, 0x00040000},
  64. {0x0000007c, 0x000080c0},
  65. {0x0000007d, 0x09000000},
  66. {0x0000007e, 0x00210404},
  67. {0x00000081, 0x08a8e800},
  68. {0x00000082, 0x00030444},
  69. {0x00000083, 0x00000000},
  70. {0x00000085, 0x00000001},
  71. {0x00000086, 0x00000002},
  72. {0x00000087, 0x48490000},
  73. {0x00000088, 0x20244647},
  74. {0x00000089, 0x00000005},
  75. {0x0000008b, 0x66030000},
  76. {0x0000008c, 0x00006603},
  77. {0x0000008d, 0x00000100},
  78. {0x0000008f, 0x00001c0a},
  79. {0x00000090, 0xff000001},
  80. {0x00000094, 0x00101101},
  81. {0x00000095, 0x00000fff},
  82. {0x00000096, 0x00116fff},
  83. {0x00000097, 0x60010000},
  84. {0x00000098, 0x10010000},
  85. {0x00000099, 0x00006000},
  86. {0x0000009a, 0x00001000},
  87. {0x0000009f, 0x00946a00}
  88. };
  89. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  90. {0x00000077, 0xff010100},
  91. {0x00000078, 0x00000000},
  92. {0x00000079, 0x00001434},
  93. {0x0000007a, 0xcc08ec08},
  94. {0x0000007b, 0x00040000},
  95. {0x0000007c, 0x000080c0},
  96. {0x0000007d, 0x09000000},
  97. {0x0000007e, 0x00210404},
  98. {0x00000081, 0x08a8e800},
  99. {0x00000082, 0x00030444},
  100. {0x00000083, 0x00000000},
  101. {0x00000085, 0x00000001},
  102. {0x00000086, 0x00000002},
  103. {0x00000087, 0x48490000},
  104. {0x00000088, 0x20244647},
  105. {0x00000089, 0x00000005},
  106. {0x0000008b, 0x66030000},
  107. {0x0000008c, 0x00006603},
  108. {0x0000008d, 0x00000100},
  109. {0x0000008f, 0x00001c0a},
  110. {0x00000090, 0xff000001},
  111. {0x00000094, 0x00101101},
  112. {0x00000095, 0x00000fff},
  113. {0x00000096, 0x00116fff},
  114. {0x00000097, 0x60010000},
  115. {0x00000098, 0x10010000},
  116. {0x00000099, 0x00006000},
  117. {0x0000009a, 0x00001000},
  118. {0x0000009f, 0x00936a00}
  119. };
  120. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  121. {0x00000077, 0xff010100},
  122. {0x00000078, 0x00000000},
  123. {0x00000079, 0x00001434},
  124. {0x0000007a, 0xcc08ec08},
  125. {0x0000007b, 0x00040000},
  126. {0x0000007c, 0x000080c0},
  127. {0x0000007d, 0x09000000},
  128. {0x0000007e, 0x00210404},
  129. {0x00000081, 0x08a8e800},
  130. {0x00000082, 0x00030444},
  131. {0x00000083, 0x00000000},
  132. {0x00000085, 0x00000001},
  133. {0x00000086, 0x00000002},
  134. {0x00000087, 0x48490000},
  135. {0x00000088, 0x20244647},
  136. {0x00000089, 0x00000005},
  137. {0x0000008b, 0x66030000},
  138. {0x0000008c, 0x00006603},
  139. {0x0000008d, 0x00000100},
  140. {0x0000008f, 0x00001c0a},
  141. {0x00000090, 0xff000001},
  142. {0x00000094, 0x00101101},
  143. {0x00000095, 0x00000fff},
  144. {0x00000096, 0x00116fff},
  145. {0x00000097, 0x60010000},
  146. {0x00000098, 0x10010000},
  147. {0x00000099, 0x00006000},
  148. {0x0000009a, 0x00001000},
  149. {0x0000009f, 0x00916a00}
  150. };
  151. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  152. {0x00000077, 0xff010100},
  153. {0x00000078, 0x00000000},
  154. {0x00000079, 0x00001434},
  155. {0x0000007a, 0xcc08ec08},
  156. {0x0000007b, 0x00040000},
  157. {0x0000007c, 0x000080c0},
  158. {0x0000007d, 0x09000000},
  159. {0x0000007e, 0x00210404},
  160. {0x00000081, 0x08a8e800},
  161. {0x00000082, 0x00030444},
  162. {0x00000083, 0x00000000},
  163. {0x00000085, 0x00000001},
  164. {0x00000086, 0x00000002},
  165. {0x00000087, 0x48490000},
  166. {0x00000088, 0x20244647},
  167. {0x00000089, 0x00000005},
  168. {0x0000008b, 0x66030000},
  169. {0x0000008c, 0x00006603},
  170. {0x0000008d, 0x00000100},
  171. {0x0000008f, 0x00001c0a},
  172. {0x00000090, 0xff000001},
  173. {0x00000094, 0x00101101},
  174. {0x00000095, 0x00000fff},
  175. {0x00000096, 0x00116fff},
  176. {0x00000097, 0x60010000},
  177. {0x00000098, 0x10010000},
  178. {0x00000099, 0x00006000},
  179. {0x0000009a, 0x00001000},
  180. {0x0000009f, 0x00976b00}
  181. };
  182. int btc_mc_load_microcode(struct radeon_device *rdev)
  183. {
  184. const __be32 *fw_data;
  185. u32 mem_type, running, blackout = 0;
  186. u32 *io_mc_regs;
  187. int i, ucode_size, regs_size;
  188. if (!rdev->mc_fw)
  189. return -EINVAL;
  190. switch (rdev->family) {
  191. case CHIP_BARTS:
  192. io_mc_regs = (u32 *)&barts_io_mc_regs;
  193. ucode_size = BTC_MC_UCODE_SIZE;
  194. regs_size = BTC_IO_MC_REGS_SIZE;
  195. break;
  196. case CHIP_TURKS:
  197. io_mc_regs = (u32 *)&turks_io_mc_regs;
  198. ucode_size = BTC_MC_UCODE_SIZE;
  199. regs_size = BTC_IO_MC_REGS_SIZE;
  200. break;
  201. case CHIP_CAICOS:
  202. default:
  203. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  204. ucode_size = BTC_MC_UCODE_SIZE;
  205. regs_size = BTC_IO_MC_REGS_SIZE;
  206. break;
  207. case CHIP_CAYMAN:
  208. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  209. ucode_size = CAYMAN_MC_UCODE_SIZE;
  210. regs_size = BTC_IO_MC_REGS_SIZE;
  211. break;
  212. }
  213. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  214. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  215. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  216. if (running) {
  217. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  218. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  219. }
  220. /* reset the engine and set to writable */
  221. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  222. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  223. /* load mc io regs */
  224. for (i = 0; i < regs_size; i++) {
  225. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  226. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  227. }
  228. /* load the MC ucode */
  229. fw_data = (const __be32 *)rdev->mc_fw->data;
  230. for (i = 0; i < ucode_size; i++)
  231. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  232. /* put the engine back into the active state */
  233. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  234. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  235. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  236. /* wait for training to complete */
  237. while (!(RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD))
  238. udelay(10);
  239. if (running)
  240. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  241. }
  242. return 0;
  243. }
  244. int ni_init_microcode(struct radeon_device *rdev)
  245. {
  246. struct platform_device *pdev;
  247. const char *chip_name;
  248. const char *rlc_chip_name;
  249. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  250. char fw_name[30];
  251. int err;
  252. DRM_DEBUG("\n");
  253. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  254. err = IS_ERR(pdev);
  255. if (err) {
  256. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  257. return -EINVAL;
  258. }
  259. switch (rdev->family) {
  260. case CHIP_BARTS:
  261. chip_name = "BARTS";
  262. rlc_chip_name = "BTC";
  263. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  264. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  265. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  266. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  267. break;
  268. case CHIP_TURKS:
  269. chip_name = "TURKS";
  270. rlc_chip_name = "BTC";
  271. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  272. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  273. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  274. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  275. break;
  276. case CHIP_CAICOS:
  277. chip_name = "CAICOS";
  278. rlc_chip_name = "BTC";
  279. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  280. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  281. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  282. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  283. break;
  284. case CHIP_CAYMAN:
  285. chip_name = "CAYMAN";
  286. rlc_chip_name = "CAYMAN";
  287. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  288. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  289. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  290. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  291. break;
  292. default: BUG();
  293. }
  294. DRM_INFO("Loading %s Microcode\n", chip_name);
  295. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  296. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  297. if (err)
  298. goto out;
  299. if (rdev->pfp_fw->size != pfp_req_size) {
  300. printk(KERN_ERR
  301. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  302. rdev->pfp_fw->size, fw_name);
  303. err = -EINVAL;
  304. goto out;
  305. }
  306. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  307. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  308. if (err)
  309. goto out;
  310. if (rdev->me_fw->size != me_req_size) {
  311. printk(KERN_ERR
  312. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  313. rdev->me_fw->size, fw_name);
  314. err = -EINVAL;
  315. }
  316. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  317. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  318. if (err)
  319. goto out;
  320. if (rdev->rlc_fw->size != rlc_req_size) {
  321. printk(KERN_ERR
  322. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  323. rdev->rlc_fw->size, fw_name);
  324. err = -EINVAL;
  325. }
  326. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  327. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  328. if (err)
  329. goto out;
  330. if (rdev->mc_fw->size != mc_req_size) {
  331. printk(KERN_ERR
  332. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  333. rdev->mc_fw->size, fw_name);
  334. err = -EINVAL;
  335. }
  336. out:
  337. platform_device_unregister(pdev);
  338. if (err) {
  339. if (err != -EINVAL)
  340. printk(KERN_ERR
  341. "ni_cp: Failed to load firmware \"%s\"\n",
  342. fw_name);
  343. release_firmware(rdev->pfp_fw);
  344. rdev->pfp_fw = NULL;
  345. release_firmware(rdev->me_fw);
  346. rdev->me_fw = NULL;
  347. release_firmware(rdev->rlc_fw);
  348. rdev->rlc_fw = NULL;
  349. release_firmware(rdev->mc_fw);
  350. rdev->mc_fw = NULL;
  351. }
  352. return err;
  353. }
  354. /*
  355. * Core functions
  356. */
  357. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  358. u32 num_tile_pipes,
  359. u32 num_backends_per_asic,
  360. u32 *backend_disable_mask_per_asic,
  361. u32 num_shader_engines)
  362. {
  363. u32 backend_map = 0;
  364. u32 enabled_backends_mask = 0;
  365. u32 enabled_backends_count = 0;
  366. u32 num_backends_per_se;
  367. u32 cur_pipe;
  368. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  369. u32 cur_backend = 0;
  370. u32 i;
  371. bool force_no_swizzle;
  372. /* force legal values */
  373. if (num_tile_pipes < 1)
  374. num_tile_pipes = 1;
  375. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  376. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  377. if (num_shader_engines < 1)
  378. num_shader_engines = 1;
  379. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  380. num_shader_engines = rdev->config.cayman.max_shader_engines;
  381. if (num_backends_per_asic > num_shader_engines)
  382. num_backends_per_asic = num_shader_engines;
  383. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  384. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  385. /* make sure we have the same number of backends per se */
  386. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  387. /* set up the number of backends per se */
  388. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  389. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  390. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  391. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  392. }
  393. /* create enable mask and count for enabled backends */
  394. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  395. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  396. enabled_backends_mask |= (1 << i);
  397. ++enabled_backends_count;
  398. }
  399. if (enabled_backends_count == num_backends_per_asic)
  400. break;
  401. }
  402. /* force the backends mask to match the current number of backends */
  403. if (enabled_backends_count != num_backends_per_asic) {
  404. u32 this_backend_enabled;
  405. u32 shader_engine;
  406. u32 backend_per_se;
  407. enabled_backends_mask = 0;
  408. enabled_backends_count = 0;
  409. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  410. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  411. /* calc the current se */
  412. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  413. /* calc the backend per se */
  414. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  415. /* default to not enabled */
  416. this_backend_enabled = 0;
  417. if ((shader_engine < num_shader_engines) &&
  418. (backend_per_se < num_backends_per_se))
  419. this_backend_enabled = 1;
  420. if (this_backend_enabled) {
  421. enabled_backends_mask |= (1 << i);
  422. *backend_disable_mask_per_asic &= ~(1 << i);
  423. ++enabled_backends_count;
  424. }
  425. }
  426. }
  427. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  428. switch (rdev->family) {
  429. case CHIP_CAYMAN:
  430. force_no_swizzle = true;
  431. break;
  432. default:
  433. force_no_swizzle = false;
  434. break;
  435. }
  436. if (force_no_swizzle) {
  437. bool last_backend_enabled = false;
  438. force_no_swizzle = false;
  439. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  440. if (((enabled_backends_mask >> i) & 1) == 1) {
  441. if (last_backend_enabled)
  442. force_no_swizzle = true;
  443. last_backend_enabled = true;
  444. } else
  445. last_backend_enabled = false;
  446. }
  447. }
  448. switch (num_tile_pipes) {
  449. case 1:
  450. case 3:
  451. case 5:
  452. case 7:
  453. DRM_ERROR("odd number of pipes!\n");
  454. break;
  455. case 2:
  456. swizzle_pipe[0] = 0;
  457. swizzle_pipe[1] = 1;
  458. break;
  459. case 4:
  460. if (force_no_swizzle) {
  461. swizzle_pipe[0] = 0;
  462. swizzle_pipe[1] = 1;
  463. swizzle_pipe[2] = 2;
  464. swizzle_pipe[3] = 3;
  465. } else {
  466. swizzle_pipe[0] = 0;
  467. swizzle_pipe[1] = 2;
  468. swizzle_pipe[2] = 1;
  469. swizzle_pipe[3] = 3;
  470. }
  471. break;
  472. case 6:
  473. if (force_no_swizzle) {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 1;
  476. swizzle_pipe[2] = 2;
  477. swizzle_pipe[3] = 3;
  478. swizzle_pipe[4] = 4;
  479. swizzle_pipe[5] = 5;
  480. } else {
  481. swizzle_pipe[0] = 0;
  482. swizzle_pipe[1] = 2;
  483. swizzle_pipe[2] = 4;
  484. swizzle_pipe[3] = 1;
  485. swizzle_pipe[4] = 3;
  486. swizzle_pipe[5] = 5;
  487. }
  488. break;
  489. case 8:
  490. if (force_no_swizzle) {
  491. swizzle_pipe[0] = 0;
  492. swizzle_pipe[1] = 1;
  493. swizzle_pipe[2] = 2;
  494. swizzle_pipe[3] = 3;
  495. swizzle_pipe[4] = 4;
  496. swizzle_pipe[5] = 5;
  497. swizzle_pipe[6] = 6;
  498. swizzle_pipe[7] = 7;
  499. } else {
  500. swizzle_pipe[0] = 0;
  501. swizzle_pipe[1] = 2;
  502. swizzle_pipe[2] = 4;
  503. swizzle_pipe[3] = 6;
  504. swizzle_pipe[4] = 1;
  505. swizzle_pipe[5] = 3;
  506. swizzle_pipe[6] = 5;
  507. swizzle_pipe[7] = 7;
  508. }
  509. break;
  510. }
  511. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  512. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  513. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  514. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  515. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  516. }
  517. return backend_map;
  518. }
  519. static void cayman_program_channel_remap(struct radeon_device *rdev)
  520. {
  521. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  522. tmp = RREG32(MC_SHARED_CHMAP);
  523. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  524. case 0:
  525. case 1:
  526. case 2:
  527. case 3:
  528. default:
  529. /* default mapping */
  530. mc_shared_chremap = 0x00fac688;
  531. break;
  532. }
  533. switch (rdev->family) {
  534. case CHIP_CAYMAN:
  535. default:
  536. //tcp_chan_steer_lo = 0x54763210
  537. tcp_chan_steer_lo = 0x76543210;
  538. tcp_chan_steer_hi = 0x0000ba98;
  539. break;
  540. }
  541. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  542. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  543. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  544. }
  545. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  546. u32 disable_mask_per_se,
  547. u32 max_disable_mask_per_se,
  548. u32 num_shader_engines)
  549. {
  550. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  551. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  552. if (num_shader_engines == 1)
  553. return disable_mask_per_asic;
  554. else if (num_shader_engines == 2)
  555. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  556. else
  557. return 0xffffffff;
  558. }
  559. static void cayman_gpu_init(struct radeon_device *rdev)
  560. {
  561. u32 cc_rb_backend_disable = 0;
  562. u32 cc_gc_shader_pipe_config;
  563. u32 gb_addr_config = 0;
  564. u32 mc_shared_chmap, mc_arb_ramcfg;
  565. u32 gb_backend_map;
  566. u32 cgts_tcc_disable;
  567. u32 sx_debug_1;
  568. u32 smx_dc_ctl0;
  569. u32 gc_user_shader_pipe_config;
  570. u32 gc_user_rb_backend_disable;
  571. u32 cgts_user_tcc_disable;
  572. u32 cgts_sm_ctrl_reg;
  573. u32 hdp_host_path_cntl;
  574. u32 tmp;
  575. int i, j;
  576. switch (rdev->family) {
  577. case CHIP_CAYMAN:
  578. default:
  579. rdev->config.cayman.max_shader_engines = 2;
  580. rdev->config.cayman.max_pipes_per_simd = 4;
  581. rdev->config.cayman.max_tile_pipes = 8;
  582. rdev->config.cayman.max_simds_per_se = 12;
  583. rdev->config.cayman.max_backends_per_se = 4;
  584. rdev->config.cayman.max_texture_channel_caches = 8;
  585. rdev->config.cayman.max_gprs = 256;
  586. rdev->config.cayman.max_threads = 256;
  587. rdev->config.cayman.max_gs_threads = 32;
  588. rdev->config.cayman.max_stack_entries = 512;
  589. rdev->config.cayman.sx_num_of_sets = 8;
  590. rdev->config.cayman.sx_max_export_size = 256;
  591. rdev->config.cayman.sx_max_export_pos_size = 64;
  592. rdev->config.cayman.sx_max_export_smx_size = 192;
  593. rdev->config.cayman.max_hw_contexts = 8;
  594. rdev->config.cayman.sq_num_cf_insts = 2;
  595. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  596. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  597. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  598. break;
  599. }
  600. /* Initialize HDP */
  601. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  602. WREG32((0x2c14 + j), 0x00000000);
  603. WREG32((0x2c18 + j), 0x00000000);
  604. WREG32((0x2c1c + j), 0x00000000);
  605. WREG32((0x2c20 + j), 0x00000000);
  606. WREG32((0x2c24 + j), 0x00000000);
  607. }
  608. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  609. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  610. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  611. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  612. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  613. cgts_tcc_disable = RREG32(CGTS_TCC_DISABLE);
  614. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  615. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  616. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  617. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  618. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  619. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  620. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  621. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  622. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  623. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  624. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  625. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  626. rdev->config.cayman.backend_disable_mask_per_asic =
  627. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  628. rdev->config.cayman.num_shader_engines);
  629. rdev->config.cayman.backend_map =
  630. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  631. rdev->config.cayman.num_backends_per_se *
  632. rdev->config.cayman.num_shader_engines,
  633. &rdev->config.cayman.backend_disable_mask_per_asic,
  634. rdev->config.cayman.num_shader_engines);
  635. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  636. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  637. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  638. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  639. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  640. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  641. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  642. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  643. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  644. rdev->config.cayman.mem_row_size_in_kb = 4;
  645. /* XXX use MC settings? */
  646. rdev->config.cayman.shader_engine_tile_size = 32;
  647. rdev->config.cayman.num_gpus = 1;
  648. rdev->config.cayman.multi_gpu_tile_size = 64;
  649. //gb_addr_config = 0x02011003
  650. #if 0
  651. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  652. #else
  653. gb_addr_config = 0;
  654. switch (rdev->config.cayman.num_tile_pipes) {
  655. case 1:
  656. default:
  657. gb_addr_config |= NUM_PIPES(0);
  658. break;
  659. case 2:
  660. gb_addr_config |= NUM_PIPES(1);
  661. break;
  662. case 4:
  663. gb_addr_config |= NUM_PIPES(2);
  664. break;
  665. case 8:
  666. gb_addr_config |= NUM_PIPES(3);
  667. break;
  668. }
  669. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  670. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  671. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  672. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  673. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  674. switch (rdev->config.cayman.num_gpus) {
  675. case 1:
  676. default:
  677. gb_addr_config |= NUM_GPUS(0);
  678. break;
  679. case 2:
  680. gb_addr_config |= NUM_GPUS(1);
  681. break;
  682. case 4:
  683. gb_addr_config |= NUM_GPUS(2);
  684. break;
  685. }
  686. switch (rdev->config.cayman.multi_gpu_tile_size) {
  687. case 16:
  688. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  689. break;
  690. case 32:
  691. default:
  692. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  693. break;
  694. case 64:
  695. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  696. break;
  697. case 128:
  698. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  699. break;
  700. }
  701. switch (rdev->config.cayman.mem_row_size_in_kb) {
  702. case 1:
  703. default:
  704. gb_addr_config |= ROW_SIZE(0);
  705. break;
  706. case 2:
  707. gb_addr_config |= ROW_SIZE(1);
  708. break;
  709. case 4:
  710. gb_addr_config |= ROW_SIZE(2);
  711. break;
  712. }
  713. #endif
  714. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  715. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  716. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  717. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  718. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  719. rdev->config.cayman.num_shader_engines = tmp + 1;
  720. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  721. rdev->config.cayman.num_gpus = tmp + 1;
  722. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  723. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  724. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  725. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  726. //gb_backend_map = 0x76541032;
  727. #if 0
  728. gb_backend_map = RREG32(GB_BACKEND_MAP);
  729. #else
  730. gb_backend_map =
  731. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  732. rdev->config.cayman.num_backends_per_se *
  733. rdev->config.cayman.num_shader_engines,
  734. &rdev->config.cayman.backend_disable_mask_per_asic,
  735. rdev->config.cayman.num_shader_engines);
  736. #endif
  737. /* setup tiling info dword. gb_addr_config is not adequate since it does
  738. * not have bank info, so create a custom tiling dword.
  739. * bits 3:0 num_pipes
  740. * bits 7:4 num_banks
  741. * bits 11:8 group_size
  742. * bits 15:12 row_size
  743. */
  744. rdev->config.cayman.tile_config = 0;
  745. switch (rdev->config.cayman.num_tile_pipes) {
  746. case 1:
  747. default:
  748. rdev->config.cayman.tile_config |= (0 << 0);
  749. break;
  750. case 2:
  751. rdev->config.cayman.tile_config |= (1 << 0);
  752. break;
  753. case 4:
  754. rdev->config.cayman.tile_config |= (2 << 0);
  755. break;
  756. case 8:
  757. rdev->config.cayman.tile_config |= (3 << 0);
  758. break;
  759. }
  760. rdev->config.cayman.tile_config |=
  761. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  762. rdev->config.cayman.tile_config |=
  763. (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  764. rdev->config.cayman.tile_config |=
  765. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  766. WREG32(GB_BACKEND_MAP, gb_backend_map);
  767. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  768. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  769. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  770. cayman_program_channel_remap(rdev);
  771. /* primary versions */
  772. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  773. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  774. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  775. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  776. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  777. /* user versions */
  778. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  779. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  780. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  781. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  782. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  783. /* reprogram the shader complex */
  784. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  785. for (i = 0; i < 16; i++)
  786. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  787. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  788. /* set HW defaults for 3D engine */
  789. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  790. sx_debug_1 = RREG32(SX_DEBUG_1);
  791. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  792. WREG32(SX_DEBUG_1, sx_debug_1);
  793. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  794. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  795. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  796. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  797. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  798. /* need to be explicitly zero-ed */
  799. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  800. WREG32(SQ_LSTMP_RING_BASE, 0);
  801. WREG32(SQ_HSTMP_RING_BASE, 0);
  802. WREG32(SQ_ESTMP_RING_BASE, 0);
  803. WREG32(SQ_GSTMP_RING_BASE, 0);
  804. WREG32(SQ_VSTMP_RING_BASE, 0);
  805. WREG32(SQ_PSTMP_RING_BASE, 0);
  806. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  807. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  808. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  809. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  810. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  811. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  812. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  813. WREG32(VGT_NUM_INSTANCES, 1);
  814. WREG32(CP_PERFMON_CNTL, 0);
  815. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  816. FETCH_FIFO_HIWATER(0x4) |
  817. DONE_FIFO_HIWATER(0xe0) |
  818. ALU_UPDATE_FIFO_HIWATER(0x8)));
  819. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  820. WREG32(SQ_CONFIG, (VC_ENABLE |
  821. EXPORT_SRC_C |
  822. GFX_PRIO(0) |
  823. CS1_PRIO(0) |
  824. CS2_PRIO(1)));
  825. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  826. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  827. FORCE_EOV_MAX_REZ_CNT(255)));
  828. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  829. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  830. WREG32(VGT_GS_VERTEX_REUSE, 16);
  831. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  832. WREG32(CB_PERF_CTR0_SEL_0, 0);
  833. WREG32(CB_PERF_CTR0_SEL_1, 0);
  834. WREG32(CB_PERF_CTR1_SEL_0, 0);
  835. WREG32(CB_PERF_CTR1_SEL_1, 0);
  836. WREG32(CB_PERF_CTR2_SEL_0, 0);
  837. WREG32(CB_PERF_CTR2_SEL_1, 0);
  838. WREG32(CB_PERF_CTR3_SEL_0, 0);
  839. WREG32(CB_PERF_CTR3_SEL_1, 0);
  840. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  841. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  842. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  843. udelay(50);
  844. }
  845. /*
  846. * GART
  847. */
  848. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  849. {
  850. /* flush hdp cache */
  851. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  852. /* bits 0-7 are the VM contexts0-7 */
  853. WREG32(VM_INVALIDATE_REQUEST, 1);
  854. }
  855. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  856. {
  857. int r;
  858. if (rdev->gart.table.vram.robj == NULL) {
  859. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  860. return -EINVAL;
  861. }
  862. r = radeon_gart_table_vram_pin(rdev);
  863. if (r)
  864. return r;
  865. radeon_gart_restore(rdev);
  866. /* Setup TLB control */
  867. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB |
  868. ENABLE_L1_FRAGMENT_PROCESSING |
  869. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  870. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  871. /* Setup L2 cache */
  872. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  873. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  874. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  875. EFFECTIVE_L2_QUEUE_SIZE(7) |
  876. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  877. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  878. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  879. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  880. /* setup context0 */
  881. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  882. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  883. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  884. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  885. (u32)(rdev->dummy_page.addr >> 12));
  886. WREG32(VM_CONTEXT0_CNTL2, 0);
  887. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  888. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  889. /* disable context1-7 */
  890. WREG32(VM_CONTEXT1_CNTL2, 0);
  891. WREG32(VM_CONTEXT1_CNTL, 0);
  892. cayman_pcie_gart_tlb_flush(rdev);
  893. rdev->gart.ready = true;
  894. return 0;
  895. }
  896. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  897. {
  898. int r;
  899. /* Disable all tables */
  900. WREG32(VM_CONTEXT0_CNTL, 0);
  901. WREG32(VM_CONTEXT1_CNTL, 0);
  902. /* Setup TLB control */
  903. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  904. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  905. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  906. /* Setup L2 cache */
  907. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  908. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  909. EFFECTIVE_L2_QUEUE_SIZE(7) |
  910. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  911. WREG32(VM_L2_CNTL2, 0);
  912. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  913. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  914. if (rdev->gart.table.vram.robj) {
  915. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  916. if (likely(r == 0)) {
  917. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  918. radeon_bo_unpin(rdev->gart.table.vram.robj);
  919. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  920. }
  921. }
  922. }
  923. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  924. {
  925. cayman_pcie_gart_disable(rdev);
  926. radeon_gart_table_vram_free(rdev);
  927. radeon_gart_fini(rdev);
  928. }