timer.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <asm/mach/time.h>
  40. #include <plat/dmtimer.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include "common.h"
  44. #include <plat/omap_hwmod.h>
  45. #include <plat/omap_device.h>
  46. #include <plat/omap-pm.h>
  47. #include "powerdomain.h"
  48. /* Parent clocks, eventually these will come from the clock framework */
  49. #define OMAP2_MPU_SOURCE "sys_ck"
  50. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  51. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  52. #define OMAP2_32K_SOURCE "func_32k_ck"
  53. #define OMAP3_32K_SOURCE "omap_32k_fck"
  54. #define OMAP4_32K_SOURCE "sys_32k_ck"
  55. #ifdef CONFIG_OMAP_32K_TIMER
  56. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  57. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  58. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  59. #define OMAP3_SECURE_TIMER 12
  60. #else
  61. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  62. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  63. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  64. #define OMAP3_SECURE_TIMER 1
  65. #endif
  66. #define REALTIME_COUNTER_BASE 0x48243200
  67. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  68. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  69. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  70. /* Clockevent code */
  71. static struct omap_dm_timer clkev;
  72. static struct clock_event_device clockevent_gpt;
  73. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  74. {
  75. struct clock_event_device *evt = &clockevent_gpt;
  76. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  77. evt->event_handler(evt);
  78. return IRQ_HANDLED;
  79. }
  80. static struct irqaction omap2_gp_timer_irq = {
  81. .name = "gp_timer",
  82. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  83. .handler = omap2_gp_timer_interrupt,
  84. };
  85. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  86. struct clock_event_device *evt)
  87. {
  88. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  89. 0xffffffff - cycles, 1);
  90. return 0;
  91. }
  92. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  93. struct clock_event_device *evt)
  94. {
  95. u32 period;
  96. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  97. switch (mode) {
  98. case CLOCK_EVT_MODE_PERIODIC:
  99. period = clkev.rate / HZ;
  100. period -= 1;
  101. /* Looks like we need to first set the load value separately */
  102. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  103. 0xffffffff - period, 1);
  104. __omap_dm_timer_load_start(&clkev,
  105. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  106. 0xffffffff - period, 1);
  107. break;
  108. case CLOCK_EVT_MODE_ONESHOT:
  109. break;
  110. case CLOCK_EVT_MODE_UNUSED:
  111. case CLOCK_EVT_MODE_SHUTDOWN:
  112. case CLOCK_EVT_MODE_RESUME:
  113. break;
  114. }
  115. }
  116. static struct clock_event_device clockevent_gpt = {
  117. .name = "gp_timer",
  118. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  119. .shift = 32,
  120. .rating = 300,
  121. .set_next_event = omap2_gp_timer_set_next_event,
  122. .set_mode = omap2_gp_timer_set_mode,
  123. };
  124. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  125. int gptimer_id,
  126. const char *fck_source)
  127. {
  128. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  129. struct omap_hwmod *oh;
  130. struct resource irq_rsrc, mem_rsrc;
  131. size_t size;
  132. int res = 0;
  133. int r;
  134. sprintf(name, "timer%d", gptimer_id);
  135. omap_hwmod_setup_one(name);
  136. oh = omap_hwmod_lookup(name);
  137. if (!oh)
  138. return -ENODEV;
  139. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  140. if (r)
  141. return -ENXIO;
  142. timer->irq = irq_rsrc.start;
  143. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  144. if (r)
  145. return -ENXIO;
  146. timer->phys_base = mem_rsrc.start;
  147. size = mem_rsrc.end - mem_rsrc.start;
  148. /* Static mapping, never released */
  149. timer->io_base = ioremap(timer->phys_base, size);
  150. if (!timer->io_base)
  151. return -ENXIO;
  152. /* After the dmtimer is using hwmod these clocks won't be needed */
  153. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  154. if (IS_ERR(timer->fclk))
  155. return -ENODEV;
  156. omap_hwmod_enable(oh);
  157. if (omap_dm_timer_reserve_systimer(gptimer_id))
  158. return -ENODEV;
  159. if (gptimer_id != 12) {
  160. struct clk *src;
  161. src = clk_get(NULL, fck_source);
  162. if (IS_ERR(src)) {
  163. res = -EINVAL;
  164. } else {
  165. res = __omap_dm_timer_set_source(timer->fclk, src);
  166. if (IS_ERR_VALUE(res))
  167. pr_warning("%s: timer%i cannot set source\n",
  168. __func__, gptimer_id);
  169. clk_put(src);
  170. }
  171. }
  172. __omap_dm_timer_init_regs(timer);
  173. __omap_dm_timer_reset(timer, 1, 1);
  174. timer->posted = 1;
  175. timer->rate = clk_get_rate(timer->fclk);
  176. timer->reserved = 1;
  177. return res;
  178. }
  179. static void __init omap2_gp_clockevent_init(int gptimer_id,
  180. const char *fck_source)
  181. {
  182. int res;
  183. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  184. BUG_ON(res);
  185. omap2_gp_timer_irq.dev_id = (void *)&clkev;
  186. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  187. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  188. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  189. clockevent_gpt.shift);
  190. clockevent_gpt.max_delta_ns =
  191. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  192. clockevent_gpt.min_delta_ns =
  193. clockevent_delta2ns(3, &clockevent_gpt);
  194. /* Timer internal resynch latency. */
  195. clockevent_gpt.cpumask = cpu_possible_mask;
  196. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  197. clockevents_register_device(&clockevent_gpt);
  198. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  199. gptimer_id, clkev.rate);
  200. }
  201. /* Clocksource code */
  202. static struct omap_dm_timer clksrc;
  203. static bool use_gptimer_clksrc;
  204. /*
  205. * clocksource
  206. */
  207. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  208. {
  209. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  210. }
  211. static struct clocksource clocksource_gpt = {
  212. .name = "gp_timer",
  213. .rating = 300,
  214. .read = clocksource_read_cycles,
  215. .mask = CLOCKSOURCE_MASK(32),
  216. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  217. };
  218. static u32 notrace dmtimer_read_sched_clock(void)
  219. {
  220. if (clksrc.reserved)
  221. return __omap_dm_timer_read_counter(&clksrc, 1);
  222. return 0;
  223. }
  224. #ifdef CONFIG_OMAP_32K_TIMER
  225. /* Setup free-running counter for clocksource */
  226. static int __init omap2_sync32k_clocksource_init(void)
  227. {
  228. int ret;
  229. struct omap_hwmod *oh;
  230. void __iomem *vbase;
  231. const char *oh_name = "counter_32k";
  232. /*
  233. * First check hwmod data is available for sync32k counter
  234. */
  235. oh = omap_hwmod_lookup(oh_name);
  236. if (!oh || oh->slaves_cnt == 0)
  237. return -ENODEV;
  238. omap_hwmod_setup_one(oh_name);
  239. vbase = omap_hwmod_get_mpu_rt_va(oh);
  240. if (!vbase) {
  241. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  242. return -ENXIO;
  243. }
  244. ret = omap_hwmod_enable(oh);
  245. if (ret) {
  246. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  247. __func__, ret);
  248. return ret;
  249. }
  250. ret = omap_init_clocksource_32k(vbase);
  251. if (ret) {
  252. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  253. __func__, ret);
  254. omap_hwmod_idle(oh);
  255. }
  256. return ret;
  257. }
  258. #else
  259. static inline int omap2_sync32k_clocksource_init(void)
  260. {
  261. return -ENODEV;
  262. }
  263. #endif
  264. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  265. const char *fck_source)
  266. {
  267. int res;
  268. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  269. BUG_ON(res);
  270. __omap_dm_timer_load_start(&clksrc,
  271. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  272. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  273. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  274. pr_err("Could not register clocksource %s\n",
  275. clocksource_gpt.name);
  276. else
  277. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  278. gptimer_id, clksrc.rate);
  279. }
  280. static void __init omap2_clocksource_init(int gptimer_id,
  281. const char *fck_source)
  282. {
  283. /*
  284. * First give preference to kernel parameter configuration
  285. * by user (clocksource="gp_timer").
  286. *
  287. * In case of missing kernel parameter for clocksource,
  288. * first check for availability for 32k-sync timer, in case
  289. * of failure in finding 32k_counter module or registering
  290. * it as clocksource, execution will fallback to gp-timer.
  291. */
  292. if (use_gptimer_clksrc == true)
  293. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  294. else if (omap2_sync32k_clocksource_init())
  295. /* Fall back to gp-timer code */
  296. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  297. }
  298. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  299. /*
  300. * The realtime counter also called master counter, is a free-running
  301. * counter, which is related to real time. It produces the count used
  302. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  303. * at a rate of 6.144 MHz. Because the device operates on different clocks
  304. * in different power modes, the master counter shifts operation between
  305. * clocks, adjusting the increment per clock in hardware accordingly to
  306. * maintain a constant count rate.
  307. */
  308. static void __init realtime_counter_init(void)
  309. {
  310. void __iomem *base;
  311. static struct clk *sys_clk;
  312. unsigned long rate;
  313. unsigned int reg, num, den;
  314. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  315. if (!base) {
  316. pr_err("%s: ioremap failed\n", __func__);
  317. return;
  318. }
  319. sys_clk = clk_get(NULL, "sys_clkin_ck");
  320. if (!sys_clk) {
  321. pr_err("%s: failed to get system clock handle\n", __func__);
  322. iounmap(base);
  323. return;
  324. }
  325. rate = clk_get_rate(sys_clk);
  326. /* Numerator/denumerator values refer TRM Realtime Counter section */
  327. switch (rate) {
  328. case 1200000:
  329. num = 64;
  330. den = 125;
  331. break;
  332. case 1300000:
  333. num = 768;
  334. den = 1625;
  335. break;
  336. case 19200000:
  337. num = 8;
  338. den = 25;
  339. break;
  340. case 2600000:
  341. num = 384;
  342. den = 1625;
  343. break;
  344. case 2700000:
  345. num = 256;
  346. den = 1125;
  347. break;
  348. case 38400000:
  349. default:
  350. /* Program it for 38.4 MHz */
  351. num = 4;
  352. den = 25;
  353. break;
  354. }
  355. /* Program numerator and denumerator registers */
  356. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  357. NUMERATOR_DENUMERATOR_MASK;
  358. reg |= num;
  359. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  360. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  361. NUMERATOR_DENUMERATOR_MASK;
  362. reg |= den;
  363. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  364. iounmap(base);
  365. }
  366. #else
  367. static inline void __init realtime_counter_init(void)
  368. {}
  369. #endif
  370. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  371. clksrc_nr, clksrc_src) \
  372. static void __init omap##name##_timer_init(void) \
  373. { \
  374. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  375. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  376. }
  377. #define OMAP_SYS_TIMER(name) \
  378. struct sys_timer omap##name##_timer = { \
  379. .init = omap##name##_timer_init, \
  380. };
  381. #ifdef CONFIG_ARCH_OMAP2
  382. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  383. OMAP_SYS_TIMER(2)
  384. #endif
  385. #ifdef CONFIG_ARCH_OMAP3
  386. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  387. OMAP_SYS_TIMER(3)
  388. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  389. 2, OMAP3_MPU_SOURCE)
  390. OMAP_SYS_TIMER(3_secure)
  391. #endif
  392. #ifdef CONFIG_SOC_AM33XX
  393. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  394. OMAP_SYS_TIMER(3_am33xx)
  395. #endif
  396. #ifdef CONFIG_ARCH_OMAP4
  397. #ifdef CONFIG_LOCAL_TIMERS
  398. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  399. OMAP44XX_LOCAL_TWD_BASE,
  400. OMAP44XX_IRQ_LOCALTIMER);
  401. #endif
  402. static void __init omap4_timer_init(void)
  403. {
  404. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  405. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  406. #ifdef CONFIG_LOCAL_TIMERS
  407. /* Local timers are not supprted on OMAP4430 ES1.0 */
  408. if (omap_rev() != OMAP4430_REV_ES1_0) {
  409. int err;
  410. err = twd_local_timer_register(&twd_local_timer);
  411. if (err)
  412. pr_err("twd_local_timer_register failed %d\n", err);
  413. }
  414. #endif
  415. }
  416. OMAP_SYS_TIMER(4)
  417. #endif
  418. #ifdef CONFIG_SOC_OMAP5
  419. static void __init omap5_timer_init(void)
  420. {
  421. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  422. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  423. realtime_counter_init();
  424. }
  425. OMAP_SYS_TIMER(5)
  426. #endif
  427. /**
  428. * omap_timer_init - build and register timer device with an
  429. * associated timer hwmod
  430. * @oh: timer hwmod pointer to be used to build timer device
  431. * @user: parameter that can be passed from calling hwmod API
  432. *
  433. * Called by omap_hwmod_for_each_by_class to register each of the timer
  434. * devices present in the system. The number of timer devices is known
  435. * by parsing through the hwmod database for a given class name. At the
  436. * end of function call memory is allocated for timer device and it is
  437. * registered to the framework ready to be proved by the driver.
  438. */
  439. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  440. {
  441. int id;
  442. int ret = 0;
  443. char *name = "omap_timer";
  444. struct dmtimer_platform_data *pdata;
  445. struct platform_device *pdev;
  446. struct omap_timer_capability_dev_attr *timer_dev_attr;
  447. pr_debug("%s: %s\n", __func__, oh->name);
  448. /* on secure device, do not register secure timer */
  449. timer_dev_attr = oh->dev_attr;
  450. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  451. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  452. return ret;
  453. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  454. if (!pdata) {
  455. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  456. return -ENOMEM;
  457. }
  458. /*
  459. * Extract the IDs from name field in hwmod database
  460. * and use the same for constructing ids' for the
  461. * timer devices. In a way, we are avoiding usage of
  462. * static variable witin the function to do the same.
  463. * CAUTION: We have to be careful and make sure the
  464. * name in hwmod database does not change in which case
  465. * we might either make corresponding change here or
  466. * switch back static variable mechanism.
  467. */
  468. sscanf(oh->name, "timer%2d", &id);
  469. if (timer_dev_attr)
  470. pdata->timer_capability = timer_dev_attr->timer_capability;
  471. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  472. NULL, 0, 0);
  473. if (IS_ERR(pdev)) {
  474. pr_err("%s: Can't build omap_device for %s: %s.\n",
  475. __func__, name, oh->name);
  476. ret = -EINVAL;
  477. }
  478. kfree(pdata);
  479. return ret;
  480. }
  481. /**
  482. * omap2_dm_timer_init - top level regular device initialization
  483. *
  484. * Uses dedicated hwmod api to parse through hwmod database for
  485. * given class name and then build and register the timer device.
  486. */
  487. static int __init omap2_dm_timer_init(void)
  488. {
  489. int ret;
  490. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  491. if (unlikely(ret)) {
  492. pr_err("%s: device registration failed.\n", __func__);
  493. return -EINVAL;
  494. }
  495. return 0;
  496. }
  497. arch_initcall(omap2_dm_timer_init);
  498. /**
  499. * omap2_override_clocksource - clocksource override with user configuration
  500. *
  501. * Allows user to override default clocksource, using kernel parameter
  502. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  503. *
  504. * Note that, here we are using same standard kernel parameter "clocksource=",
  505. * and not introducing any OMAP specific interface.
  506. */
  507. static int __init omap2_override_clocksource(char *str)
  508. {
  509. if (!str)
  510. return 0;
  511. /*
  512. * For OMAP architecture, we only have two options
  513. * - sync_32k (default)
  514. * - gp_timer (sys_clk based)
  515. */
  516. if (!strcmp(str, "gp_timer"))
  517. use_gptimer_clksrc = true;
  518. return 0;
  519. }
  520. early_param("clocksource", omap2_override_clocksource);