apic.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/pm.h>
  5. #include <asm/alternative.h>
  6. #include <asm/cpufeature.h>
  7. #include <asm/processor.h>
  8. #include <asm/apicdef.h>
  9. #include <linux/atomic.h>
  10. #include <asm/fixmap.h>
  11. #include <asm/mpspec.h>
  12. #include <asm/system.h>
  13. #include <asm/msr.h>
  14. #define ARCH_APICTIMER_STOPS_ON_C3 1
  15. /*
  16. * Debugging macros
  17. */
  18. #define APIC_QUIET 0
  19. #define APIC_VERBOSE 1
  20. #define APIC_DEBUG 2
  21. /*
  22. * Define the default level of output to be very little
  23. * This can be turned up by using apic=verbose for more
  24. * information and apic=debug for _lots_ of information.
  25. * apic_verbosity is defined in apic.c
  26. */
  27. #define apic_printk(v, s, a...) do { \
  28. if ((v) <= apic_verbosity) \
  29. printk(s, ##a); \
  30. } while (0)
  31. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  32. extern void generic_apic_probe(void);
  33. #else
  34. static inline void generic_apic_probe(void)
  35. {
  36. }
  37. #endif
  38. #ifdef CONFIG_X86_LOCAL_APIC
  39. extern unsigned int apic_verbosity;
  40. extern int local_apic_timer_c2_ok;
  41. extern int disable_apic;
  42. extern unsigned int lapic_timer_frequency;
  43. #ifdef CONFIG_SMP
  44. extern void __inquire_remote_apic(int apicid);
  45. #else /* CONFIG_SMP */
  46. static inline void __inquire_remote_apic(int apicid)
  47. {
  48. }
  49. #endif /* CONFIG_SMP */
  50. static inline void default_inquire_remote_apic(int apicid)
  51. {
  52. if (apic_verbosity >= APIC_DEBUG)
  53. __inquire_remote_apic(apicid);
  54. }
  55. /*
  56. * With 82489DX we can't rely on apic feature bit
  57. * retrieved via cpuid but still have to deal with
  58. * such an apic chip so we assume that SMP configuration
  59. * is found from MP table (64bit case uses ACPI mostly
  60. * which set smp presence flag as well so we are safe
  61. * to use this helper too).
  62. */
  63. static inline bool apic_from_smp_config(void)
  64. {
  65. return smp_found_config && !disable_apic;
  66. }
  67. /*
  68. * Basic functions accessing APICs.
  69. */
  70. #ifdef CONFIG_PARAVIRT
  71. #include <asm/paravirt.h>
  72. #endif
  73. #ifdef CONFIG_X86_64
  74. extern int is_vsmp_box(void);
  75. #else
  76. static inline int is_vsmp_box(void)
  77. {
  78. return 0;
  79. }
  80. #endif
  81. extern void xapic_wait_icr_idle(void);
  82. extern u32 safe_xapic_wait_icr_idle(void);
  83. extern void xapic_icr_write(u32, u32);
  84. extern int setup_profiling_timer(unsigned int);
  85. static inline void native_apic_mem_write(u32 reg, u32 v)
  86. {
  87. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  88. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  89. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  90. ASM_OUTPUT2("0" (v), "m" (*addr)));
  91. }
  92. static inline u32 native_apic_mem_read(u32 reg)
  93. {
  94. return *((volatile u32 *)(APIC_BASE + reg));
  95. }
  96. extern void native_apic_wait_icr_idle(void);
  97. extern u32 native_safe_apic_wait_icr_idle(void);
  98. extern void native_apic_icr_write(u32 low, u32 id);
  99. extern u64 native_apic_icr_read(void);
  100. extern int x2apic_mode;
  101. #ifdef CONFIG_X86_X2APIC
  102. /*
  103. * Make previous memory operations globally visible before
  104. * sending the IPI through x2apic wrmsr. We need a serializing instruction or
  105. * mfence for this.
  106. */
  107. static inline void x2apic_wrmsr_fence(void)
  108. {
  109. asm volatile("mfence" : : : "memory");
  110. }
  111. static inline void native_apic_msr_write(u32 reg, u32 v)
  112. {
  113. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  114. reg == APIC_LVR)
  115. return;
  116. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  117. }
  118. static inline u32 native_apic_msr_read(u32 reg)
  119. {
  120. u64 msr;
  121. if (reg == APIC_DFR)
  122. return -1;
  123. rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
  124. return (u32)msr;
  125. }
  126. static inline void native_x2apic_wait_icr_idle(void)
  127. {
  128. /* no need to wait for icr idle in x2apic */
  129. return;
  130. }
  131. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  132. {
  133. /* no need to wait for icr idle in x2apic */
  134. return 0;
  135. }
  136. static inline void native_x2apic_icr_write(u32 low, u32 id)
  137. {
  138. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  139. }
  140. static inline u64 native_x2apic_icr_read(void)
  141. {
  142. unsigned long val;
  143. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  144. return val;
  145. }
  146. extern int x2apic_phys;
  147. extern int x2apic_preenabled;
  148. extern void check_x2apic(void);
  149. extern void enable_x2apic(void);
  150. extern void x2apic_icr_write(u32 low, u32 id);
  151. static inline int x2apic_enabled(void)
  152. {
  153. u64 msr;
  154. if (!cpu_has_x2apic)
  155. return 0;
  156. rdmsrl(MSR_IA32_APICBASE, msr);
  157. if (msr & X2APIC_ENABLE)
  158. return 1;
  159. return 0;
  160. }
  161. #define x2apic_supported() (cpu_has_x2apic)
  162. static inline void x2apic_force_phys(void)
  163. {
  164. x2apic_phys = 1;
  165. }
  166. #else
  167. static inline void disable_x2apic(void)
  168. {
  169. }
  170. static inline void check_x2apic(void)
  171. {
  172. }
  173. static inline void enable_x2apic(void)
  174. {
  175. }
  176. static inline int x2apic_enabled(void)
  177. {
  178. return 0;
  179. }
  180. static inline void x2apic_force_phys(void)
  181. {
  182. }
  183. #define nox2apic 0
  184. #define x2apic_preenabled 0
  185. #define x2apic_supported() 0
  186. #endif
  187. extern void enable_IR_x2apic(void);
  188. extern int get_physical_broadcast(void);
  189. extern int lapic_get_maxlvt(void);
  190. extern void clear_local_APIC(void);
  191. extern void connect_bsp_APIC(void);
  192. extern void disconnect_bsp_APIC(int virt_wire_setup);
  193. extern void disable_local_APIC(void);
  194. extern void lapic_shutdown(void);
  195. extern int verify_local_APIC(void);
  196. extern void sync_Arb_IDs(void);
  197. extern void init_bsp_APIC(void);
  198. extern void setup_local_APIC(void);
  199. extern void end_local_APIC_setup(void);
  200. extern void bsp_end_local_APIC_setup(void);
  201. extern void init_apic_mappings(void);
  202. void register_lapic_address(unsigned long address);
  203. extern void setup_boot_APIC_clock(void);
  204. extern void setup_secondary_APIC_clock(void);
  205. extern int APIC_init_uniprocessor(void);
  206. extern int apic_force_enable(unsigned long addr);
  207. /*
  208. * On 32bit this is mach-xxx local
  209. */
  210. #ifdef CONFIG_X86_64
  211. extern int apic_is_clustered_box(void);
  212. #else
  213. static inline int apic_is_clustered_box(void)
  214. {
  215. return 0;
  216. }
  217. #endif
  218. extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
  219. #else /* !CONFIG_X86_LOCAL_APIC */
  220. static inline void lapic_shutdown(void) { }
  221. #define local_apic_timer_c2_ok 1
  222. static inline void init_apic_mappings(void) { }
  223. static inline void disable_local_APIC(void) { }
  224. # define setup_boot_APIC_clock x86_init_noop
  225. # define setup_secondary_APIC_clock x86_init_noop
  226. #endif /* !CONFIG_X86_LOCAL_APIC */
  227. #ifdef CONFIG_X86_64
  228. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  229. #else
  230. #endif
  231. /*
  232. * Copyright 2004 James Cleverdon, IBM.
  233. * Subject to the GNU Public License, v.2
  234. *
  235. * Generic APIC sub-arch data struct.
  236. *
  237. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  238. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  239. * James Cleverdon.
  240. */
  241. struct apic {
  242. char *name;
  243. int (*probe)(void);
  244. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  245. int (*apic_id_valid)(int apicid);
  246. int (*apic_id_registered)(void);
  247. u32 irq_delivery_mode;
  248. u32 irq_dest_mode;
  249. const struct cpumask *(*target_cpus)(void);
  250. int disable_esr;
  251. int dest_logical;
  252. unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
  253. unsigned long (*check_apicid_present)(int apicid);
  254. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
  255. void (*init_apic_ldr)(void);
  256. void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
  257. void (*setup_apic_routing)(void);
  258. int (*multi_timer_check)(int apic, int irq);
  259. int (*cpu_present_to_apicid)(int mps_cpu);
  260. void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
  261. void (*setup_portio_remap)(void);
  262. int (*check_phys_apicid_present)(int phys_apicid);
  263. void (*enable_apic_mode)(void);
  264. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  265. /*
  266. * When one of the next two hooks returns 1 the apic
  267. * is switched to this. Essentially they are additional
  268. * probe functions:
  269. */
  270. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  271. unsigned int (*get_apic_id)(unsigned long x);
  272. unsigned long (*set_apic_id)(unsigned int id);
  273. unsigned long apic_id_mask;
  274. unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
  275. unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  276. const struct cpumask *andmask);
  277. /* ipi */
  278. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  279. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  280. int vector);
  281. void (*send_IPI_allbutself)(int vector);
  282. void (*send_IPI_all)(int vector);
  283. void (*send_IPI_self)(int vector);
  284. /* wakeup_secondary_cpu */
  285. int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
  286. int trampoline_phys_low;
  287. int trampoline_phys_high;
  288. void (*wait_for_init_deassert)(atomic_t *deassert);
  289. void (*smp_callin_clear_local_apic)(void);
  290. void (*inquire_remote_apic)(int apicid);
  291. /* apic ops */
  292. u32 (*read)(u32 reg);
  293. void (*write)(u32 reg, u32 v);
  294. u64 (*icr_read)(void);
  295. void (*icr_write)(u32 low, u32 high);
  296. void (*wait_icr_idle)(void);
  297. u32 (*safe_wait_icr_idle)(void);
  298. #ifdef CONFIG_X86_32
  299. /*
  300. * Called very early during boot from get_smp_config(). It should
  301. * return the logical apicid. x86_[bios]_cpu_to_apicid is
  302. * initialized before this function is called.
  303. *
  304. * If logical apicid can't be determined that early, the function
  305. * may return BAD_APICID. Logical apicid will be configured after
  306. * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
  307. * won't be applied properly during early boot in this case.
  308. */
  309. int (*x86_32_early_logical_apicid)(int cpu);
  310. /*
  311. * Optional method called from setup_local_APIC() after logical
  312. * apicid is guaranteed to be known to initialize apicid -> node
  313. * mapping if NUMA initialization hasn't done so already. Don't
  314. * add new users.
  315. */
  316. int (*x86_32_numa_cpu_node)(int cpu);
  317. #endif
  318. };
  319. /*
  320. * Pointer to the local APIC driver in use on this system (there's
  321. * always just one such driver in use - the kernel decides via an
  322. * early probing process which one it picks - and then sticks to it):
  323. */
  324. extern struct apic *apic;
  325. /*
  326. * APIC drivers are probed based on how they are listed in the .apicdrivers
  327. * section. So the order is important and enforced by the ordering
  328. * of different apic driver files in the Makefile.
  329. *
  330. * For the files having two apic drivers, we use apic_drivers()
  331. * to enforce the order with in them.
  332. */
  333. #define apic_driver(sym) \
  334. static struct apic *__apicdrivers_##sym __used \
  335. __aligned(sizeof(struct apic *)) \
  336. __section(.apicdrivers) = { &sym }
  337. #define apic_drivers(sym1, sym2) \
  338. static struct apic *__apicdrivers_##sym1##sym2[2] __used \
  339. __aligned(sizeof(struct apic *)) \
  340. __section(.apicdrivers) = { &sym1, &sym2 }
  341. extern struct apic *__apicdrivers[], *__apicdrivers_end[];
  342. /*
  343. * APIC functionality to boot other CPUs - only used on SMP:
  344. */
  345. #ifdef CONFIG_SMP
  346. extern atomic_t init_deasserted;
  347. extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
  348. #endif
  349. #ifdef CONFIG_X86_LOCAL_APIC
  350. static inline u32 apic_read(u32 reg)
  351. {
  352. return apic->read(reg);
  353. }
  354. static inline void apic_write(u32 reg, u32 val)
  355. {
  356. apic->write(reg, val);
  357. }
  358. static inline u64 apic_icr_read(void)
  359. {
  360. return apic->icr_read();
  361. }
  362. static inline void apic_icr_write(u32 low, u32 high)
  363. {
  364. apic->icr_write(low, high);
  365. }
  366. static inline void apic_wait_icr_idle(void)
  367. {
  368. apic->wait_icr_idle();
  369. }
  370. static inline u32 safe_apic_wait_icr_idle(void)
  371. {
  372. return apic->safe_wait_icr_idle();
  373. }
  374. #else /* CONFIG_X86_LOCAL_APIC */
  375. static inline u32 apic_read(u32 reg) { return 0; }
  376. static inline void apic_write(u32 reg, u32 val) { }
  377. static inline u64 apic_icr_read(void) { return 0; }
  378. static inline void apic_icr_write(u32 low, u32 high) { }
  379. static inline void apic_wait_icr_idle(void) { }
  380. static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
  381. #endif /* CONFIG_X86_LOCAL_APIC */
  382. static inline void ack_APIC_irq(void)
  383. {
  384. /*
  385. * ack_APIC_irq() actually gets compiled as a single instruction
  386. * ... yummie.
  387. */
  388. /* Docs say use 0 for future compatibility */
  389. apic_write(APIC_EOI, 0);
  390. }
  391. static inline unsigned default_get_apic_id(unsigned long x)
  392. {
  393. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  394. if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
  395. return (x >> 24) & 0xFF;
  396. else
  397. return (x >> 24) & 0x0F;
  398. }
  399. /*
  400. * Warm reset vector default position:
  401. */
  402. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  403. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  404. #ifdef CONFIG_X86_64
  405. extern int default_acpi_madt_oem_check(char *, char *);
  406. extern void apic_send_IPI_self(int vector);
  407. DECLARE_PER_CPU(int, x2apic_extra_bits);
  408. extern int default_cpu_present_to_apicid(int mps_cpu);
  409. extern int default_check_phys_apicid_present(int phys_apicid);
  410. #endif
  411. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  412. {
  413. while (!atomic_read(deassert))
  414. cpu_relax();
  415. return;
  416. }
  417. extern void generic_bigsmp_probe(void);
  418. #ifdef CONFIG_X86_LOCAL_APIC
  419. #include <asm/smp.h>
  420. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  421. static inline const struct cpumask *default_target_cpus(void)
  422. {
  423. #ifdef CONFIG_SMP
  424. return cpu_online_mask;
  425. #else
  426. return cpumask_of(0);
  427. #endif
  428. }
  429. DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
  430. static inline unsigned int read_apic_id(void)
  431. {
  432. unsigned int reg;
  433. reg = apic_read(APIC_ID);
  434. return apic->get_apic_id(reg);
  435. }
  436. static inline int default_apic_id_valid(int apicid)
  437. {
  438. return x2apic_mode || (apicid < 255);
  439. }
  440. extern void default_setup_apic_routing(void);
  441. extern struct apic apic_noop;
  442. #ifdef CONFIG_X86_32
  443. static inline int noop_x86_32_early_logical_apicid(int cpu)
  444. {
  445. return BAD_APICID;
  446. }
  447. /*
  448. * Set up the logical destination ID.
  449. *
  450. * Intel recommends to set DFR, LDR and TPR before enabling
  451. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  452. * document number 292116). So here it goes...
  453. */
  454. extern void default_init_apic_ldr(void);
  455. static inline int default_apic_id_registered(void)
  456. {
  457. return physid_isset(read_apic_id(), phys_cpu_present_map);
  458. }
  459. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  460. {
  461. return cpuid_apic >> index_msb;
  462. }
  463. #endif
  464. static inline unsigned int
  465. default_cpu_mask_to_apicid(const struct cpumask *cpumask)
  466. {
  467. return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
  468. }
  469. static inline unsigned int
  470. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  471. const struct cpumask *andmask)
  472. {
  473. unsigned long mask1 = cpumask_bits(cpumask)[0];
  474. unsigned long mask2 = cpumask_bits(andmask)[0];
  475. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  476. return (unsigned int)(mask1 & mask2 & mask3);
  477. }
  478. static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
  479. {
  480. return physid_isset(apicid, *map);
  481. }
  482. static inline unsigned long default_check_apicid_present(int bit)
  483. {
  484. return physid_isset(bit, phys_cpu_present_map);
  485. }
  486. static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
  487. {
  488. *retmap = *phys_map;
  489. }
  490. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  491. {
  492. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  493. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  494. else
  495. return BAD_APICID;
  496. }
  497. static inline int
  498. __default_check_phys_apicid_present(int phys_apicid)
  499. {
  500. return physid_isset(phys_apicid, phys_cpu_present_map);
  501. }
  502. #ifdef CONFIG_X86_32
  503. static inline int default_cpu_present_to_apicid(int mps_cpu)
  504. {
  505. return __default_cpu_present_to_apicid(mps_cpu);
  506. }
  507. static inline int
  508. default_check_phys_apicid_present(int phys_apicid)
  509. {
  510. return __default_check_phys_apicid_present(phys_apicid);
  511. }
  512. #else
  513. extern int default_cpu_present_to_apicid(int mps_cpu);
  514. extern int default_check_phys_apicid_present(int phys_apicid);
  515. #endif
  516. #endif /* CONFIG_X86_LOCAL_APIC */
  517. #endif /* _ASM_X86_APIC_H */