irq.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139
  1. /*
  2. * Low-Level PCI Support for PC -- Routing of Interrupts
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/config.h>
  7. #include <linux/types.h>
  8. #include <linux/kernel.h>
  9. #include <linux/pci.h>
  10. #include <linux/init.h>
  11. #include <linux/slab.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/irq.h>
  14. #include <linux/dmi.h>
  15. #include <asm/io.h>
  16. #include <asm/smp.h>
  17. #include <asm/io_apic.h>
  18. #include <asm/hw_irq.h>
  19. #include <linux/acpi.h>
  20. #include "pci.h"
  21. #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
  22. #define PIRQ_VERSION 0x0100
  23. static int broken_hp_bios_irq9;
  24. static int acer_tm360_irqrouting;
  25. static struct irq_routing_table *pirq_table;
  26. static int pirq_enable_irq(struct pci_dev *dev);
  27. /*
  28. * Never use: 0, 1, 2 (timer, keyboard, and cascade)
  29. * Avoid using: 13, 14 and 15 (FP error and IDE).
  30. * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
  31. */
  32. unsigned int pcibios_irq_mask = 0xfff8;
  33. static int pirq_penalty[16] = {
  34. 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
  35. 0, 0, 0, 0, 1000, 100000, 100000, 100000
  36. };
  37. struct irq_router {
  38. char *name;
  39. u16 vendor, device;
  40. int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
  41. int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
  42. };
  43. struct irq_router_handler {
  44. u16 vendor;
  45. int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
  46. };
  47. int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
  48. /*
  49. * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
  50. */
  51. static struct irq_routing_table * __init pirq_find_routing_table(void)
  52. {
  53. u8 *addr;
  54. struct irq_routing_table *rt;
  55. int i;
  56. u8 sum;
  57. for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
  58. rt = (struct irq_routing_table *) addr;
  59. if (rt->signature != PIRQ_SIGNATURE ||
  60. rt->version != PIRQ_VERSION ||
  61. rt->size % 16 ||
  62. rt->size < sizeof(struct irq_routing_table))
  63. continue;
  64. sum = 0;
  65. for(i=0; i<rt->size; i++)
  66. sum += addr[i];
  67. if (!sum) {
  68. DBG("PCI: Interrupt Routing Table found at 0x%p\n", rt);
  69. return rt;
  70. }
  71. }
  72. return NULL;
  73. }
  74. /*
  75. * If we have a IRQ routing table, use it to search for peer host
  76. * bridges. It's a gross hack, but since there are no other known
  77. * ways how to get a list of buses, we have to go this way.
  78. */
  79. static void __init pirq_peer_trick(void)
  80. {
  81. struct irq_routing_table *rt = pirq_table;
  82. u8 busmap[256];
  83. int i;
  84. struct irq_info *e;
  85. memset(busmap, 0, sizeof(busmap));
  86. for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
  87. e = &rt->slots[i];
  88. #ifdef DEBUG
  89. {
  90. int j;
  91. DBG("%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
  92. for(j=0; j<4; j++)
  93. DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
  94. DBG("\n");
  95. }
  96. #endif
  97. busmap[e->bus] = 1;
  98. }
  99. for(i = 1; i < 256; i++) {
  100. if (!busmap[i] || pci_find_bus(0, i))
  101. continue;
  102. if (pci_scan_bus(i, &pci_root_ops, NULL))
  103. printk(KERN_INFO "PCI: Discovered primary peer bus %02x [IRQ]\n", i);
  104. }
  105. pcibios_last_bus = -1;
  106. }
  107. /*
  108. * Code for querying and setting of IRQ routes on various interrupt routers.
  109. */
  110. void eisa_set_level_irq(unsigned int irq)
  111. {
  112. unsigned char mask = 1 << (irq & 7);
  113. unsigned int port = 0x4d0 + (irq >> 3);
  114. unsigned char val;
  115. static u16 eisa_irq_mask;
  116. if (irq >= 16 || (1 << irq) & eisa_irq_mask)
  117. return;
  118. eisa_irq_mask |= (1 << irq);
  119. printk("PCI: setting IRQ %u as level-triggered\n", irq);
  120. val = inb(port);
  121. if (!(val & mask)) {
  122. DBG(" -> edge");
  123. outb(val | mask, port);
  124. }
  125. }
  126. /*
  127. * Common IRQ routing practice: nybbles in config space,
  128. * offset by some magic constant.
  129. */
  130. static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
  131. {
  132. u8 x;
  133. unsigned reg = offset + (nr >> 1);
  134. pci_read_config_byte(router, reg, &x);
  135. return (nr & 1) ? (x >> 4) : (x & 0xf);
  136. }
  137. static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
  138. {
  139. u8 x;
  140. unsigned reg = offset + (nr >> 1);
  141. pci_read_config_byte(router, reg, &x);
  142. x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
  143. pci_write_config_byte(router, reg, x);
  144. }
  145. /*
  146. * ALI pirq entries are damn ugly, and completely undocumented.
  147. * This has been figured out from pirq tables, and it's not a pretty
  148. * picture.
  149. */
  150. static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  151. {
  152. static unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
  153. return irqmap[read_config_nybble(router, 0x48, pirq-1)];
  154. }
  155. static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  156. {
  157. static unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
  158. unsigned int val = irqmap[irq];
  159. if (val) {
  160. write_config_nybble(router, 0x48, pirq-1, val);
  161. return 1;
  162. }
  163. return 0;
  164. }
  165. /*
  166. * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
  167. * just a pointer to the config space.
  168. */
  169. static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  170. {
  171. u8 x;
  172. pci_read_config_byte(router, pirq, &x);
  173. return (x < 16) ? x : 0;
  174. }
  175. static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  176. {
  177. pci_write_config_byte(router, pirq, irq);
  178. return 1;
  179. }
  180. /*
  181. * The VIA pirq rules are nibble-based, like ALI,
  182. * but without the ugly irq number munging.
  183. * However, PIRQD is in the upper instead of lower 4 bits.
  184. */
  185. static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  186. {
  187. return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
  188. }
  189. static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  190. {
  191. write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
  192. return 1;
  193. }
  194. /*
  195. * The VIA pirq rules are nibble-based, like ALI,
  196. * but without the ugly irq number munging.
  197. * However, for 82C586, nibble map is different .
  198. */
  199. static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  200. {
  201. static unsigned int pirqmap[4] = { 3, 2, 5, 1 };
  202. return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
  203. }
  204. static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  205. {
  206. static unsigned int pirqmap[4] = { 3, 2, 5, 1 };
  207. write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
  208. return 1;
  209. }
  210. /*
  211. * ITE 8330G pirq rules are nibble-based
  212. * FIXME: pirqmap may be { 1, 0, 3, 2 },
  213. * 2+3 are both mapped to irq 9 on my system
  214. */
  215. static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  216. {
  217. static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  218. return read_config_nybble(router,0x43, pirqmap[pirq-1]);
  219. }
  220. static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  221. {
  222. static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  223. write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
  224. return 1;
  225. }
  226. /*
  227. * OPTI: high four bits are nibble pointer..
  228. * I wonder what the low bits do?
  229. */
  230. static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  231. {
  232. return read_config_nybble(router, 0xb8, pirq >> 4);
  233. }
  234. static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  235. {
  236. write_config_nybble(router, 0xb8, pirq >> 4, irq);
  237. return 1;
  238. }
  239. /*
  240. * Cyrix: nibble offset 0x5C
  241. * 0x5C bits 7:4 is INTB bits 3:0 is INTA
  242. * 0x5D bits 7:4 is INTD bits 3:0 is INTC
  243. */
  244. static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  245. {
  246. return read_config_nybble(router, 0x5C, (pirq-1)^1);
  247. }
  248. static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  249. {
  250. write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
  251. return 1;
  252. }
  253. /*
  254. * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
  255. * We have to deal with the following issues here:
  256. * - vendors have different ideas about the meaning of link values
  257. * - some onboard devices (integrated in the chipset) have special
  258. * links and are thus routed differently (i.e. not via PCI INTA-INTD)
  259. * - different revision of the router have a different layout for
  260. * the routing registers, particularly for the onchip devices
  261. *
  262. * For all routing registers the common thing is we have one byte
  263. * per routeable link which is defined as:
  264. * bit 7 IRQ mapping enabled (0) or disabled (1)
  265. * bits [6:4] reserved (sometimes used for onchip devices)
  266. * bits [3:0] IRQ to map to
  267. * allowed: 3-7, 9-12, 14-15
  268. * reserved: 0, 1, 2, 8, 13
  269. *
  270. * The config-space registers located at 0x41/0x42/0x43/0x44 are
  271. * always used to route the normal PCI INT A/B/C/D respectively.
  272. * Apparently there are systems implementing PCI routing table using
  273. * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
  274. * We try our best to handle both link mappings.
  275. *
  276. * Currently (2003-05-21) it appears most SiS chipsets follow the
  277. * definition of routing registers from the SiS-5595 southbridge.
  278. * According to the SiS 5595 datasheets the revision id's of the
  279. * router (ISA-bridge) should be 0x01 or 0xb0.
  280. *
  281. * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
  282. * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
  283. * They seem to work with the current routing code. However there is
  284. * some concern because of the two USB-OHCI HCs (original SiS 5595
  285. * had only one). YMMV.
  286. *
  287. * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
  288. *
  289. * 0x61: IDEIRQ:
  290. * bits [6:5] must be written 01
  291. * bit 4 channel-select primary (0), secondary (1)
  292. *
  293. * 0x62: USBIRQ:
  294. * bit 6 OHCI function disabled (0), enabled (1)
  295. *
  296. * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
  297. *
  298. * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
  299. *
  300. * We support USBIRQ (in addition to INTA-INTD) and keep the
  301. * IDE, ACPI and DAQ routing untouched as set by the BIOS.
  302. *
  303. * Currently the only reported exception is the new SiS 65x chipset
  304. * which includes the SiS 69x southbridge. Here we have the 85C503
  305. * router revision 0x04 and there are changes in the register layout
  306. * mostly related to the different USB HCs with USB 2.0 support.
  307. *
  308. * Onchip routing for router rev-id 0x04 (try-and-error observation)
  309. *
  310. * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
  311. * bit 6-4 are probably unused, not like 5595
  312. */
  313. #define PIRQ_SIS_IRQ_MASK 0x0f
  314. #define PIRQ_SIS_IRQ_DISABLE 0x80
  315. #define PIRQ_SIS_USB_ENABLE 0x40
  316. static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  317. {
  318. u8 x;
  319. int reg;
  320. reg = pirq;
  321. if (reg >= 0x01 && reg <= 0x04)
  322. reg += 0x40;
  323. pci_read_config_byte(router, reg, &x);
  324. return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
  325. }
  326. static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  327. {
  328. u8 x;
  329. int reg;
  330. reg = pirq;
  331. if (reg >= 0x01 && reg <= 0x04)
  332. reg += 0x40;
  333. pci_read_config_byte(router, reg, &x);
  334. x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
  335. x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
  336. pci_write_config_byte(router, reg, x);
  337. return 1;
  338. }
  339. /*
  340. * VLSI: nibble offset 0x74 - educated guess due to routing table and
  341. * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
  342. * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
  343. * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
  344. * for the busbridge to the docking station.
  345. */
  346. static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  347. {
  348. if (pirq > 8) {
  349. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  350. return 0;
  351. }
  352. return read_config_nybble(router, 0x74, pirq-1);
  353. }
  354. static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  355. {
  356. if (pirq > 8) {
  357. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  358. return 0;
  359. }
  360. write_config_nybble(router, 0x74, pirq-1, irq);
  361. return 1;
  362. }
  363. /*
  364. * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
  365. * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
  366. * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
  367. * register is a straight binary coding of desired PIC IRQ (low nibble).
  368. *
  369. * The 'link' value in the PIRQ table is already in the correct format
  370. * for the Index register. There are some special index values:
  371. * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
  372. * and 0x03 for SMBus.
  373. */
  374. static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  375. {
  376. outb_p(pirq, 0xc00);
  377. return inb(0xc01) & 0xf;
  378. }
  379. static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  380. {
  381. outb_p(pirq, 0xc00);
  382. outb_p(irq, 0xc01);
  383. return 1;
  384. }
  385. /* Support for AMD756 PCI IRQ Routing
  386. * Jhon H. Caicedo <jhcaiced@osso.org.co>
  387. * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
  388. * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
  389. * The AMD756 pirq rules are nibble-based
  390. * offset 0x56 0-3 PIRQA 4-7 PIRQB
  391. * offset 0x57 0-3 PIRQC 4-7 PIRQD
  392. */
  393. static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  394. {
  395. u8 irq;
  396. irq = 0;
  397. if (pirq <= 4)
  398. {
  399. irq = read_config_nybble(router, 0x56, pirq - 1);
  400. }
  401. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
  402. dev->vendor, dev->device, pirq, irq);
  403. return irq;
  404. }
  405. static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  406. {
  407. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
  408. dev->vendor, dev->device, pirq, irq);
  409. if (pirq <= 4)
  410. {
  411. write_config_nybble(router, 0x56, pirq - 1, irq);
  412. }
  413. return 1;
  414. }
  415. #ifdef CONFIG_PCI_BIOS
  416. static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  417. {
  418. struct pci_dev *bridge;
  419. int pin = pci_get_interrupt_pin(dev, &bridge);
  420. return pcibios_set_irq_routing(bridge, pin, irq);
  421. }
  422. #endif
  423. static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  424. {
  425. static struct pci_device_id pirq_440gx[] = {
  426. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
  427. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
  428. { },
  429. };
  430. /* 440GX has a proprietary PIRQ router -- don't use it */
  431. if (pci_dev_present(pirq_440gx))
  432. return 0;
  433. switch(device)
  434. {
  435. case PCI_DEVICE_ID_INTEL_82371FB_0:
  436. case PCI_DEVICE_ID_INTEL_82371SB_0:
  437. case PCI_DEVICE_ID_INTEL_82371AB_0:
  438. case PCI_DEVICE_ID_INTEL_82371MX:
  439. case PCI_DEVICE_ID_INTEL_82443MX_0:
  440. case PCI_DEVICE_ID_INTEL_82801AA_0:
  441. case PCI_DEVICE_ID_INTEL_82801AB_0:
  442. case PCI_DEVICE_ID_INTEL_82801BA_0:
  443. case PCI_DEVICE_ID_INTEL_82801BA_10:
  444. case PCI_DEVICE_ID_INTEL_82801CA_0:
  445. case PCI_DEVICE_ID_INTEL_82801CA_12:
  446. case PCI_DEVICE_ID_INTEL_82801DB_0:
  447. case PCI_DEVICE_ID_INTEL_82801E_0:
  448. case PCI_DEVICE_ID_INTEL_82801EB_0:
  449. case PCI_DEVICE_ID_INTEL_ESB_1:
  450. case PCI_DEVICE_ID_INTEL_ICH6_0:
  451. case PCI_DEVICE_ID_INTEL_ICH6_1:
  452. case PCI_DEVICE_ID_INTEL_ICH7_0:
  453. case PCI_DEVICE_ID_INTEL_ICH7_1:
  454. case PCI_DEVICE_ID_INTEL_ICH7_30:
  455. case PCI_DEVICE_ID_INTEL_ICH7_31:
  456. case PCI_DEVICE_ID_INTEL_ESB2_0:
  457. r->name = "PIIX/ICH";
  458. r->get = pirq_piix_get;
  459. r->set = pirq_piix_set;
  460. return 1;
  461. }
  462. return 0;
  463. }
  464. static __init int via_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  465. {
  466. /* FIXME: We should move some of the quirk fixup stuff here */
  467. switch(device)
  468. {
  469. case PCI_DEVICE_ID_VIA_82C586_0:
  470. r->name = "VIA";
  471. r->get = pirq_via586_get;
  472. r->set = pirq_via586_set;
  473. return 1;
  474. case PCI_DEVICE_ID_VIA_82C596:
  475. case PCI_DEVICE_ID_VIA_82C686:
  476. case PCI_DEVICE_ID_VIA_8231:
  477. /* FIXME: add new ones for 8233/5 */
  478. r->name = "VIA";
  479. r->get = pirq_via_get;
  480. r->set = pirq_via_set;
  481. return 1;
  482. }
  483. return 0;
  484. }
  485. static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  486. {
  487. switch(device)
  488. {
  489. case PCI_DEVICE_ID_VLSI_82C534:
  490. r->name = "VLSI 82C534";
  491. r->get = pirq_vlsi_get;
  492. r->set = pirq_vlsi_set;
  493. return 1;
  494. }
  495. return 0;
  496. }
  497. static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  498. {
  499. switch(device)
  500. {
  501. case PCI_DEVICE_ID_SERVERWORKS_OSB4:
  502. case PCI_DEVICE_ID_SERVERWORKS_CSB5:
  503. r->name = "ServerWorks";
  504. r->get = pirq_serverworks_get;
  505. r->set = pirq_serverworks_set;
  506. return 1;
  507. }
  508. return 0;
  509. }
  510. static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  511. {
  512. if (device != PCI_DEVICE_ID_SI_503)
  513. return 0;
  514. r->name = "SIS";
  515. r->get = pirq_sis_get;
  516. r->set = pirq_sis_set;
  517. return 1;
  518. }
  519. static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  520. {
  521. switch(device)
  522. {
  523. case PCI_DEVICE_ID_CYRIX_5520:
  524. r->name = "NatSemi";
  525. r->get = pirq_cyrix_get;
  526. r->set = pirq_cyrix_set;
  527. return 1;
  528. }
  529. return 0;
  530. }
  531. static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  532. {
  533. switch(device)
  534. {
  535. case PCI_DEVICE_ID_OPTI_82C700:
  536. r->name = "OPTI";
  537. r->get = pirq_opti_get;
  538. r->set = pirq_opti_set;
  539. return 1;
  540. }
  541. return 0;
  542. }
  543. static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  544. {
  545. switch(device)
  546. {
  547. case PCI_DEVICE_ID_ITE_IT8330G_0:
  548. r->name = "ITE";
  549. r->get = pirq_ite_get;
  550. r->set = pirq_ite_set;
  551. return 1;
  552. }
  553. return 0;
  554. }
  555. static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  556. {
  557. switch(device)
  558. {
  559. case PCI_DEVICE_ID_AL_M1533:
  560. case PCI_DEVICE_ID_AL_M1563:
  561. printk("PCI: Using ALI IRQ Router\n");
  562. r->name = "ALI";
  563. r->get = pirq_ali_get;
  564. r->set = pirq_ali_set;
  565. return 1;
  566. }
  567. return 0;
  568. }
  569. static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  570. {
  571. switch(device)
  572. {
  573. case PCI_DEVICE_ID_AMD_VIPER_740B:
  574. r->name = "AMD756";
  575. break;
  576. case PCI_DEVICE_ID_AMD_VIPER_7413:
  577. r->name = "AMD766";
  578. break;
  579. case PCI_DEVICE_ID_AMD_VIPER_7443:
  580. r->name = "AMD768";
  581. break;
  582. default:
  583. return 0;
  584. }
  585. r->get = pirq_amd756_get;
  586. r->set = pirq_amd756_set;
  587. return 1;
  588. }
  589. static __initdata struct irq_router_handler pirq_routers[] = {
  590. { PCI_VENDOR_ID_INTEL, intel_router_probe },
  591. { PCI_VENDOR_ID_AL, ali_router_probe },
  592. { PCI_VENDOR_ID_ITE, ite_router_probe },
  593. { PCI_VENDOR_ID_VIA, via_router_probe },
  594. { PCI_VENDOR_ID_OPTI, opti_router_probe },
  595. { PCI_VENDOR_ID_SI, sis_router_probe },
  596. { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
  597. { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
  598. { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
  599. { PCI_VENDOR_ID_AMD, amd_router_probe },
  600. /* Someone with docs needs to add the ATI Radeon IGP */
  601. { 0, NULL }
  602. };
  603. static struct irq_router pirq_router;
  604. static struct pci_dev *pirq_router_dev;
  605. /*
  606. * FIXME: should we have an option to say "generic for
  607. * chipset" ?
  608. */
  609. static void __init pirq_find_router(struct irq_router *r)
  610. {
  611. struct irq_routing_table *rt = pirq_table;
  612. struct irq_router_handler *h;
  613. #ifdef CONFIG_PCI_BIOS
  614. if (!rt->signature) {
  615. printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
  616. r->set = pirq_bios_set;
  617. r->name = "BIOS";
  618. return;
  619. }
  620. #endif
  621. /* Default unless a driver reloads it */
  622. r->name = "default";
  623. r->get = NULL;
  624. r->set = NULL;
  625. DBG("PCI: Attempting to find IRQ router for %04x:%04x\n",
  626. rt->rtr_vendor, rt->rtr_device);
  627. pirq_router_dev = pci_find_slot(rt->rtr_bus, rt->rtr_devfn);
  628. if (!pirq_router_dev) {
  629. DBG("PCI: Interrupt router not found at %02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
  630. return;
  631. }
  632. for( h = pirq_routers; h->vendor; h++) {
  633. /* First look for a router match */
  634. if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
  635. break;
  636. /* Fall back to a device match */
  637. if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
  638. break;
  639. }
  640. printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
  641. pirq_router.name,
  642. pirq_router_dev->vendor,
  643. pirq_router_dev->device,
  644. pci_name(pirq_router_dev));
  645. }
  646. static struct irq_info *pirq_get_info(struct pci_dev *dev)
  647. {
  648. struct irq_routing_table *rt = pirq_table;
  649. int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
  650. struct irq_info *info;
  651. for (info = rt->slots; entries--; info++)
  652. if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
  653. return info;
  654. return NULL;
  655. }
  656. static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
  657. {
  658. u8 pin;
  659. struct irq_info *info;
  660. int i, pirq, newirq;
  661. int irq = 0;
  662. u32 mask;
  663. struct irq_router *r = &pirq_router;
  664. struct pci_dev *dev2 = NULL;
  665. char *msg = NULL;
  666. /* Find IRQ pin */
  667. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  668. if (!pin) {
  669. DBG(" -> no interrupt pin\n");
  670. return 0;
  671. }
  672. pin = pin - 1;
  673. /* Find IRQ routing entry */
  674. if (!pirq_table)
  675. return 0;
  676. DBG("IRQ for %s[%c]", pci_name(dev), 'A' + pin);
  677. info = pirq_get_info(dev);
  678. if (!info) {
  679. DBG(" -> not found in routing table\n");
  680. return 0;
  681. }
  682. pirq = info->irq[pin].link;
  683. mask = info->irq[pin].bitmap;
  684. if (!pirq) {
  685. DBG(" -> not routed\n");
  686. return 0;
  687. }
  688. DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
  689. mask &= pcibios_irq_mask;
  690. /* Work around broken HP Pavilion Notebooks which assign USB to
  691. IRQ 9 even though it is actually wired to IRQ 11 */
  692. if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
  693. dev->irq = 11;
  694. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  695. r->set(pirq_router_dev, dev, pirq, 11);
  696. }
  697. /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
  698. if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
  699. pirq = 0x68;
  700. mask = 0x400;
  701. dev->irq = r->get(pirq_router_dev, dev, pirq);
  702. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  703. }
  704. /*
  705. * Find the best IRQ to assign: use the one
  706. * reported by the device if possible.
  707. */
  708. newirq = dev->irq;
  709. if (!((1 << newirq) & mask)) {
  710. if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
  711. else printk(KERN_WARNING "PCI: IRQ %i for device %s doesn't match PIRQ mask - try pci=usepirqmask\n", newirq, pci_name(dev));
  712. }
  713. if (!newirq && assign) {
  714. for (i = 0; i < 16; i++) {
  715. if (!(mask & (1 << i)))
  716. continue;
  717. if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, SA_SHIRQ))
  718. newirq = i;
  719. }
  720. }
  721. DBG(" -> newirq=%d", newirq);
  722. /* Check if it is hardcoded */
  723. if ((pirq & 0xf0) == 0xf0) {
  724. irq = pirq & 0xf;
  725. DBG(" -> hardcoded IRQ %d\n", irq);
  726. msg = "Hardcoded";
  727. } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
  728. ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
  729. DBG(" -> got IRQ %d\n", irq);
  730. msg = "Found";
  731. } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
  732. DBG(" -> assigning IRQ %d", newirq);
  733. if (r->set(pirq_router_dev, dev, pirq, newirq)) {
  734. eisa_set_level_irq(newirq);
  735. DBG(" ... OK\n");
  736. msg = "Assigned";
  737. irq = newirq;
  738. }
  739. }
  740. if (!irq) {
  741. DBG(" ... failed\n");
  742. if (newirq && mask == (1 << newirq)) {
  743. msg = "Guessed";
  744. irq = newirq;
  745. } else
  746. return 0;
  747. }
  748. printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
  749. /* Update IRQ for all devices with the same pirq value */
  750. while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
  751. pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
  752. if (!pin)
  753. continue;
  754. pin--;
  755. info = pirq_get_info(dev2);
  756. if (!info)
  757. continue;
  758. if (info->irq[pin].link == pirq) {
  759. /* We refuse to override the dev->irq information. Give a warning! */
  760. if ( dev2->irq && dev2->irq != irq && \
  761. (!(pci_probe & PCI_USE_PIRQ_MASK) || \
  762. ((1 << dev2->irq) & mask)) ) {
  763. #ifndef CONFIG_PCI_MSI
  764. printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
  765. pci_name(dev2), dev2->irq, irq);
  766. #endif
  767. continue;
  768. }
  769. dev2->irq = irq;
  770. pirq_penalty[irq]++;
  771. if (dev != dev2)
  772. printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
  773. }
  774. }
  775. return 1;
  776. }
  777. static void __init pcibios_fixup_irqs(void)
  778. {
  779. struct pci_dev *dev = NULL;
  780. u8 pin;
  781. DBG("PCI: IRQ fixup\n");
  782. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  783. /*
  784. * If the BIOS has set an out of range IRQ number, just ignore it.
  785. * Also keep track of which IRQ's are already in use.
  786. */
  787. if (dev->irq >= 16) {
  788. DBG("%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
  789. dev->irq = 0;
  790. }
  791. /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
  792. if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
  793. pirq_penalty[dev->irq] = 0;
  794. pirq_penalty[dev->irq]++;
  795. }
  796. dev = NULL;
  797. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  798. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  799. #ifdef CONFIG_X86_IO_APIC
  800. /*
  801. * Recalculate IRQ numbers if we use the I/O APIC.
  802. */
  803. if (io_apic_assign_pci_irqs)
  804. {
  805. int irq;
  806. if (pin) {
  807. pin--; /* interrupt pins are numbered starting from 1 */
  808. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  809. /*
  810. * Busses behind bridges are typically not listed in the MP-table.
  811. * In this case we have to look up the IRQ based on the parent bus,
  812. * parent slot, and pin number. The SMP code detects such bridged
  813. * busses itself so we should get into this branch reliably.
  814. */
  815. if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  816. struct pci_dev * bridge = dev->bus->self;
  817. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  818. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  819. PCI_SLOT(bridge->devfn), pin);
  820. if (irq >= 0)
  821. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  822. pci_name(bridge), 'A' + pin, irq);
  823. }
  824. if (irq >= 0) {
  825. if (use_pci_vector() &&
  826. !platform_legacy_irq(irq))
  827. irq = IO_APIC_VECTOR(irq);
  828. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  829. pci_name(dev), 'A' + pin, irq);
  830. dev->irq = irq;
  831. }
  832. }
  833. }
  834. #endif
  835. /*
  836. * Still no IRQ? Try to lookup one...
  837. */
  838. if (pin && !dev->irq)
  839. pcibios_lookup_irq(dev, 0);
  840. }
  841. }
  842. /*
  843. * Work around broken HP Pavilion Notebooks which assign USB to
  844. * IRQ 9 even though it is actually wired to IRQ 11
  845. */
  846. static int __init fix_broken_hp_bios_irq9(struct dmi_system_id *d)
  847. {
  848. if (!broken_hp_bios_irq9) {
  849. broken_hp_bios_irq9 = 1;
  850. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  851. }
  852. return 0;
  853. }
  854. /*
  855. * Work around broken Acer TravelMate 360 Notebooks which assign
  856. * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
  857. */
  858. static int __init fix_acer_tm360_irqrouting(struct dmi_system_id *d)
  859. {
  860. if (!acer_tm360_irqrouting) {
  861. acer_tm360_irqrouting = 1;
  862. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  863. }
  864. return 0;
  865. }
  866. static struct dmi_system_id __initdata pciirq_dmi_table[] = {
  867. {
  868. .callback = fix_broken_hp_bios_irq9,
  869. .ident = "HP Pavilion N5400 Series Laptop",
  870. .matches = {
  871. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  872. DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
  873. DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
  874. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  875. },
  876. },
  877. {
  878. .callback = fix_acer_tm360_irqrouting,
  879. .ident = "Acer TravelMate 36x Laptop",
  880. .matches = {
  881. DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
  882. DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
  883. },
  884. },
  885. { }
  886. };
  887. static int __init pcibios_irq_init(void)
  888. {
  889. DBG("PCI: IRQ init\n");
  890. if (pcibios_enable_irq || raw_pci_ops == NULL)
  891. return 0;
  892. dmi_check_system(pciirq_dmi_table);
  893. pirq_table = pirq_find_routing_table();
  894. #ifdef CONFIG_PCI_BIOS
  895. if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
  896. pirq_table = pcibios_get_irq_routing_table();
  897. #endif
  898. if (pirq_table) {
  899. pirq_peer_trick();
  900. pirq_find_router(&pirq_router);
  901. if (pirq_table->exclusive_irqs) {
  902. int i;
  903. for (i=0; i<16; i++)
  904. if (!(pirq_table->exclusive_irqs & (1 << i)))
  905. pirq_penalty[i] += 100;
  906. }
  907. /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
  908. if (io_apic_assign_pci_irqs)
  909. pirq_table = NULL;
  910. }
  911. pcibios_enable_irq = pirq_enable_irq;
  912. pcibios_fixup_irqs();
  913. return 0;
  914. }
  915. subsys_initcall(pcibios_irq_init);
  916. static void pirq_penalize_isa_irq(int irq)
  917. {
  918. /*
  919. * If any ISAPnP device reports an IRQ in its list of possible
  920. * IRQ's, we try to avoid assigning it to PCI devices.
  921. */
  922. if (irq < 16)
  923. pirq_penalty[irq] += 100;
  924. }
  925. void pcibios_penalize_isa_irq(int irq)
  926. {
  927. #ifdef CONFIG_ACPI_PCI
  928. if (!acpi_noirq)
  929. acpi_penalize_isa_irq(irq);
  930. else
  931. #endif
  932. pirq_penalize_isa_irq(irq);
  933. }
  934. static int pirq_enable_irq(struct pci_dev *dev)
  935. {
  936. u8 pin;
  937. struct pci_dev *temp_dev;
  938. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  939. if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
  940. char *msg = "";
  941. pin--; /* interrupt pins are numbered starting from 1 */
  942. if (io_apic_assign_pci_irqs) {
  943. int irq;
  944. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  945. /*
  946. * Busses behind bridges are typically not listed in the MP-table.
  947. * In this case we have to look up the IRQ based on the parent bus,
  948. * parent slot, and pin number. The SMP code detects such bridged
  949. * busses itself so we should get into this branch reliably.
  950. */
  951. temp_dev = dev;
  952. while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  953. struct pci_dev * bridge = dev->bus->self;
  954. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  955. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  956. PCI_SLOT(bridge->devfn), pin);
  957. if (irq >= 0)
  958. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  959. pci_name(bridge), 'A' + pin, irq);
  960. dev = bridge;
  961. }
  962. dev = temp_dev;
  963. if (irq >= 0) {
  964. #ifdef CONFIG_PCI_MSI
  965. if (!platform_legacy_irq(irq))
  966. irq = IO_APIC_VECTOR(irq);
  967. #endif
  968. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  969. pci_name(dev), 'A' + pin, irq);
  970. dev->irq = irq;
  971. return 0;
  972. } else
  973. msg = " Probably buggy MP table.";
  974. } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
  975. msg = "";
  976. else
  977. msg = " Please try using pci=biosirq.";
  978. /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
  979. if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
  980. return 0;
  981. printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
  982. 'A' + pin, pci_name(dev), msg);
  983. }
  984. return 0;
  985. }
  986. int pci_vector_resources(int last, int nr_released)
  987. {
  988. int count = nr_released;
  989. int next = last;
  990. int offset = (last % 8);
  991. while (next < FIRST_SYSTEM_VECTOR) {
  992. next += 8;
  993. #ifdef CONFIG_X86_64
  994. if (next == IA32_SYSCALL_VECTOR)
  995. continue;
  996. #else
  997. if (next == SYSCALL_VECTOR)
  998. continue;
  999. #endif
  1000. count++;
  1001. if (next >= FIRST_SYSTEM_VECTOR) {
  1002. if (offset%8) {
  1003. next = FIRST_DEVICE_VECTOR + offset;
  1004. offset++;
  1005. continue;
  1006. }
  1007. count--;
  1008. }
  1009. }
  1010. return count;
  1011. }