dmtimer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * OMAP2 support by Juha Yrjola
  8. * API improvements and OMAP2 clock framework support by Timo Teras
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/init.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/errno.h>
  31. #include <linux/list.h>
  32. #include <linux/clk.h>
  33. #include <linux/delay.h>
  34. #include <asm/hardware.h>
  35. #include <asm/arch/dmtimer.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/irqs.h>
  38. /* register offsets */
  39. #define OMAP_TIMER_ID_REG 0x00
  40. #define OMAP_TIMER_OCP_CFG_REG 0x10
  41. #define OMAP_TIMER_SYS_STAT_REG 0x14
  42. #define OMAP_TIMER_STAT_REG 0x18
  43. #define OMAP_TIMER_INT_EN_REG 0x1c
  44. #define OMAP_TIMER_WAKEUP_EN_REG 0x20
  45. #define OMAP_TIMER_CTRL_REG 0x24
  46. #define OMAP_TIMER_COUNTER_REG 0x28
  47. #define OMAP_TIMER_LOAD_REG 0x2c
  48. #define OMAP_TIMER_TRIGGER_REG 0x30
  49. #define OMAP_TIMER_WRITE_PEND_REG 0x34
  50. #define OMAP_TIMER_MATCH_REG 0x38
  51. #define OMAP_TIMER_CAPTURE_REG 0x3c
  52. #define OMAP_TIMER_IF_CTRL_REG 0x40
  53. /* timer control reg bits */
  54. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  55. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  56. #define OMAP_TIMER_CTRL_PT (1 << 12)
  57. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  58. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  59. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  60. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  61. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  62. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  63. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* how much to shift the prescaler value */
  64. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  65. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  66. struct omap_dm_timer {
  67. unsigned long phys_base;
  68. int irq;
  69. #ifdef CONFIG_ARCH_OMAP2
  70. struct clk *iclk, *fclk;
  71. #endif
  72. void __iomem *io_base;
  73. unsigned reserved:1;
  74. };
  75. #ifdef CONFIG_ARCH_OMAP1
  76. #define omap_dm_clk_enable(x)
  77. #define omap_dm_clk_disable(x)
  78. static struct omap_dm_timer dm_timers[] = {
  79. { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
  80. { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
  81. { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
  82. { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
  83. { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
  84. { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
  85. { .phys_base = 0xfffb4400, .irq = INT_1610_GPTIMER7 },
  86. { .phys_base = 0xfffb4c00, .irq = INT_1610_GPTIMER8 },
  87. };
  88. #elif defined(CONFIG_ARCH_OMAP2)
  89. #define omap_dm_clk_enable(x) clk_enable(x)
  90. #define omap_dm_clk_disable(x) clk_disable(x)
  91. static struct omap_dm_timer dm_timers[] = {
  92. { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
  93. { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
  94. { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
  95. { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
  96. { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
  97. { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
  98. { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
  99. { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
  100. { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
  101. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  102. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  103. { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
  104. };
  105. static const char *dm_source_names[] = {
  106. "sys_ck",
  107. "func_32k_ck",
  108. "alt_ck"
  109. };
  110. static struct clk *dm_source_clocks[3];
  111. #else
  112. #error OMAP architecture not supported!
  113. #endif
  114. static const int dm_timer_count = ARRAY_SIZE(dm_timers);
  115. static spinlock_t dm_timer_lock;
  116. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, int reg)
  117. {
  118. return readl(timer->io_base + reg);
  119. }
  120. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, int reg, u32 value)
  121. {
  122. writel(value, timer->io_base + reg);
  123. while (omap_dm_timer_read_reg(timer, OMAP_TIMER_WRITE_PEND_REG))
  124. ;
  125. }
  126. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  127. {
  128. int c;
  129. c = 0;
  130. while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
  131. c++;
  132. if (c > 100000) {
  133. printk(KERN_ERR "Timer failed to reset\n");
  134. return;
  135. }
  136. }
  137. }
  138. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  139. {
  140. u32 l;
  141. if (timer != &dm_timers[0]) {
  142. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  143. omap_dm_timer_wait_for_reset(timer);
  144. }
  145. omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_SYS_CLK);
  146. /* Set to smart-idle mode */
  147. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
  148. l |= 0x02 << 3;
  149. omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
  150. }
  151. static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
  152. {
  153. omap_dm_clk_enable(timer->fclk);
  154. omap_dm_clk_enable(timer->iclk);
  155. omap_dm_timer_reset(timer);
  156. /* Leave iclk enabled for GPT1 as it is needed for the
  157. * system timer to work properly. */
  158. if (timer != &dm_timers[0])
  159. omap_dm_clk_disable(timer->iclk);
  160. }
  161. struct omap_dm_timer *omap_dm_timer_request(void)
  162. {
  163. struct omap_dm_timer *timer = NULL;
  164. unsigned long flags;
  165. int i;
  166. spin_lock_irqsave(&dm_timer_lock, flags);
  167. for (i = 0; i < dm_timer_count; i++) {
  168. if (dm_timers[i].reserved)
  169. continue;
  170. timer = &dm_timers[i];
  171. timer->reserved = 1;
  172. break;
  173. }
  174. spin_unlock_irqrestore(&dm_timer_lock, flags);
  175. if (timer != NULL)
  176. omap_dm_timer_prepare(timer);
  177. return timer;
  178. }
  179. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  180. {
  181. struct omap_dm_timer *timer;
  182. unsigned long flags;
  183. spin_lock_irqsave(&dm_timer_lock, flags);
  184. if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
  185. spin_unlock_irqrestore(&dm_timer_lock, flags);
  186. printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
  187. __FILE__, __LINE__, __FUNCTION__, id);
  188. dump_stack();
  189. return NULL;
  190. }
  191. timer = &dm_timers[id-1];
  192. timer->reserved = 1;
  193. spin_unlock_irqrestore(&dm_timer_lock, flags);
  194. omap_dm_timer_prepare(timer);
  195. return timer;
  196. }
  197. void omap_dm_timer_free(struct omap_dm_timer *timer)
  198. {
  199. omap_dm_clk_enable(timer->iclk);
  200. omap_dm_timer_reset(timer);
  201. omap_dm_clk_disable(timer->iclk);
  202. if (timer == &dm_timers[0])
  203. omap_dm_clk_disable(timer->iclk);
  204. omap_dm_clk_disable(timer->fclk);
  205. WARN_ON(!timer->reserved);
  206. timer->reserved = 0;
  207. }
  208. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  209. {
  210. return timer->irq;
  211. }
  212. #if defined(CONFIG_ARCH_OMAP1)
  213. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  214. {
  215. BUG();
  216. }
  217. /**
  218. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  219. * @inputmask: current value of idlect mask
  220. */
  221. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  222. {
  223. int i;
  224. /* If ARMXOR cannot be idled this function call is unnecessary */
  225. if (!(inputmask & (1 << 1)))
  226. return inputmask;
  227. /* If any active timer is using ARMXOR return modified mask */
  228. for (i = 0; i < dm_timer_count; i++) {
  229. u32 l;
  230. l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
  231. if (l & OMAP_TIMER_CTRL_ST) {
  232. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  233. inputmask &= ~(1 << 1);
  234. else
  235. inputmask &= ~(1 << 2);
  236. }
  237. }
  238. return inputmask;
  239. }
  240. #elif defined(CONFIG_ARCH_OMAP2)
  241. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  242. {
  243. return timer->fclk;
  244. }
  245. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  246. {
  247. BUG();
  248. }
  249. #endif
  250. void omap_dm_timer_trigger(struct omap_dm_timer *timer)
  251. {
  252. omap_dm_clk_enable(timer->iclk);
  253. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  254. omap_dm_clk_disable(timer->iclk);
  255. }
  256. void omap_dm_timer_start(struct omap_dm_timer *timer)
  257. {
  258. u32 l;
  259. omap_dm_clk_enable(timer->iclk);
  260. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  261. if (!(l & OMAP_TIMER_CTRL_ST)) {
  262. l |= OMAP_TIMER_CTRL_ST;
  263. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  264. }
  265. omap_dm_clk_disable(timer->iclk);
  266. }
  267. void omap_dm_timer_stop(struct omap_dm_timer *timer)
  268. {
  269. u32 l;
  270. omap_dm_clk_enable(timer->iclk);
  271. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  272. if (l & OMAP_TIMER_CTRL_ST) {
  273. l &= ~0x1;
  274. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  275. }
  276. omap_dm_clk_disable(timer->iclk);
  277. }
  278. #ifdef CONFIG_ARCH_OMAP1
  279. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  280. {
  281. int n = (timer - dm_timers) << 1;
  282. u32 l;
  283. l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
  284. l |= source << n;
  285. omap_writel(l, MOD_CONF_CTRL_1);
  286. }
  287. #else
  288. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  289. {
  290. if (source < 0 || source >= 3)
  291. return;
  292. clk_disable(timer->fclk);
  293. clk_set_parent(timer->fclk, dm_source_clocks[source]);
  294. clk_enable(timer->fclk);
  295. /* When the functional clock disappears, too quick writes seem to
  296. * cause an abort. */
  297. __delay(15000);
  298. }
  299. #endif
  300. void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  301. unsigned int load)
  302. {
  303. u32 l;
  304. omap_dm_clk_enable(timer->iclk);
  305. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  306. if (autoreload)
  307. l |= OMAP_TIMER_CTRL_AR;
  308. else
  309. l &= ~OMAP_TIMER_CTRL_AR;
  310. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  311. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  312. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  313. omap_dm_clk_disable(timer->iclk);
  314. }
  315. void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  316. unsigned int match)
  317. {
  318. u32 l;
  319. omap_dm_clk_enable(timer->iclk);
  320. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  321. if (enable)
  322. l |= OMAP_TIMER_CTRL_CE;
  323. else
  324. l &= ~OMAP_TIMER_CTRL_CE;
  325. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  326. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  327. omap_dm_clk_disable(timer->iclk);
  328. }
  329. void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  330. int toggle, int trigger)
  331. {
  332. u32 l;
  333. omap_dm_clk_enable(timer->iclk);
  334. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  335. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  336. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  337. if (def_on)
  338. l |= OMAP_TIMER_CTRL_SCPWM;
  339. if (toggle)
  340. l |= OMAP_TIMER_CTRL_PT;
  341. l |= trigger << 10;
  342. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  343. omap_dm_clk_disable(timer->iclk);
  344. }
  345. void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  346. {
  347. u32 l;
  348. omap_dm_clk_enable(timer->iclk);
  349. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  350. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  351. if (prescaler >= 0x00 && prescaler <= 0x07) {
  352. l |= OMAP_TIMER_CTRL_PRE;
  353. l |= prescaler << 2;
  354. }
  355. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  356. omap_dm_clk_disable(timer->iclk);
  357. }
  358. void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  359. unsigned int value)
  360. {
  361. omap_dm_clk_enable(timer->iclk);
  362. omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
  363. omap_dm_clk_disable(timer->iclk);
  364. }
  365. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  366. {
  367. unsigned int l;
  368. omap_dm_clk_enable(timer->iclk);
  369. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
  370. omap_dm_clk_disable(timer->iclk);
  371. return l;
  372. }
  373. void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  374. {
  375. omap_dm_clk_enable(timer->iclk);
  376. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
  377. omap_dm_clk_disable(timer->iclk);
  378. }
  379. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  380. {
  381. unsigned int l;
  382. omap_dm_clk_enable(timer->iclk);
  383. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
  384. omap_dm_clk_disable(timer->iclk);
  385. return l;
  386. }
  387. void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  388. {
  389. omap_dm_clk_enable(timer->iclk);
  390. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  391. omap_dm_clk_disable(timer->iclk);
  392. }
  393. int omap_dm_timers_active(void)
  394. {
  395. int i;
  396. for (i = 0; i < dm_timer_count; i++) {
  397. struct omap_dm_timer *timer;
  398. timer = &dm_timers[i];
  399. omap_dm_clk_enable(timer->iclk);
  400. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  401. OMAP_TIMER_CTRL_ST) {
  402. omap_dm_clk_disable(timer->iclk);
  403. return 1;
  404. }
  405. omap_dm_clk_disable(timer->iclk);
  406. }
  407. return 0;
  408. }
  409. int omap_dm_timer_init(void)
  410. {
  411. struct omap_dm_timer *timer;
  412. int i;
  413. if (!(cpu_is_omap16xx() || cpu_is_omap24xx()))
  414. return -ENODEV;
  415. spin_lock_init(&dm_timer_lock);
  416. #ifdef CONFIG_ARCH_OMAP2
  417. for (i = 0; i < ARRAY_SIZE(dm_source_names); i++) {
  418. dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
  419. BUG_ON(dm_source_clocks[i] == NULL);
  420. }
  421. #endif
  422. for (i = 0; i < dm_timer_count; i++) {
  423. #ifdef CONFIG_ARCH_OMAP2
  424. char clk_name[16];
  425. #endif
  426. timer = &dm_timers[i];
  427. timer->io_base = (void __iomem *) io_p2v(timer->phys_base);
  428. #ifdef CONFIG_ARCH_OMAP2
  429. sprintf(clk_name, "gpt%d_ick", i + 1);
  430. timer->iclk = clk_get(NULL, clk_name);
  431. sprintf(clk_name, "gpt%d_fck", i + 1);
  432. timer->fclk = clk_get(NULL, clk_name);
  433. #endif
  434. }
  435. return 0;
  436. }