da8xx-fb.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define PALETTE_SIZE 256
  120. #define CLK_MIN_DIV 2
  121. #define CLK_MAX_DIV 255
  122. static void __iomem *da8xx_fb_reg_base;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. struct device *dev;
  137. resource_size_t p_palette_base;
  138. unsigned char *v_palette_base;
  139. dma_addr_t vram_phys;
  140. unsigned long vram_size;
  141. void *vram_virt;
  142. unsigned int dma_start;
  143. unsigned int dma_end;
  144. struct clk *lcdc_clk;
  145. int irq;
  146. unsigned int palette_sz;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. #endif
  160. unsigned int lcdc_clk_rate;
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = KHZ2PICOS(4607),
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT |
  191. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  192. },
  193. /* Sharp LK043T1DG01 */
  194. [1] = {
  195. .name = "Sharp_LK043T1DG01",
  196. .xres = 480,
  197. .yres = 272,
  198. .pixclock = KHZ2PICOS(7833),
  199. .left_margin = 2,
  200. .right_margin = 2,
  201. .upper_margin = 2,
  202. .lower_margin = 2,
  203. .hsync_len = 41,
  204. .vsync_len = 10,
  205. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  206. .flag = 0,
  207. },
  208. [2] = {
  209. /* Hitachi SP10Q010 */
  210. .name = "SP10Q010",
  211. .xres = 320,
  212. .yres = 240,
  213. .pixclock = KHZ2PICOS(7833),
  214. .left_margin = 10,
  215. .right_margin = 10,
  216. .upper_margin = 10,
  217. .lower_margin = 10,
  218. .hsync_len = 10,
  219. .vsync_len = 10,
  220. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  221. .flag = 0,
  222. },
  223. };
  224. static bool da8xx_fb_is_raster_enabled(void)
  225. {
  226. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  227. }
  228. /* Enable the Raster Engine of the LCD Controller */
  229. static void lcd_enable_raster(void)
  230. {
  231. u32 reg;
  232. /* Put LCDC in reset for several cycles */
  233. if (lcd_revision == LCD_VERSION_2)
  234. /* Write 1 to reset LCDC */
  235. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  236. mdelay(1);
  237. /* Bring LCDC out of reset */
  238. if (lcd_revision == LCD_VERSION_2)
  239. lcdc_write(0, LCD_CLK_RESET_REG);
  240. mdelay(1);
  241. /* Above reset sequence doesnot reset register context */
  242. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  243. if (!(reg & LCD_RASTER_ENABLE))
  244. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  245. }
  246. /* Disable the Raster Engine of the LCD Controller */
  247. static void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
  248. {
  249. u32 reg;
  250. int ret;
  251. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  252. if (reg & LCD_RASTER_ENABLE)
  253. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  254. else
  255. /* return if already disabled */
  256. return;
  257. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  258. (lcd_revision == LCD_VERSION_2)) {
  259. frame_done_flag = 0;
  260. ret = wait_event_interruptible_timeout(frame_done_wq,
  261. frame_done_flag != 0,
  262. msecs_to_jiffies(50));
  263. if (ret == 0)
  264. pr_err("LCD Controller timed out\n");
  265. }
  266. }
  267. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  268. {
  269. u32 start;
  270. u32 end;
  271. u32 reg_ras;
  272. u32 reg_dma;
  273. u32 reg_int;
  274. /* init reg to clear PLM (loading mode) fields */
  275. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  276. reg_ras &= ~(3 << 20);
  277. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  278. if (load_mode == LOAD_DATA) {
  279. start = par->dma_start;
  280. end = par->dma_end;
  281. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  282. if (lcd_revision == LCD_VERSION_1) {
  283. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  284. } else {
  285. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  286. LCD_V2_END_OF_FRAME0_INT_ENA |
  287. LCD_V2_END_OF_FRAME1_INT_ENA |
  288. LCD_FRAME_DONE | LCD_SYNC_LOST;
  289. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  290. }
  291. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  292. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  293. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  294. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  295. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  296. } else if (load_mode == LOAD_PALETTE) {
  297. start = par->p_palette_base;
  298. end = start + par->palette_sz - 1;
  299. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  300. if (lcd_revision == LCD_VERSION_1) {
  301. reg_ras |= LCD_V1_PL_INT_ENA;
  302. } else {
  303. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  304. LCD_V2_PL_INT_ENA;
  305. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  306. }
  307. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  308. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  309. }
  310. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  311. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  312. /*
  313. * The Raster enable bit must be set after all other control fields are
  314. * set.
  315. */
  316. lcd_enable_raster();
  317. }
  318. /* Configure the Burst Size and fifo threhold of DMA */
  319. static int lcd_cfg_dma(int burst_size, int fifo_th)
  320. {
  321. u32 reg;
  322. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  323. switch (burst_size) {
  324. case 1:
  325. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  326. break;
  327. case 2:
  328. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  329. break;
  330. case 4:
  331. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  332. break;
  333. case 8:
  334. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  335. break;
  336. case 16:
  337. default:
  338. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  339. break;
  340. }
  341. reg |= (fifo_th << 8);
  342. lcdc_write(reg, LCD_DMA_CTRL_REG);
  343. return 0;
  344. }
  345. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  346. {
  347. u32 reg;
  348. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  349. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  350. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  351. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  352. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  353. }
  354. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  355. int front_porch)
  356. {
  357. u32 reg;
  358. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  359. reg |= (((back_porch-1) & 0xff) << 24)
  360. | (((front_porch-1) & 0xff) << 16)
  361. | (((pulse_width-1) & 0x3f) << 10);
  362. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  363. /*
  364. * LCDC Version 2 adds some extra bits that increase the allowable
  365. * size of the horizontal timing registers.
  366. * remember that the registers use 0 to represent 1 so all values
  367. * that get set into register need to be decremented by 1
  368. */
  369. if (lcd_revision == LCD_VERSION_2) {
  370. /* Mask off the bits we want to change */
  371. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
  372. reg |= ((front_porch-1) & 0x300) >> 8;
  373. reg |= ((back_porch-1) & 0x300) >> 4;
  374. reg |= ((pulse_width-1) & 0x3c0) << 21;
  375. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  376. }
  377. }
  378. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  379. int front_porch)
  380. {
  381. u32 reg;
  382. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  383. reg |= ((back_porch & 0xff) << 24)
  384. | ((front_porch & 0xff) << 16)
  385. | (((pulse_width-1) & 0x3f) << 10);
  386. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  387. }
  388. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  389. struct fb_videomode *panel)
  390. {
  391. u32 reg;
  392. u32 reg_int;
  393. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  394. LCD_MONO_8BIT_MODE |
  395. LCD_MONOCHROME_MODE);
  396. switch (cfg->panel_shade) {
  397. case MONOCHROME:
  398. reg |= LCD_MONOCHROME_MODE;
  399. if (cfg->mono_8bit_mode)
  400. reg |= LCD_MONO_8BIT_MODE;
  401. break;
  402. case COLOR_ACTIVE:
  403. reg |= LCD_TFT_MODE;
  404. if (cfg->tft_alt_mode)
  405. reg |= LCD_TFT_ALT_ENABLE;
  406. break;
  407. case COLOR_PASSIVE:
  408. /* AC bias applicable only for Pasive panels */
  409. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  410. if (cfg->bpp == 12 && cfg->stn_565_mode)
  411. reg |= LCD_STN_565_ENABLE;
  412. break;
  413. default:
  414. return -EINVAL;
  415. }
  416. /* enable additional interrupts here */
  417. if (lcd_revision == LCD_VERSION_1) {
  418. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  419. } else {
  420. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  421. LCD_V2_UNDERFLOW_INT_ENA;
  422. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  423. }
  424. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  425. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  426. reg |= LCD_SYNC_CTRL;
  427. if (cfg->sync_edge)
  428. reg |= LCD_SYNC_EDGE;
  429. else
  430. reg &= ~LCD_SYNC_EDGE;
  431. if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
  432. reg |= LCD_INVERT_LINE_CLOCK;
  433. else
  434. reg &= ~LCD_INVERT_LINE_CLOCK;
  435. if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
  436. reg |= LCD_INVERT_FRAME_CLOCK;
  437. else
  438. reg &= ~LCD_INVERT_FRAME_CLOCK;
  439. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  440. return 0;
  441. }
  442. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  443. u32 bpp, u32 raster_order)
  444. {
  445. u32 reg;
  446. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  447. return -EINVAL;
  448. /* Set the Panel Width */
  449. /* Pixels per line = (PPL + 1)*16 */
  450. if (lcd_revision == LCD_VERSION_1) {
  451. /*
  452. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  453. * pixels.
  454. */
  455. width &= 0x3f0;
  456. } else {
  457. /*
  458. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  459. * pixels.
  460. */
  461. width &= 0x7f0;
  462. }
  463. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  464. reg &= 0xfffffc00;
  465. if (lcd_revision == LCD_VERSION_1) {
  466. reg |= ((width >> 4) - 1) << 4;
  467. } else {
  468. width = (width >> 4) - 1;
  469. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  470. }
  471. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  472. /* Set the Panel Height */
  473. /* Set bits 9:0 of Lines Per Pixel */
  474. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  475. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  476. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  477. /* Set bit 10 of Lines Per Pixel */
  478. if (lcd_revision == LCD_VERSION_2) {
  479. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  480. reg |= ((height - 1) & 0x400) << 16;
  481. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  482. }
  483. /* Set the Raster Order of the Frame Buffer */
  484. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  485. if (raster_order)
  486. reg |= LCD_RASTER_ORDER;
  487. par->palette_sz = 16 * 2;
  488. switch (bpp) {
  489. case 1:
  490. case 2:
  491. case 4:
  492. case 16:
  493. break;
  494. case 24:
  495. reg |= LCD_V2_TFT_24BPP_MODE;
  496. break;
  497. case 32:
  498. reg |= LCD_V2_TFT_24BPP_MODE;
  499. reg |= LCD_V2_TFT_24BPP_UNPACK;
  500. break;
  501. case 8:
  502. par->palette_sz = 256 * 2;
  503. break;
  504. default:
  505. return -EINVAL;
  506. }
  507. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  508. return 0;
  509. }
  510. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  511. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  512. unsigned blue, unsigned transp,
  513. struct fb_info *info)
  514. {
  515. struct da8xx_fb_par *par = info->par;
  516. unsigned short *palette = (unsigned short *) par->v_palette_base;
  517. u_short pal;
  518. int update_hw = 0;
  519. if (regno > 255)
  520. return 1;
  521. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  522. return 1;
  523. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  524. return -EINVAL;
  525. switch (info->fix.visual) {
  526. case FB_VISUAL_TRUECOLOR:
  527. red = CNVT_TOHW(red, info->var.red.length);
  528. green = CNVT_TOHW(green, info->var.green.length);
  529. blue = CNVT_TOHW(blue, info->var.blue.length);
  530. break;
  531. case FB_VISUAL_PSEUDOCOLOR:
  532. switch (info->var.bits_per_pixel) {
  533. case 4:
  534. if (regno > 15)
  535. return -EINVAL;
  536. if (info->var.grayscale) {
  537. pal = regno;
  538. } else {
  539. red >>= 4;
  540. green >>= 8;
  541. blue >>= 12;
  542. pal = red & 0x0f00;
  543. pal |= green & 0x00f0;
  544. pal |= blue & 0x000f;
  545. }
  546. if (regno == 0)
  547. pal |= 0x2000;
  548. palette[regno] = pal;
  549. break;
  550. case 8:
  551. red >>= 4;
  552. green >>= 8;
  553. blue >>= 12;
  554. pal = (red & 0x0f00);
  555. pal |= (green & 0x00f0);
  556. pal |= (blue & 0x000f);
  557. if (palette[regno] != pal) {
  558. update_hw = 1;
  559. palette[regno] = pal;
  560. }
  561. break;
  562. }
  563. break;
  564. }
  565. /* Truecolor has hardware independent palette */
  566. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  567. u32 v;
  568. if (regno > 15)
  569. return -EINVAL;
  570. v = (red << info->var.red.offset) |
  571. (green << info->var.green.offset) |
  572. (blue << info->var.blue.offset);
  573. switch (info->var.bits_per_pixel) {
  574. case 16:
  575. ((u16 *) (info->pseudo_palette))[regno] = v;
  576. break;
  577. case 24:
  578. case 32:
  579. ((u32 *) (info->pseudo_palette))[regno] = v;
  580. break;
  581. }
  582. if (palette[0] != 0x4000) {
  583. update_hw = 1;
  584. palette[0] = 0x4000;
  585. }
  586. }
  587. /* Update the palette in the h/w as needed. */
  588. if (update_hw)
  589. lcd_blit(LOAD_PALETTE, par);
  590. return 0;
  591. }
  592. #undef CNVT_TOHW
  593. static void da8xx_fb_lcd_reset(void)
  594. {
  595. /* DMA has to be disabled */
  596. lcdc_write(0, LCD_DMA_CTRL_REG);
  597. lcdc_write(0, LCD_RASTER_CTRL_REG);
  598. if (lcd_revision == LCD_VERSION_2) {
  599. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  600. /* Write 1 to reset */
  601. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  602. lcdc_write(0, LCD_CLK_RESET_REG);
  603. }
  604. }
  605. static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
  606. unsigned lcdc_clk_div,
  607. unsigned lcdc_clk_rate)
  608. {
  609. int ret;
  610. if (par->lcdc_clk_rate != lcdc_clk_rate) {
  611. ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
  612. if (IS_ERR_VALUE(ret)) {
  613. dev_err(par->dev,
  614. "unable to set clock rate at %u\n",
  615. lcdc_clk_rate);
  616. return ret;
  617. }
  618. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  619. }
  620. /* Configure the LCD clock divisor. */
  621. lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
  622. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  623. if (lcd_revision == LCD_VERSION_2)
  624. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  625. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  626. return 0;
  627. }
  628. static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  629. unsigned pixclock,
  630. unsigned *lcdc_clk_rate)
  631. {
  632. unsigned lcdc_clk_div;
  633. pixclock = PICOS2KHZ(pixclock) * 1000;
  634. *lcdc_clk_rate = par->lcdc_clk_rate;
  635. if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
  636. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  637. pixclock * CLK_MAX_DIV);
  638. lcdc_clk_div = CLK_MAX_DIV;
  639. } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
  640. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  641. pixclock * CLK_MIN_DIV);
  642. lcdc_clk_div = CLK_MIN_DIV;
  643. } else {
  644. lcdc_clk_div = *lcdc_clk_rate / pixclock;
  645. }
  646. return lcdc_clk_div;
  647. }
  648. static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  649. struct fb_videomode *mode)
  650. {
  651. unsigned lcdc_clk_rate;
  652. unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
  653. &lcdc_clk_rate);
  654. return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
  655. }
  656. static unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  657. unsigned pixclock)
  658. {
  659. unsigned lcdc_clk_div, lcdc_clk_rate;
  660. lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
  661. return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
  662. }
  663. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  664. struct fb_videomode *panel)
  665. {
  666. u32 bpp;
  667. int ret = 0;
  668. ret = da8xx_fb_calc_config_clk_divider(par, panel);
  669. if (IS_ERR_VALUE(ret)) {
  670. dev_err(par->dev, "unable to configure clock\n");
  671. return ret;
  672. }
  673. if (panel->sync & FB_SYNC_CLK_INVERT)
  674. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  675. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  676. else
  677. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  678. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  679. /* Configure the DMA burst size and fifo threshold. */
  680. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  681. if (ret < 0)
  682. return ret;
  683. /* Configure the vertical and horizontal sync properties. */
  684. lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
  685. panel->lower_margin);
  686. lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
  687. panel->right_margin);
  688. /* Configure for disply */
  689. ret = lcd_cfg_display(cfg, panel);
  690. if (ret < 0)
  691. return ret;
  692. bpp = cfg->bpp;
  693. if (bpp == 12)
  694. bpp = 16;
  695. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  696. (unsigned int)panel->yres, bpp,
  697. cfg->raster_order);
  698. if (ret < 0)
  699. return ret;
  700. /* Configure FDD */
  701. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  702. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  703. return 0;
  704. }
  705. /* IRQ handler for version 2 of LCDC */
  706. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  707. {
  708. struct da8xx_fb_par *par = arg;
  709. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  710. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  711. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  712. lcdc_write(stat, LCD_MASKED_STAT_REG);
  713. lcd_enable_raster();
  714. } else if (stat & LCD_PL_LOAD_DONE) {
  715. /*
  716. * Must disable raster before changing state of any control bit.
  717. * And also must be disabled before clearing the PL loading
  718. * interrupt via the following write to the status register. If
  719. * this is done after then one gets multiple PL done interrupts.
  720. */
  721. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  722. lcdc_write(stat, LCD_MASKED_STAT_REG);
  723. /* Disable PL completion interrupt */
  724. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  725. /* Setup and start data loading mode */
  726. lcd_blit(LOAD_DATA, par);
  727. } else {
  728. lcdc_write(stat, LCD_MASKED_STAT_REG);
  729. if (stat & LCD_END_OF_FRAME0) {
  730. par->which_dma_channel_done = 0;
  731. lcdc_write(par->dma_start,
  732. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  733. lcdc_write(par->dma_end,
  734. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  735. par->vsync_flag = 1;
  736. wake_up_interruptible(&par->vsync_wait);
  737. }
  738. if (stat & LCD_END_OF_FRAME1) {
  739. par->which_dma_channel_done = 1;
  740. lcdc_write(par->dma_start,
  741. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  742. lcdc_write(par->dma_end,
  743. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  744. par->vsync_flag = 1;
  745. wake_up_interruptible(&par->vsync_wait);
  746. }
  747. /* Set only when controller is disabled and at the end of
  748. * active frame
  749. */
  750. if (stat & BIT(0)) {
  751. frame_done_flag = 1;
  752. wake_up_interruptible(&frame_done_wq);
  753. }
  754. }
  755. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  756. return IRQ_HANDLED;
  757. }
  758. /* IRQ handler for version 1 LCDC */
  759. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  760. {
  761. struct da8xx_fb_par *par = arg;
  762. u32 stat = lcdc_read(LCD_STAT_REG);
  763. u32 reg_ras;
  764. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  765. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  766. lcdc_write(stat, LCD_STAT_REG);
  767. lcd_enable_raster();
  768. } else if (stat & LCD_PL_LOAD_DONE) {
  769. /*
  770. * Must disable raster before changing state of any control bit.
  771. * And also must be disabled before clearing the PL loading
  772. * interrupt via the following write to the status register. If
  773. * this is done after then one gets multiple PL done interrupts.
  774. */
  775. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  776. lcdc_write(stat, LCD_STAT_REG);
  777. /* Disable PL completion inerrupt */
  778. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  779. reg_ras &= ~LCD_V1_PL_INT_ENA;
  780. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  781. /* Setup and start data loading mode */
  782. lcd_blit(LOAD_DATA, par);
  783. } else {
  784. lcdc_write(stat, LCD_STAT_REG);
  785. if (stat & LCD_END_OF_FRAME0) {
  786. par->which_dma_channel_done = 0;
  787. lcdc_write(par->dma_start,
  788. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  789. lcdc_write(par->dma_end,
  790. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  791. par->vsync_flag = 1;
  792. wake_up_interruptible(&par->vsync_wait);
  793. }
  794. if (stat & LCD_END_OF_FRAME1) {
  795. par->which_dma_channel_done = 1;
  796. lcdc_write(par->dma_start,
  797. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  798. lcdc_write(par->dma_end,
  799. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  800. par->vsync_flag = 1;
  801. wake_up_interruptible(&par->vsync_wait);
  802. }
  803. }
  804. return IRQ_HANDLED;
  805. }
  806. static int fb_check_var(struct fb_var_screeninfo *var,
  807. struct fb_info *info)
  808. {
  809. int err = 0;
  810. struct da8xx_fb_par *par = info->par;
  811. int bpp = var->bits_per_pixel >> 3;
  812. unsigned long line_size = var->xres_virtual * bpp;
  813. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  814. return -EINVAL;
  815. switch (var->bits_per_pixel) {
  816. case 1:
  817. case 8:
  818. var->red.offset = 0;
  819. var->red.length = 8;
  820. var->green.offset = 0;
  821. var->green.length = 8;
  822. var->blue.offset = 0;
  823. var->blue.length = 8;
  824. var->transp.offset = 0;
  825. var->transp.length = 0;
  826. var->nonstd = 0;
  827. break;
  828. case 4:
  829. var->red.offset = 0;
  830. var->red.length = 4;
  831. var->green.offset = 0;
  832. var->green.length = 4;
  833. var->blue.offset = 0;
  834. var->blue.length = 4;
  835. var->transp.offset = 0;
  836. var->transp.length = 0;
  837. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  838. break;
  839. case 16: /* RGB 565 */
  840. var->red.offset = 11;
  841. var->red.length = 5;
  842. var->green.offset = 5;
  843. var->green.length = 6;
  844. var->blue.offset = 0;
  845. var->blue.length = 5;
  846. var->transp.offset = 0;
  847. var->transp.length = 0;
  848. var->nonstd = 0;
  849. break;
  850. case 24:
  851. var->red.offset = 16;
  852. var->red.length = 8;
  853. var->green.offset = 8;
  854. var->green.length = 8;
  855. var->blue.offset = 0;
  856. var->blue.length = 8;
  857. var->nonstd = 0;
  858. break;
  859. case 32:
  860. var->transp.offset = 24;
  861. var->transp.length = 8;
  862. var->red.offset = 16;
  863. var->red.length = 8;
  864. var->green.offset = 8;
  865. var->green.length = 8;
  866. var->blue.offset = 0;
  867. var->blue.length = 8;
  868. var->nonstd = 0;
  869. break;
  870. default:
  871. err = -EINVAL;
  872. }
  873. var->red.msb_right = 0;
  874. var->green.msb_right = 0;
  875. var->blue.msb_right = 0;
  876. var->transp.msb_right = 0;
  877. if (line_size * var->yres_virtual > par->vram_size)
  878. var->yres_virtual = par->vram_size / line_size;
  879. if (var->yres > var->yres_virtual)
  880. var->yres = var->yres_virtual;
  881. if (var->xres > var->xres_virtual)
  882. var->xres = var->xres_virtual;
  883. if (var->xres + var->xoffset > var->xres_virtual)
  884. var->xoffset = var->xres_virtual - var->xres;
  885. if (var->yres + var->yoffset > var->yres_virtual)
  886. var->yoffset = var->yres_virtual - var->yres;
  887. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  888. return err;
  889. }
  890. #ifdef CONFIG_CPU_FREQ
  891. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  892. unsigned long val, void *data)
  893. {
  894. struct da8xx_fb_par *par;
  895. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  896. if (val == CPUFREQ_POSTCHANGE) {
  897. if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
  898. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  899. lcd_disable_raster(DA8XX_FRAME_WAIT);
  900. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  901. if (par->blank == FB_BLANK_UNBLANK)
  902. lcd_enable_raster();
  903. }
  904. }
  905. return 0;
  906. }
  907. static int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  908. {
  909. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  910. return cpufreq_register_notifier(&par->freq_transition,
  911. CPUFREQ_TRANSITION_NOTIFIER);
  912. }
  913. static void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  914. {
  915. cpufreq_unregister_notifier(&par->freq_transition,
  916. CPUFREQ_TRANSITION_NOTIFIER);
  917. }
  918. #endif
  919. static int fb_remove(struct platform_device *dev)
  920. {
  921. struct fb_info *info = dev_get_drvdata(&dev->dev);
  922. if (info) {
  923. struct da8xx_fb_par *par = info->par;
  924. #ifdef CONFIG_CPU_FREQ
  925. lcd_da8xx_cpufreq_deregister(par);
  926. #endif
  927. if (par->panel_power_ctrl)
  928. par->panel_power_ctrl(0);
  929. lcd_disable_raster(DA8XX_FRAME_WAIT);
  930. lcdc_write(0, LCD_RASTER_CTRL_REG);
  931. /* disable DMA */
  932. lcdc_write(0, LCD_DMA_CTRL_REG);
  933. unregister_framebuffer(info);
  934. fb_dealloc_cmap(&info->cmap);
  935. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  936. par->p_palette_base);
  937. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  938. par->vram_phys);
  939. pm_runtime_put_sync(&dev->dev);
  940. pm_runtime_disable(&dev->dev);
  941. framebuffer_release(info);
  942. }
  943. return 0;
  944. }
  945. /*
  946. * Function to wait for vertical sync which for this LCD peripheral
  947. * translates into waiting for the current raster frame to complete.
  948. */
  949. static int fb_wait_for_vsync(struct fb_info *info)
  950. {
  951. struct da8xx_fb_par *par = info->par;
  952. int ret;
  953. /*
  954. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  955. * race condition here where the ISR could have occurred just before or
  956. * just after this set. But since we are just coarsely waiting for
  957. * a frame to complete then that's OK. i.e. if the frame completed
  958. * just before this code executed then we have to wait another full
  959. * frame time but there is no way to avoid such a situation. On the
  960. * other hand if the frame completed just after then we don't need
  961. * to wait long at all. Either way we are guaranteed to return to the
  962. * user immediately after a frame completion which is all that is
  963. * required.
  964. */
  965. par->vsync_flag = 0;
  966. ret = wait_event_interruptible_timeout(par->vsync_wait,
  967. par->vsync_flag != 0,
  968. par->vsync_timeout);
  969. if (ret < 0)
  970. return ret;
  971. if (ret == 0)
  972. return -ETIMEDOUT;
  973. return 0;
  974. }
  975. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  976. unsigned long arg)
  977. {
  978. struct lcd_sync_arg sync_arg;
  979. switch (cmd) {
  980. case FBIOGET_CONTRAST:
  981. case FBIOPUT_CONTRAST:
  982. case FBIGET_BRIGHTNESS:
  983. case FBIPUT_BRIGHTNESS:
  984. case FBIGET_COLOR:
  985. case FBIPUT_COLOR:
  986. return -ENOTTY;
  987. case FBIPUT_HSYNC:
  988. if (copy_from_user(&sync_arg, (char *)arg,
  989. sizeof(struct lcd_sync_arg)))
  990. return -EFAULT;
  991. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  992. sync_arg.pulse_width,
  993. sync_arg.front_porch);
  994. break;
  995. case FBIPUT_VSYNC:
  996. if (copy_from_user(&sync_arg, (char *)arg,
  997. sizeof(struct lcd_sync_arg)))
  998. return -EFAULT;
  999. lcd_cfg_vertical_sync(sync_arg.back_porch,
  1000. sync_arg.pulse_width,
  1001. sync_arg.front_porch);
  1002. break;
  1003. case FBIO_WAITFORVSYNC:
  1004. return fb_wait_for_vsync(info);
  1005. default:
  1006. return -EINVAL;
  1007. }
  1008. return 0;
  1009. }
  1010. static int cfb_blank(int blank, struct fb_info *info)
  1011. {
  1012. struct da8xx_fb_par *par = info->par;
  1013. int ret = 0;
  1014. if (par->blank == blank)
  1015. return 0;
  1016. par->blank = blank;
  1017. switch (blank) {
  1018. case FB_BLANK_UNBLANK:
  1019. lcd_enable_raster();
  1020. if (par->panel_power_ctrl)
  1021. par->panel_power_ctrl(1);
  1022. break;
  1023. case FB_BLANK_NORMAL:
  1024. case FB_BLANK_VSYNC_SUSPEND:
  1025. case FB_BLANK_HSYNC_SUSPEND:
  1026. case FB_BLANK_POWERDOWN:
  1027. if (par->panel_power_ctrl)
  1028. par->panel_power_ctrl(0);
  1029. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1030. break;
  1031. default:
  1032. ret = -EINVAL;
  1033. }
  1034. return ret;
  1035. }
  1036. /*
  1037. * Set new x,y offsets in the virtual display for the visible area and switch
  1038. * to the new mode.
  1039. */
  1040. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  1041. struct fb_info *fbi)
  1042. {
  1043. int ret = 0;
  1044. struct fb_var_screeninfo new_var;
  1045. struct da8xx_fb_par *par = fbi->par;
  1046. struct fb_fix_screeninfo *fix = &fbi->fix;
  1047. unsigned int end;
  1048. unsigned int start;
  1049. unsigned long irq_flags;
  1050. if (var->xoffset != fbi->var.xoffset ||
  1051. var->yoffset != fbi->var.yoffset) {
  1052. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1053. new_var.xoffset = var->xoffset;
  1054. new_var.yoffset = var->yoffset;
  1055. if (fb_check_var(&new_var, fbi))
  1056. ret = -EINVAL;
  1057. else {
  1058. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1059. start = fix->smem_start +
  1060. new_var.yoffset * fix->line_length +
  1061. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1062. end = start + fbi->var.yres * fix->line_length - 1;
  1063. par->dma_start = start;
  1064. par->dma_end = end;
  1065. spin_lock_irqsave(&par->lock_for_chan_update,
  1066. irq_flags);
  1067. if (par->which_dma_channel_done == 0) {
  1068. lcdc_write(par->dma_start,
  1069. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1070. lcdc_write(par->dma_end,
  1071. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1072. } else if (par->which_dma_channel_done == 1) {
  1073. lcdc_write(par->dma_start,
  1074. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1075. lcdc_write(par->dma_end,
  1076. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1077. }
  1078. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1079. irq_flags);
  1080. }
  1081. }
  1082. return ret;
  1083. }
  1084. static int da8xxfb_set_par(struct fb_info *info)
  1085. {
  1086. struct da8xx_fb_par *par = info->par;
  1087. int ret;
  1088. bool raster = da8xx_fb_is_raster_enabled();
  1089. if (raster)
  1090. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1091. fb_var_to_videomode(&par->mode, &info->var);
  1092. par->cfg.bpp = info->var.bits_per_pixel;
  1093. info->fix.visual = (par->cfg.bpp <= 8) ?
  1094. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1095. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1096. ret = lcd_init(par, &par->cfg, &par->mode);
  1097. if (ret < 0) {
  1098. dev_err(par->dev, "lcd init failed\n");
  1099. return ret;
  1100. }
  1101. par->dma_start = info->fix.smem_start +
  1102. info->var.yoffset * info->fix.line_length +
  1103. info->var.xoffset * info->var.bits_per_pixel / 8;
  1104. par->dma_end = par->dma_start +
  1105. info->var.yres * info->fix.line_length - 1;
  1106. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1107. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1108. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1109. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1110. if (raster)
  1111. lcd_enable_raster();
  1112. return 0;
  1113. }
  1114. static struct fb_ops da8xx_fb_ops = {
  1115. .owner = THIS_MODULE,
  1116. .fb_check_var = fb_check_var,
  1117. .fb_set_par = da8xxfb_set_par,
  1118. .fb_setcolreg = fb_setcolreg,
  1119. .fb_pan_display = da8xx_pan_display,
  1120. .fb_ioctl = fb_ioctl,
  1121. .fb_fillrect = cfb_fillrect,
  1122. .fb_copyarea = cfb_copyarea,
  1123. .fb_imageblit = cfb_imageblit,
  1124. .fb_blank = cfb_blank,
  1125. };
  1126. static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
  1127. {
  1128. struct da8xx_lcdc_platform_data *fb_pdata = dev_get_platdata(&dev->dev);
  1129. struct fb_videomode *lcdc_info;
  1130. int i;
  1131. for (i = 0, lcdc_info = known_lcd_panels;
  1132. i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
  1133. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1134. break;
  1135. }
  1136. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1137. dev_err(&dev->dev, "no panel found\n");
  1138. return NULL;
  1139. }
  1140. dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
  1141. return lcdc_info;
  1142. }
  1143. static int fb_probe(struct platform_device *device)
  1144. {
  1145. struct da8xx_lcdc_platform_data *fb_pdata =
  1146. dev_get_platdata(&device->dev);
  1147. static struct resource *lcdc_regs;
  1148. struct lcd_ctrl_config *lcd_cfg;
  1149. struct fb_videomode *lcdc_info;
  1150. struct fb_info *da8xx_fb_info;
  1151. struct da8xx_fb_par *par;
  1152. struct clk *tmp_lcdc_clk;
  1153. int ret;
  1154. unsigned long ulcm;
  1155. if (fb_pdata == NULL) {
  1156. dev_err(&device->dev, "Can not get platform data\n");
  1157. return -ENOENT;
  1158. }
  1159. lcdc_info = da8xx_fb_get_videomode(device);
  1160. if (lcdc_info == NULL)
  1161. return -ENODEV;
  1162. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1163. da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
  1164. if (IS_ERR(da8xx_fb_reg_base))
  1165. return PTR_ERR(da8xx_fb_reg_base);
  1166. tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
  1167. if (IS_ERR(tmp_lcdc_clk)) {
  1168. dev_err(&device->dev, "Can not get device clock\n");
  1169. return PTR_ERR(tmp_lcdc_clk);
  1170. }
  1171. pm_runtime_enable(&device->dev);
  1172. pm_runtime_get_sync(&device->dev);
  1173. /* Determine LCD IP Version */
  1174. switch (lcdc_read(LCD_PID_REG)) {
  1175. case 0x4C100102:
  1176. lcd_revision = LCD_VERSION_1;
  1177. break;
  1178. case 0x4F200800:
  1179. case 0x4F201000:
  1180. lcd_revision = LCD_VERSION_2;
  1181. break;
  1182. default:
  1183. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1184. "defaulting to LCD revision 1\n",
  1185. lcdc_read(LCD_PID_REG));
  1186. lcd_revision = LCD_VERSION_1;
  1187. break;
  1188. }
  1189. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1190. if (!lcd_cfg) {
  1191. ret = -EINVAL;
  1192. goto err_pm_runtime_disable;
  1193. }
  1194. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1195. &device->dev);
  1196. if (!da8xx_fb_info) {
  1197. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1198. ret = -ENOMEM;
  1199. goto err_pm_runtime_disable;
  1200. }
  1201. par = da8xx_fb_info->par;
  1202. par->dev = &device->dev;
  1203. par->lcdc_clk = tmp_lcdc_clk;
  1204. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  1205. if (fb_pdata->panel_power_ctrl) {
  1206. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1207. par->panel_power_ctrl(1);
  1208. }
  1209. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1210. par->cfg = *lcd_cfg;
  1211. da8xx_fb_lcd_reset();
  1212. /* allocate frame buffer */
  1213. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1214. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1215. par->vram_size = roundup(par->vram_size/8, ulcm);
  1216. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1217. par->vram_virt = dma_alloc_coherent(NULL,
  1218. par->vram_size,
  1219. (resource_size_t *) &par->vram_phys,
  1220. GFP_KERNEL | GFP_DMA);
  1221. if (!par->vram_virt) {
  1222. dev_err(&device->dev,
  1223. "GLCD: kmalloc for frame buffer failed\n");
  1224. ret = -EINVAL;
  1225. goto err_release_fb;
  1226. }
  1227. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1228. da8xx_fb_fix.smem_start = par->vram_phys;
  1229. da8xx_fb_fix.smem_len = par->vram_size;
  1230. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1231. par->dma_start = par->vram_phys;
  1232. par->dma_end = par->dma_start + lcdc_info->yres *
  1233. da8xx_fb_fix.line_length - 1;
  1234. /* allocate palette buffer */
  1235. par->v_palette_base = dma_alloc_coherent(NULL,
  1236. PALETTE_SIZE,
  1237. (resource_size_t *)
  1238. &par->p_palette_base,
  1239. GFP_KERNEL | GFP_DMA);
  1240. if (!par->v_palette_base) {
  1241. dev_err(&device->dev,
  1242. "GLCD: kmalloc for palette buffer failed\n");
  1243. ret = -EINVAL;
  1244. goto err_release_fb_mem;
  1245. }
  1246. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1247. par->irq = platform_get_irq(device, 0);
  1248. if (par->irq < 0) {
  1249. ret = -ENOENT;
  1250. goto err_release_pl_mem;
  1251. }
  1252. da8xx_fb_var.grayscale =
  1253. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1254. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1255. /* Initialize fbinfo */
  1256. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1257. da8xx_fb_info->fix = da8xx_fb_fix;
  1258. da8xx_fb_info->var = da8xx_fb_var;
  1259. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1260. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1261. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1262. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1263. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1264. if (ret)
  1265. goto err_release_pl_mem;
  1266. da8xx_fb_info->cmap.len = par->palette_sz;
  1267. /* initialize var_screeninfo */
  1268. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1269. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1270. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1271. /* initialize the vsync wait queue */
  1272. init_waitqueue_head(&par->vsync_wait);
  1273. par->vsync_timeout = HZ / 5;
  1274. par->which_dma_channel_done = -1;
  1275. spin_lock_init(&par->lock_for_chan_update);
  1276. /* Register the Frame Buffer */
  1277. if (register_framebuffer(da8xx_fb_info) < 0) {
  1278. dev_err(&device->dev,
  1279. "GLCD: Frame Buffer Registration Failed!\n");
  1280. ret = -EINVAL;
  1281. goto err_dealloc_cmap;
  1282. }
  1283. #ifdef CONFIG_CPU_FREQ
  1284. ret = lcd_da8xx_cpufreq_register(par);
  1285. if (ret) {
  1286. dev_err(&device->dev, "failed to register cpufreq\n");
  1287. goto err_cpu_freq;
  1288. }
  1289. #endif
  1290. if (lcd_revision == LCD_VERSION_1)
  1291. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1292. else {
  1293. init_waitqueue_head(&frame_done_wq);
  1294. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1295. }
  1296. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1297. DRIVER_NAME, par);
  1298. if (ret)
  1299. goto irq_freq;
  1300. return 0;
  1301. irq_freq:
  1302. #ifdef CONFIG_CPU_FREQ
  1303. lcd_da8xx_cpufreq_deregister(par);
  1304. err_cpu_freq:
  1305. #endif
  1306. unregister_framebuffer(da8xx_fb_info);
  1307. err_dealloc_cmap:
  1308. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1309. err_release_pl_mem:
  1310. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1311. par->p_palette_base);
  1312. err_release_fb_mem:
  1313. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1314. err_release_fb:
  1315. framebuffer_release(da8xx_fb_info);
  1316. err_pm_runtime_disable:
  1317. pm_runtime_put_sync(&device->dev);
  1318. pm_runtime_disable(&device->dev);
  1319. return ret;
  1320. }
  1321. #ifdef CONFIG_PM
  1322. static struct lcdc_context {
  1323. u32 clk_enable;
  1324. u32 ctrl;
  1325. u32 dma_ctrl;
  1326. u32 raster_timing_0;
  1327. u32 raster_timing_1;
  1328. u32 raster_timing_2;
  1329. u32 int_enable_set;
  1330. u32 dma_frm_buf_base_addr_0;
  1331. u32 dma_frm_buf_ceiling_addr_0;
  1332. u32 dma_frm_buf_base_addr_1;
  1333. u32 dma_frm_buf_ceiling_addr_1;
  1334. u32 raster_ctrl;
  1335. } reg_context;
  1336. static void lcd_context_save(void)
  1337. {
  1338. if (lcd_revision == LCD_VERSION_2) {
  1339. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1340. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1341. }
  1342. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1343. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1344. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1345. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1346. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1347. reg_context.dma_frm_buf_base_addr_0 =
  1348. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1349. reg_context.dma_frm_buf_ceiling_addr_0 =
  1350. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1351. reg_context.dma_frm_buf_base_addr_1 =
  1352. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1353. reg_context.dma_frm_buf_ceiling_addr_1 =
  1354. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1355. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1356. return;
  1357. }
  1358. static void lcd_context_restore(void)
  1359. {
  1360. if (lcd_revision == LCD_VERSION_2) {
  1361. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1362. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1363. }
  1364. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1365. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1366. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1367. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1368. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1369. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1370. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1371. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1372. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1373. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1374. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1375. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1376. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1377. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1378. return;
  1379. }
  1380. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1381. {
  1382. struct fb_info *info = platform_get_drvdata(dev);
  1383. struct da8xx_fb_par *par = info->par;
  1384. console_lock();
  1385. if (par->panel_power_ctrl)
  1386. par->panel_power_ctrl(0);
  1387. fb_set_suspend(info, 1);
  1388. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1389. lcd_context_save();
  1390. pm_runtime_put_sync(&dev->dev);
  1391. console_unlock();
  1392. return 0;
  1393. }
  1394. static int fb_resume(struct platform_device *dev)
  1395. {
  1396. struct fb_info *info = platform_get_drvdata(dev);
  1397. struct da8xx_fb_par *par = info->par;
  1398. console_lock();
  1399. pm_runtime_get_sync(&dev->dev);
  1400. lcd_context_restore();
  1401. if (par->blank == FB_BLANK_UNBLANK) {
  1402. lcd_enable_raster();
  1403. if (par->panel_power_ctrl)
  1404. par->panel_power_ctrl(1);
  1405. }
  1406. fb_set_suspend(info, 0);
  1407. console_unlock();
  1408. return 0;
  1409. }
  1410. #else
  1411. #define fb_suspend NULL
  1412. #define fb_resume NULL
  1413. #endif
  1414. static struct platform_driver da8xx_fb_driver = {
  1415. .probe = fb_probe,
  1416. .remove = fb_remove,
  1417. .suspend = fb_suspend,
  1418. .resume = fb_resume,
  1419. .driver = {
  1420. .name = DRIVER_NAME,
  1421. .owner = THIS_MODULE,
  1422. },
  1423. };
  1424. module_platform_driver(da8xx_fb_driver);
  1425. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1426. MODULE_AUTHOR("Texas Instruments");
  1427. MODULE_LICENSE("GPL");