mcbsp.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <mach/dma.h>
  26. #include <mach/mcbsp.h>
  27. struct omap_mcbsp **mcbsp_ptr;
  28. int omap_mcbsp_count;
  29. void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
  30. {
  31. if (cpu_class_is_omap1() || cpu_is_omap2420())
  32. __raw_writew((u16)val, io_base + reg);
  33. else
  34. __raw_writel(val, io_base + reg);
  35. }
  36. int omap_mcbsp_read(void __iomem *io_base, u16 reg)
  37. {
  38. if (cpu_class_is_omap1() || cpu_is_omap2420())
  39. return __raw_readw(io_base + reg);
  40. else
  41. return __raw_readl(io_base + reg);
  42. }
  43. #define OMAP_MCBSP_READ(base, reg) \
  44. omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
  45. #define OMAP_MCBSP_WRITE(base, reg, val) \
  46. omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)
  47. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  48. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  49. static void omap_mcbsp_dump_reg(u8 id)
  50. {
  51. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  52. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  53. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  54. OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
  55. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  56. OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
  57. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  58. OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
  59. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  60. OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
  61. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  62. OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
  63. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  64. OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
  65. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  66. OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
  67. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  68. OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
  69. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  70. OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
  71. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  72. OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
  73. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  74. OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
  75. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  76. OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
  77. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  78. OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
  79. dev_dbg(mcbsp->dev, "***********************\n");
  80. }
  81. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  82. {
  83. struct omap_mcbsp *mcbsp_tx = dev_id;
  84. u16 irqst_spcr2;
  85. irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
  86. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  87. if (irqst_spcr2 & XSYNC_ERR) {
  88. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  89. irqst_spcr2);
  90. /* Writing zero to XSYNC_ERR clears the IRQ */
  91. OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
  92. irqst_spcr2 & ~(XSYNC_ERR));
  93. } else {
  94. complete(&mcbsp_tx->tx_irq_completion);
  95. }
  96. return IRQ_HANDLED;
  97. }
  98. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  99. {
  100. struct omap_mcbsp *mcbsp_rx = dev_id;
  101. u16 irqst_spcr1;
  102. irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
  103. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  104. if (irqst_spcr1 & RSYNC_ERR) {
  105. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  106. irqst_spcr1);
  107. /* Writing zero to RSYNC_ERR clears the IRQ */
  108. OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
  109. irqst_spcr1 & ~(RSYNC_ERR));
  110. } else {
  111. complete(&mcbsp_rx->tx_irq_completion);
  112. }
  113. return IRQ_HANDLED;
  114. }
  115. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  116. {
  117. struct omap_mcbsp *mcbsp_dma_tx = data;
  118. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  119. OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
  120. /* We can free the channels */
  121. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  122. mcbsp_dma_tx->dma_tx_lch = -1;
  123. complete(&mcbsp_dma_tx->tx_dma_completion);
  124. }
  125. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  126. {
  127. struct omap_mcbsp *mcbsp_dma_rx = data;
  128. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  129. OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
  130. /* We can free the channels */
  131. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  132. mcbsp_dma_rx->dma_rx_lch = -1;
  133. complete(&mcbsp_dma_rx->rx_dma_completion);
  134. }
  135. /*
  136. * omap_mcbsp_config simply write a config to the
  137. * appropriate McBSP.
  138. * You either call this function or set the McBSP registers
  139. * by yourself before calling omap_mcbsp_start().
  140. */
  141. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  142. {
  143. struct omap_mcbsp *mcbsp;
  144. void __iomem *io_base;
  145. if (!omap_mcbsp_check_valid_id(id)) {
  146. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  147. return;
  148. }
  149. mcbsp = id_to_mcbsp_ptr(id);
  150. io_base = mcbsp->io_base;
  151. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  152. mcbsp->id, mcbsp->phys_base);
  153. /* We write the given config */
  154. OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
  155. OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
  156. OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
  157. OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
  158. OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
  159. OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
  160. OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
  161. OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
  162. OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
  163. OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
  164. OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
  165. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  166. OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
  167. OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
  168. }
  169. }
  170. EXPORT_SYMBOL(omap_mcbsp_config);
  171. #ifdef CONFIG_ARCH_OMAP34XX
  172. /*
  173. * omap_mcbsp_set_tx_threshold configures how to deal
  174. * with transmit threshold. the threshold value and handler can be
  175. * configure in here.
  176. */
  177. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  178. {
  179. struct omap_mcbsp *mcbsp;
  180. void __iomem *io_base;
  181. if (!cpu_is_omap34xx())
  182. return;
  183. if (!omap_mcbsp_check_valid_id(id)) {
  184. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  185. return;
  186. }
  187. mcbsp = id_to_mcbsp_ptr(id);
  188. io_base = mcbsp->io_base;
  189. OMAP_MCBSP_WRITE(io_base, THRSH2, threshold);
  190. }
  191. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  192. /*
  193. * omap_mcbsp_set_rx_threshold configures how to deal
  194. * with receive threshold. the threshold value and handler can be
  195. * configure in here.
  196. */
  197. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  198. {
  199. struct omap_mcbsp *mcbsp;
  200. void __iomem *io_base;
  201. if (!cpu_is_omap34xx())
  202. return;
  203. if (!omap_mcbsp_check_valid_id(id)) {
  204. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  205. return;
  206. }
  207. mcbsp = id_to_mcbsp_ptr(id);
  208. io_base = mcbsp->io_base;
  209. OMAP_MCBSP_WRITE(io_base, THRSH1, threshold);
  210. }
  211. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  212. /*
  213. * omap_mcbsp_get_max_tx_thres just return the current configured
  214. * maximum threshold for transmission
  215. */
  216. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  217. {
  218. struct omap_mcbsp *mcbsp;
  219. if (!omap_mcbsp_check_valid_id(id)) {
  220. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  221. return -ENODEV;
  222. }
  223. mcbsp = id_to_mcbsp_ptr(id);
  224. return mcbsp->max_tx_thres;
  225. }
  226. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  227. /*
  228. * omap_mcbsp_get_max_rx_thres just return the current configured
  229. * maximum threshold for reception
  230. */
  231. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  232. {
  233. struct omap_mcbsp *mcbsp;
  234. if (!omap_mcbsp_check_valid_id(id)) {
  235. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  236. return -ENODEV;
  237. }
  238. mcbsp = id_to_mcbsp_ptr(id);
  239. return mcbsp->max_rx_thres;
  240. }
  241. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  242. /*
  243. * omap_mcbsp_get_dma_op_mode just return the current configured
  244. * operating mode for the mcbsp channel
  245. */
  246. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  247. {
  248. struct omap_mcbsp *mcbsp;
  249. int dma_op_mode;
  250. if (!omap_mcbsp_check_valid_id(id)) {
  251. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  252. return -ENODEV;
  253. }
  254. mcbsp = id_to_mcbsp_ptr(id);
  255. spin_lock_irq(&mcbsp->lock);
  256. dma_op_mode = mcbsp->dma_op_mode;
  257. spin_unlock_irq(&mcbsp->lock);
  258. return dma_op_mode;
  259. }
  260. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  261. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  262. {
  263. /*
  264. * Enable wakup behavior, smart idle and all wakeups
  265. * REVISIT: some wakeups may be unnecessary
  266. */
  267. if (cpu_is_omap34xx()) {
  268. u16 syscon;
  269. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  270. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  271. spin_lock_irq(&mcbsp->lock);
  272. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  273. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  274. CLOCKACTIVITY(0x02));
  275. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN,
  276. XRDYEN | RRDYEN);
  277. } else {
  278. syscon |= SIDLEMODE(0x01);
  279. }
  280. spin_unlock_irq(&mcbsp->lock);
  281. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  282. }
  283. }
  284. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  285. {
  286. /*
  287. * Disable wakup behavior, smart idle and all wakeups
  288. */
  289. if (cpu_is_omap34xx()) {
  290. u16 syscon;
  291. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  292. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  293. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  294. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, 0);
  295. }
  296. }
  297. #else
  298. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  299. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  300. #endif
  301. /*
  302. * We can choose between IRQ based or polled IO.
  303. * This needs to be called before omap_mcbsp_request().
  304. */
  305. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  306. {
  307. struct omap_mcbsp *mcbsp;
  308. if (!omap_mcbsp_check_valid_id(id)) {
  309. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  310. return -ENODEV;
  311. }
  312. mcbsp = id_to_mcbsp_ptr(id);
  313. spin_lock(&mcbsp->lock);
  314. if (!mcbsp->free) {
  315. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  316. mcbsp->id);
  317. spin_unlock(&mcbsp->lock);
  318. return -EINVAL;
  319. }
  320. mcbsp->io_type = io_type;
  321. spin_unlock(&mcbsp->lock);
  322. return 0;
  323. }
  324. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  325. int omap_mcbsp_request(unsigned int id)
  326. {
  327. struct omap_mcbsp *mcbsp;
  328. int err;
  329. if (!omap_mcbsp_check_valid_id(id)) {
  330. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  331. return -ENODEV;
  332. }
  333. mcbsp = id_to_mcbsp_ptr(id);
  334. spin_lock(&mcbsp->lock);
  335. if (!mcbsp->free) {
  336. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  337. mcbsp->id);
  338. spin_unlock(&mcbsp->lock);
  339. return -EBUSY;
  340. }
  341. mcbsp->free = 0;
  342. spin_unlock(&mcbsp->lock);
  343. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  344. mcbsp->pdata->ops->request(id);
  345. clk_enable(mcbsp->iclk);
  346. clk_enable(mcbsp->fclk);
  347. /* Do procedure specific to omap34xx arch, if applicable */
  348. omap34xx_mcbsp_request(mcbsp);
  349. /*
  350. * Make sure that transmitter, receiver and sample-rate generator are
  351. * not running before activating IRQs.
  352. */
  353. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
  354. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);
  355. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  356. /* We need to get IRQs here */
  357. init_completion(&mcbsp->tx_irq_completion);
  358. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  359. 0, "McBSP", (void *)mcbsp);
  360. if (err != 0) {
  361. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  362. "for McBSP%d\n", mcbsp->tx_irq,
  363. mcbsp->id);
  364. return err;
  365. }
  366. init_completion(&mcbsp->rx_irq_completion);
  367. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  368. 0, "McBSP", (void *)mcbsp);
  369. if (err != 0) {
  370. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  371. "for McBSP%d\n", mcbsp->rx_irq,
  372. mcbsp->id);
  373. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  374. return err;
  375. }
  376. }
  377. return 0;
  378. }
  379. EXPORT_SYMBOL(omap_mcbsp_request);
  380. void omap_mcbsp_free(unsigned int id)
  381. {
  382. struct omap_mcbsp *mcbsp;
  383. if (!omap_mcbsp_check_valid_id(id)) {
  384. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  385. return;
  386. }
  387. mcbsp = id_to_mcbsp_ptr(id);
  388. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  389. mcbsp->pdata->ops->free(id);
  390. /* Do procedure specific to omap34xx arch, if applicable */
  391. omap34xx_mcbsp_free(mcbsp);
  392. clk_disable(mcbsp->fclk);
  393. clk_disable(mcbsp->iclk);
  394. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  395. /* Free IRQs */
  396. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  397. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  398. }
  399. spin_lock(&mcbsp->lock);
  400. if (mcbsp->free) {
  401. dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
  402. mcbsp->id);
  403. spin_unlock(&mcbsp->lock);
  404. return;
  405. }
  406. mcbsp->free = 1;
  407. spin_unlock(&mcbsp->lock);
  408. }
  409. EXPORT_SYMBOL(omap_mcbsp_free);
  410. /*
  411. * Here we start the McBSP, by enabling transmitter, receiver or both.
  412. * If no transmitter or receiver is active prior calling, then sample-rate
  413. * generator and frame sync are started.
  414. */
  415. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  416. {
  417. struct omap_mcbsp *mcbsp;
  418. void __iomem *io_base;
  419. int idle;
  420. u16 w;
  421. if (!omap_mcbsp_check_valid_id(id)) {
  422. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  423. return;
  424. }
  425. mcbsp = id_to_mcbsp_ptr(id);
  426. io_base = mcbsp->io_base;
  427. mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
  428. mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
  429. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  430. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  431. if (idle) {
  432. /* Start the sample generator */
  433. w = OMAP_MCBSP_READ(io_base, SPCR2);
  434. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
  435. }
  436. /* Enable transmitter and receiver */
  437. w = OMAP_MCBSP_READ(io_base, SPCR2);
  438. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (tx & 1));
  439. w = OMAP_MCBSP_READ(io_base, SPCR1);
  440. OMAP_MCBSP_WRITE(io_base, SPCR1, w | (rx & 1));
  441. /*
  442. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  443. * REVISIT: 100us may give enough time for two CLKSRG, however
  444. * due to some unknown PM related, clock gating etc. reason it
  445. * is now at 500us.
  446. */
  447. udelay(500);
  448. if (idle) {
  449. /* Start frame sync */
  450. w = OMAP_MCBSP_READ(io_base, SPCR2);
  451. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
  452. }
  453. /* Dump McBSP Regs */
  454. omap_mcbsp_dump_reg(id);
  455. }
  456. EXPORT_SYMBOL(omap_mcbsp_start);
  457. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  458. {
  459. struct omap_mcbsp *mcbsp;
  460. void __iomem *io_base;
  461. int idle;
  462. u16 w;
  463. if (!omap_mcbsp_check_valid_id(id)) {
  464. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  465. return;
  466. }
  467. mcbsp = id_to_mcbsp_ptr(id);
  468. io_base = mcbsp->io_base;
  469. /* Reset transmitter */
  470. w = OMAP_MCBSP_READ(io_base, SPCR2);
  471. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(tx & 1));
  472. /* Reset receiver */
  473. w = OMAP_MCBSP_READ(io_base, SPCR1);
  474. OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~(rx & 1));
  475. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  476. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  477. if (idle) {
  478. /* Reset the sample rate generator */
  479. w = OMAP_MCBSP_READ(io_base, SPCR2);
  480. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
  481. }
  482. }
  483. EXPORT_SYMBOL(omap_mcbsp_stop);
  484. void omap_mcbsp_xmit_enable(unsigned int id, u8 enable)
  485. {
  486. struct omap_mcbsp *mcbsp;
  487. void __iomem *io_base;
  488. u16 w;
  489. if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
  490. return;
  491. if (!omap_mcbsp_check_valid_id(id)) {
  492. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  493. return;
  494. }
  495. mcbsp = id_to_mcbsp_ptr(id);
  496. io_base = mcbsp->io_base;
  497. w = OMAP_MCBSP_READ(io_base, XCCR);
  498. if (enable)
  499. OMAP_MCBSP_WRITE(io_base, XCCR, w & ~(XDISABLE));
  500. else
  501. OMAP_MCBSP_WRITE(io_base, XCCR, w | XDISABLE);
  502. }
  503. EXPORT_SYMBOL(omap_mcbsp_xmit_enable);
  504. void omap_mcbsp_recv_enable(unsigned int id, u8 enable)
  505. {
  506. struct omap_mcbsp *mcbsp;
  507. void __iomem *io_base;
  508. u16 w;
  509. if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
  510. return;
  511. if (!omap_mcbsp_check_valid_id(id)) {
  512. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  513. return;
  514. }
  515. mcbsp = id_to_mcbsp_ptr(id);
  516. io_base = mcbsp->io_base;
  517. w = OMAP_MCBSP_READ(io_base, RCCR);
  518. if (enable)
  519. OMAP_MCBSP_WRITE(io_base, RCCR, w & ~(RDISABLE));
  520. else
  521. OMAP_MCBSP_WRITE(io_base, RCCR, w | RDISABLE);
  522. }
  523. EXPORT_SYMBOL(omap_mcbsp_recv_enable);
  524. /* polled mcbsp i/o operations */
  525. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  526. {
  527. struct omap_mcbsp *mcbsp;
  528. void __iomem *base;
  529. if (!omap_mcbsp_check_valid_id(id)) {
  530. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  531. return -ENODEV;
  532. }
  533. mcbsp = id_to_mcbsp_ptr(id);
  534. base = mcbsp->io_base;
  535. writew(buf, base + OMAP_MCBSP_REG_DXR1);
  536. /* if frame sync error - clear the error */
  537. if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
  538. /* clear error */
  539. writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
  540. base + OMAP_MCBSP_REG_SPCR2);
  541. /* resend */
  542. return -1;
  543. } else {
  544. /* wait for transmit confirmation */
  545. int attemps = 0;
  546. while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
  547. if (attemps++ > 1000) {
  548. writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
  549. (~XRST),
  550. base + OMAP_MCBSP_REG_SPCR2);
  551. udelay(10);
  552. writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
  553. (XRST),
  554. base + OMAP_MCBSP_REG_SPCR2);
  555. udelay(10);
  556. dev_err(mcbsp->dev, "Could not write to"
  557. " McBSP%d Register\n", mcbsp->id);
  558. return -2;
  559. }
  560. }
  561. }
  562. return 0;
  563. }
  564. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  565. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  566. {
  567. struct omap_mcbsp *mcbsp;
  568. void __iomem *base;
  569. if (!omap_mcbsp_check_valid_id(id)) {
  570. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  571. return -ENODEV;
  572. }
  573. mcbsp = id_to_mcbsp_ptr(id);
  574. base = mcbsp->io_base;
  575. /* if frame sync error - clear the error */
  576. if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
  577. /* clear error */
  578. writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
  579. base + OMAP_MCBSP_REG_SPCR1);
  580. /* resend */
  581. return -1;
  582. } else {
  583. /* wait for recieve confirmation */
  584. int attemps = 0;
  585. while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
  586. if (attemps++ > 1000) {
  587. writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
  588. (~RRST),
  589. base + OMAP_MCBSP_REG_SPCR1);
  590. udelay(10);
  591. writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
  592. (RRST),
  593. base + OMAP_MCBSP_REG_SPCR1);
  594. udelay(10);
  595. dev_err(mcbsp->dev, "Could not read from"
  596. " McBSP%d Register\n", mcbsp->id);
  597. return -2;
  598. }
  599. }
  600. }
  601. *buf = readw(base + OMAP_MCBSP_REG_DRR1);
  602. return 0;
  603. }
  604. EXPORT_SYMBOL(omap_mcbsp_pollread);
  605. /*
  606. * IRQ based word transmission.
  607. */
  608. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  609. {
  610. struct omap_mcbsp *mcbsp;
  611. void __iomem *io_base;
  612. omap_mcbsp_word_length word_length;
  613. if (!omap_mcbsp_check_valid_id(id)) {
  614. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  615. return;
  616. }
  617. mcbsp = id_to_mcbsp_ptr(id);
  618. io_base = mcbsp->io_base;
  619. word_length = mcbsp->tx_word_length;
  620. wait_for_completion(&mcbsp->tx_irq_completion);
  621. if (word_length > OMAP_MCBSP_WORD_16)
  622. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  623. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  624. }
  625. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  626. u32 omap_mcbsp_recv_word(unsigned int id)
  627. {
  628. struct omap_mcbsp *mcbsp;
  629. void __iomem *io_base;
  630. u16 word_lsb, word_msb = 0;
  631. omap_mcbsp_word_length word_length;
  632. if (!omap_mcbsp_check_valid_id(id)) {
  633. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  634. return -ENODEV;
  635. }
  636. mcbsp = id_to_mcbsp_ptr(id);
  637. word_length = mcbsp->rx_word_length;
  638. io_base = mcbsp->io_base;
  639. wait_for_completion(&mcbsp->rx_irq_completion);
  640. if (word_length > OMAP_MCBSP_WORD_16)
  641. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  642. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  643. return (word_lsb | (word_msb << 16));
  644. }
  645. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  646. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  647. {
  648. struct omap_mcbsp *mcbsp;
  649. void __iomem *io_base;
  650. omap_mcbsp_word_length tx_word_length;
  651. omap_mcbsp_word_length rx_word_length;
  652. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  653. if (!omap_mcbsp_check_valid_id(id)) {
  654. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  655. return -ENODEV;
  656. }
  657. mcbsp = id_to_mcbsp_ptr(id);
  658. io_base = mcbsp->io_base;
  659. tx_word_length = mcbsp->tx_word_length;
  660. rx_word_length = mcbsp->rx_word_length;
  661. if (tx_word_length != rx_word_length)
  662. return -EINVAL;
  663. /* First we wait for the transmitter to be ready */
  664. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  665. while (!(spcr2 & XRDY)) {
  666. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  667. if (attempts++ > 1000) {
  668. /* We must reset the transmitter */
  669. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  670. udelay(10);
  671. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  672. udelay(10);
  673. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  674. "ready\n", mcbsp->id);
  675. return -EAGAIN;
  676. }
  677. }
  678. /* Now we can push the data */
  679. if (tx_word_length > OMAP_MCBSP_WORD_16)
  680. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  681. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  682. /* We wait for the receiver to be ready */
  683. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  684. while (!(spcr1 & RRDY)) {
  685. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  686. if (attempts++ > 1000) {
  687. /* We must reset the receiver */
  688. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  689. udelay(10);
  690. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  691. udelay(10);
  692. dev_err(mcbsp->dev, "McBSP%d receiver not "
  693. "ready\n", mcbsp->id);
  694. return -EAGAIN;
  695. }
  696. }
  697. /* Receiver is ready, let's read the dummy data */
  698. if (rx_word_length > OMAP_MCBSP_WORD_16)
  699. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  700. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  701. return 0;
  702. }
  703. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  704. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  705. {
  706. struct omap_mcbsp *mcbsp;
  707. u32 clock_word = 0;
  708. void __iomem *io_base;
  709. omap_mcbsp_word_length tx_word_length;
  710. omap_mcbsp_word_length rx_word_length;
  711. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  712. if (!omap_mcbsp_check_valid_id(id)) {
  713. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  714. return -ENODEV;
  715. }
  716. mcbsp = id_to_mcbsp_ptr(id);
  717. io_base = mcbsp->io_base;
  718. tx_word_length = mcbsp->tx_word_length;
  719. rx_word_length = mcbsp->rx_word_length;
  720. if (tx_word_length != rx_word_length)
  721. return -EINVAL;
  722. /* First we wait for the transmitter to be ready */
  723. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  724. while (!(spcr2 & XRDY)) {
  725. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  726. if (attempts++ > 1000) {
  727. /* We must reset the transmitter */
  728. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  729. udelay(10);
  730. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  731. udelay(10);
  732. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  733. "ready\n", mcbsp->id);
  734. return -EAGAIN;
  735. }
  736. }
  737. /* We first need to enable the bus clock */
  738. if (tx_word_length > OMAP_MCBSP_WORD_16)
  739. OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
  740. OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);
  741. /* We wait for the receiver to be ready */
  742. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  743. while (!(spcr1 & RRDY)) {
  744. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  745. if (attempts++ > 1000) {
  746. /* We must reset the receiver */
  747. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  748. udelay(10);
  749. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  750. udelay(10);
  751. dev_err(mcbsp->dev, "McBSP%d receiver not "
  752. "ready\n", mcbsp->id);
  753. return -EAGAIN;
  754. }
  755. }
  756. /* Receiver is ready, there is something for us */
  757. if (rx_word_length > OMAP_MCBSP_WORD_16)
  758. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  759. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  760. word[0] = (word_lsb | (word_msb << 16));
  761. return 0;
  762. }
  763. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  764. /*
  765. * Simple DMA based buffer rx/tx routines.
  766. * Nothing fancy, just a single buffer tx/rx through DMA.
  767. * The DMA resources are released once the transfer is done.
  768. * For anything fancier, you should use your own customized DMA
  769. * routines and callbacks.
  770. */
  771. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  772. unsigned int length)
  773. {
  774. struct omap_mcbsp *mcbsp;
  775. int dma_tx_ch;
  776. int src_port = 0;
  777. int dest_port = 0;
  778. int sync_dev = 0;
  779. if (!omap_mcbsp_check_valid_id(id)) {
  780. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  781. return -ENODEV;
  782. }
  783. mcbsp = id_to_mcbsp_ptr(id);
  784. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  785. omap_mcbsp_tx_dma_callback,
  786. mcbsp,
  787. &dma_tx_ch)) {
  788. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  789. "McBSP%d TX. Trying IRQ based TX\n",
  790. mcbsp->id);
  791. return -EAGAIN;
  792. }
  793. mcbsp->dma_tx_lch = dma_tx_ch;
  794. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  795. dma_tx_ch);
  796. init_completion(&mcbsp->tx_dma_completion);
  797. if (cpu_class_is_omap1()) {
  798. src_port = OMAP_DMA_PORT_TIPB;
  799. dest_port = OMAP_DMA_PORT_EMIFF;
  800. }
  801. if (cpu_class_is_omap2())
  802. sync_dev = mcbsp->dma_tx_sync;
  803. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  804. OMAP_DMA_DATA_TYPE_S16,
  805. length >> 1, 1,
  806. OMAP_DMA_SYNC_ELEMENT,
  807. sync_dev, 0);
  808. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  809. src_port,
  810. OMAP_DMA_AMODE_CONSTANT,
  811. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  812. 0, 0);
  813. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  814. dest_port,
  815. OMAP_DMA_AMODE_POST_INC,
  816. buffer,
  817. 0, 0);
  818. omap_start_dma(mcbsp->dma_tx_lch);
  819. wait_for_completion(&mcbsp->tx_dma_completion);
  820. return 0;
  821. }
  822. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  823. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  824. unsigned int length)
  825. {
  826. struct omap_mcbsp *mcbsp;
  827. int dma_rx_ch;
  828. int src_port = 0;
  829. int dest_port = 0;
  830. int sync_dev = 0;
  831. if (!omap_mcbsp_check_valid_id(id)) {
  832. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  833. return -ENODEV;
  834. }
  835. mcbsp = id_to_mcbsp_ptr(id);
  836. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  837. omap_mcbsp_rx_dma_callback,
  838. mcbsp,
  839. &dma_rx_ch)) {
  840. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  841. "McBSP%d RX. Trying IRQ based RX\n",
  842. mcbsp->id);
  843. return -EAGAIN;
  844. }
  845. mcbsp->dma_rx_lch = dma_rx_ch;
  846. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  847. dma_rx_ch);
  848. init_completion(&mcbsp->rx_dma_completion);
  849. if (cpu_class_is_omap1()) {
  850. src_port = OMAP_DMA_PORT_TIPB;
  851. dest_port = OMAP_DMA_PORT_EMIFF;
  852. }
  853. if (cpu_class_is_omap2())
  854. sync_dev = mcbsp->dma_rx_sync;
  855. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  856. OMAP_DMA_DATA_TYPE_S16,
  857. length >> 1, 1,
  858. OMAP_DMA_SYNC_ELEMENT,
  859. sync_dev, 0);
  860. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  861. src_port,
  862. OMAP_DMA_AMODE_CONSTANT,
  863. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  864. 0, 0);
  865. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  866. dest_port,
  867. OMAP_DMA_AMODE_POST_INC,
  868. buffer,
  869. 0, 0);
  870. omap_start_dma(mcbsp->dma_rx_lch);
  871. wait_for_completion(&mcbsp->rx_dma_completion);
  872. return 0;
  873. }
  874. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  875. /*
  876. * SPI wrapper.
  877. * Since SPI setup is much simpler than the generic McBSP one,
  878. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  879. * Once this is done, you can call omap_mcbsp_start().
  880. */
  881. void omap_mcbsp_set_spi_mode(unsigned int id,
  882. const struct omap_mcbsp_spi_cfg *spi_cfg)
  883. {
  884. struct omap_mcbsp *mcbsp;
  885. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  886. if (!omap_mcbsp_check_valid_id(id)) {
  887. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  888. return;
  889. }
  890. mcbsp = id_to_mcbsp_ptr(id);
  891. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  892. /* SPI has only one frame */
  893. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  894. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  895. /* Clock stop mode */
  896. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  897. mcbsp_cfg.spcr1 |= (1 << 12);
  898. else
  899. mcbsp_cfg.spcr1 |= (3 << 11);
  900. /* Set clock parities */
  901. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  902. mcbsp_cfg.pcr0 |= CLKRP;
  903. else
  904. mcbsp_cfg.pcr0 &= ~CLKRP;
  905. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  906. mcbsp_cfg.pcr0 &= ~CLKXP;
  907. else
  908. mcbsp_cfg.pcr0 |= CLKXP;
  909. /* Set SCLKME to 0 and CLKSM to 1 */
  910. mcbsp_cfg.pcr0 &= ~SCLKME;
  911. mcbsp_cfg.srgr2 |= CLKSM;
  912. /* Set FSXP */
  913. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  914. mcbsp_cfg.pcr0 &= ~FSXP;
  915. else
  916. mcbsp_cfg.pcr0 |= FSXP;
  917. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  918. mcbsp_cfg.pcr0 |= CLKXM;
  919. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  920. mcbsp_cfg.pcr0 |= FSXM;
  921. mcbsp_cfg.srgr2 &= ~FSGM;
  922. mcbsp_cfg.xcr2 |= XDATDLY(1);
  923. mcbsp_cfg.rcr2 |= RDATDLY(1);
  924. } else {
  925. mcbsp_cfg.pcr0 &= ~CLKXM;
  926. mcbsp_cfg.srgr1 |= CLKGDV(1);
  927. mcbsp_cfg.pcr0 &= ~FSXM;
  928. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  929. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  930. }
  931. mcbsp_cfg.xcr2 &= ~XPHASE;
  932. mcbsp_cfg.rcr2 &= ~RPHASE;
  933. omap_mcbsp_config(id, &mcbsp_cfg);
  934. }
  935. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  936. #ifdef CONFIG_ARCH_OMAP34XX
  937. #define max_thres(m) (mcbsp->pdata->buffer_size)
  938. #define valid_threshold(m, val) ((val) <= max_thres(m))
  939. #define THRESHOLD_PROP_BUILDER(prop) \
  940. static ssize_t prop##_show(struct device *dev, \
  941. struct device_attribute *attr, char *buf) \
  942. { \
  943. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  944. \
  945. return sprintf(buf, "%u\n", mcbsp->prop); \
  946. } \
  947. \
  948. static ssize_t prop##_store(struct device *dev, \
  949. struct device_attribute *attr, \
  950. const char *buf, size_t size) \
  951. { \
  952. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  953. unsigned long val; \
  954. int status; \
  955. \
  956. status = strict_strtoul(buf, 0, &val); \
  957. if (status) \
  958. return status; \
  959. \
  960. if (!valid_threshold(mcbsp, val)) \
  961. return -EDOM; \
  962. \
  963. mcbsp->prop = val; \
  964. return size; \
  965. } \
  966. \
  967. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  968. THRESHOLD_PROP_BUILDER(max_tx_thres);
  969. THRESHOLD_PROP_BUILDER(max_rx_thres);
  970. static ssize_t dma_op_mode_show(struct device *dev,
  971. struct device_attribute *attr, char *buf)
  972. {
  973. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  974. int dma_op_mode;
  975. spin_lock_irq(&mcbsp->lock);
  976. dma_op_mode = mcbsp->dma_op_mode;
  977. spin_unlock_irq(&mcbsp->lock);
  978. return sprintf(buf, "current mode: %d\n"
  979. "possible mode values are:\n"
  980. "%d - %s\n"
  981. "%d - %s\n"
  982. "%d - %s\n",
  983. dma_op_mode,
  984. MCBSP_DMA_MODE_ELEMENT, "element mode",
  985. MCBSP_DMA_MODE_THRESHOLD, "threshold mode",
  986. MCBSP_DMA_MODE_FRAME, "frame mode");
  987. }
  988. static ssize_t dma_op_mode_store(struct device *dev,
  989. struct device_attribute *attr,
  990. const char *buf, size_t size)
  991. {
  992. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  993. unsigned long val;
  994. int status;
  995. status = strict_strtoul(buf, 0, &val);
  996. if (status)
  997. return status;
  998. spin_lock_irq(&mcbsp->lock);
  999. if (!mcbsp->free) {
  1000. size = -EBUSY;
  1001. goto unlock;
  1002. }
  1003. if (val > MCBSP_DMA_MODE_FRAME || val < MCBSP_DMA_MODE_ELEMENT) {
  1004. size = -EINVAL;
  1005. goto unlock;
  1006. }
  1007. mcbsp->dma_op_mode = val;
  1008. unlock:
  1009. spin_unlock_irq(&mcbsp->lock);
  1010. return size;
  1011. }
  1012. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1013. static const struct attribute *additional_attrs[] = {
  1014. &dev_attr_max_tx_thres.attr,
  1015. &dev_attr_max_rx_thres.attr,
  1016. &dev_attr_dma_op_mode.attr,
  1017. NULL,
  1018. };
  1019. static const struct attribute_group additional_attr_group = {
  1020. .attrs = (struct attribute **)additional_attrs,
  1021. };
  1022. static inline int __devinit omap_additional_add(struct device *dev)
  1023. {
  1024. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1025. }
  1026. static inline void __devexit omap_additional_remove(struct device *dev)
  1027. {
  1028. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1029. }
  1030. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1031. {
  1032. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1033. if (cpu_is_omap34xx()) {
  1034. mcbsp->max_tx_thres = max_thres(mcbsp);
  1035. mcbsp->max_rx_thres = max_thres(mcbsp);
  1036. /*
  1037. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1038. * for mcbsp2 instances.
  1039. */
  1040. if (omap_additional_add(mcbsp->dev))
  1041. dev_warn(mcbsp->dev,
  1042. "Unable to create additional controls\n");
  1043. } else {
  1044. mcbsp->max_tx_thres = -EINVAL;
  1045. mcbsp->max_rx_thres = -EINVAL;
  1046. }
  1047. }
  1048. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1049. {
  1050. if (cpu_is_omap34xx())
  1051. omap_additional_remove(mcbsp->dev);
  1052. }
  1053. #else
  1054. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1055. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1056. #endif /* CONFIG_ARCH_OMAP34XX */
  1057. /*
  1058. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1059. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1060. */
  1061. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1062. {
  1063. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1064. struct omap_mcbsp *mcbsp;
  1065. int id = pdev->id - 1;
  1066. int ret = 0;
  1067. if (!pdata) {
  1068. dev_err(&pdev->dev, "McBSP device initialized without"
  1069. "platform data\n");
  1070. ret = -EINVAL;
  1071. goto exit;
  1072. }
  1073. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1074. if (id >= omap_mcbsp_count) {
  1075. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1076. ret = -EINVAL;
  1077. goto exit;
  1078. }
  1079. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1080. if (!mcbsp) {
  1081. ret = -ENOMEM;
  1082. goto exit;
  1083. }
  1084. spin_lock_init(&mcbsp->lock);
  1085. mcbsp->id = id + 1;
  1086. mcbsp->free = 1;
  1087. mcbsp->dma_tx_lch = -1;
  1088. mcbsp->dma_rx_lch = -1;
  1089. mcbsp->phys_base = pdata->phys_base;
  1090. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1091. if (!mcbsp->io_base) {
  1092. ret = -ENOMEM;
  1093. goto err_ioremap;
  1094. }
  1095. /* Default I/O is IRQ based */
  1096. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1097. mcbsp->tx_irq = pdata->tx_irq;
  1098. mcbsp->rx_irq = pdata->rx_irq;
  1099. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1100. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1101. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1102. if (IS_ERR(mcbsp->iclk)) {
  1103. ret = PTR_ERR(mcbsp->iclk);
  1104. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1105. goto err_iclk;
  1106. }
  1107. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1108. if (IS_ERR(mcbsp->fclk)) {
  1109. ret = PTR_ERR(mcbsp->fclk);
  1110. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1111. goto err_fclk;
  1112. }
  1113. mcbsp->pdata = pdata;
  1114. mcbsp->dev = &pdev->dev;
  1115. mcbsp_ptr[id] = mcbsp;
  1116. platform_set_drvdata(pdev, mcbsp);
  1117. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1118. omap34xx_device_init(mcbsp);
  1119. return 0;
  1120. err_fclk:
  1121. clk_put(mcbsp->iclk);
  1122. err_iclk:
  1123. iounmap(mcbsp->io_base);
  1124. err_ioremap:
  1125. kfree(mcbsp);
  1126. exit:
  1127. return ret;
  1128. }
  1129. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1130. {
  1131. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1132. platform_set_drvdata(pdev, NULL);
  1133. if (mcbsp) {
  1134. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1135. mcbsp->pdata->ops->free)
  1136. mcbsp->pdata->ops->free(mcbsp->id);
  1137. omap34xx_device_exit(mcbsp);
  1138. clk_disable(mcbsp->fclk);
  1139. clk_disable(mcbsp->iclk);
  1140. clk_put(mcbsp->fclk);
  1141. clk_put(mcbsp->iclk);
  1142. iounmap(mcbsp->io_base);
  1143. mcbsp->fclk = NULL;
  1144. mcbsp->iclk = NULL;
  1145. mcbsp->free = 0;
  1146. mcbsp->dev = NULL;
  1147. }
  1148. return 0;
  1149. }
  1150. static struct platform_driver omap_mcbsp_driver = {
  1151. .probe = omap_mcbsp_probe,
  1152. .remove = __devexit_p(omap_mcbsp_remove),
  1153. .driver = {
  1154. .name = "omap-mcbsp",
  1155. },
  1156. };
  1157. int __init omap_mcbsp_init(void)
  1158. {
  1159. /* Register the McBSP driver */
  1160. return platform_driver_register(&omap_mcbsp_driver);
  1161. }