gpio-omap.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/irqchip/chained_irq.h>
  28. #include <linux/gpio.h>
  29. #include <linux/platform_data/gpio-omap.h>
  30. #define OFF_MODE 1
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. u16 irq;
  50. struct irq_domain *domain;
  51. u32 non_wakeup_gpios;
  52. u32 enabled_non_wakeup_gpios;
  53. struct gpio_regs context;
  54. u32 saved_datain;
  55. u32 level_mask;
  56. u32 toggle_mask;
  57. spinlock_t lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. struct device *dev;
  65. bool is_mpuio;
  66. bool dbck_flag;
  67. bool loses_context;
  68. bool context_valid;
  69. int stride;
  70. u32 width;
  71. int context_loss_count;
  72. int power_mode;
  73. bool workaround_enabled;
  74. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  75. int (*get_context_loss_count)(struct device *dev);
  76. struct omap_gpio_reg_offs *regs;
  77. };
  78. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  79. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  80. #define GPIO_MOD_CTRL_BIT BIT(0)
  81. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  82. #define LINE_USED(line, offset) (line & (1 << offset))
  83. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  84. {
  85. return bank->chip.base + gpio_irq;
  86. }
  87. static int omap_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  88. {
  89. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  90. return irq_find_mapping(bank->domain, offset);
  91. }
  92. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  93. {
  94. void __iomem *reg = bank->base;
  95. u32 l;
  96. reg += bank->regs->direction;
  97. l = __raw_readl(reg);
  98. if (is_input)
  99. l |= 1 << gpio;
  100. else
  101. l &= ~(1 << gpio);
  102. __raw_writel(l, reg);
  103. bank->context.oe = l;
  104. }
  105. /* set data out value using dedicate set/clear register */
  106. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  107. {
  108. void __iomem *reg = bank->base;
  109. u32 l = GPIO_BIT(bank, gpio);
  110. if (enable) {
  111. reg += bank->regs->set_dataout;
  112. bank->context.dataout |= l;
  113. } else {
  114. reg += bank->regs->clr_dataout;
  115. bank->context.dataout &= ~l;
  116. }
  117. __raw_writel(l, reg);
  118. }
  119. /* set data out value using mask register */
  120. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  121. {
  122. void __iomem *reg = bank->base + bank->regs->dataout;
  123. u32 gpio_bit = GPIO_BIT(bank, gpio);
  124. u32 l;
  125. l = __raw_readl(reg);
  126. if (enable)
  127. l |= gpio_bit;
  128. else
  129. l &= ~gpio_bit;
  130. __raw_writel(l, reg);
  131. bank->context.dataout = l;
  132. }
  133. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  134. {
  135. void __iomem *reg = bank->base + bank->regs->datain;
  136. return (__raw_readl(reg) & (1 << offset)) != 0;
  137. }
  138. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  139. {
  140. void __iomem *reg = bank->base + bank->regs->dataout;
  141. return (__raw_readl(reg) & (1 << offset)) != 0;
  142. }
  143. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  144. {
  145. int l = __raw_readl(base + reg);
  146. if (set)
  147. l |= mask;
  148. else
  149. l &= ~mask;
  150. __raw_writel(l, base + reg);
  151. }
  152. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  153. {
  154. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  155. clk_enable(bank->dbck);
  156. bank->dbck_enabled = true;
  157. __raw_writel(bank->dbck_enable_mask,
  158. bank->base + bank->regs->debounce_en);
  159. }
  160. }
  161. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  162. {
  163. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  164. /*
  165. * Disable debounce before cutting it's clock. If debounce is
  166. * enabled but the clock is not, GPIO module seems to be unable
  167. * to detect events and generate interrupts at least on OMAP3.
  168. */
  169. __raw_writel(0, bank->base + bank->regs->debounce_en);
  170. clk_disable(bank->dbck);
  171. bank->dbck_enabled = false;
  172. }
  173. }
  174. /**
  175. * _set_gpio_debounce - low level gpio debounce time
  176. * @bank: the gpio bank we're acting upon
  177. * @gpio: the gpio number on this @gpio
  178. * @debounce: debounce time to use
  179. *
  180. * OMAP's debounce time is in 31us steps so we need
  181. * to convert and round up to the closest unit.
  182. */
  183. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  184. unsigned debounce)
  185. {
  186. void __iomem *reg;
  187. u32 val;
  188. u32 l;
  189. if (!bank->dbck_flag)
  190. return;
  191. if (debounce < 32)
  192. debounce = 0x01;
  193. else if (debounce > 7936)
  194. debounce = 0xff;
  195. else
  196. debounce = (debounce / 0x1f) - 1;
  197. l = GPIO_BIT(bank, gpio);
  198. clk_enable(bank->dbck);
  199. reg = bank->base + bank->regs->debounce;
  200. __raw_writel(debounce, reg);
  201. reg = bank->base + bank->regs->debounce_en;
  202. val = __raw_readl(reg);
  203. if (debounce)
  204. val |= l;
  205. else
  206. val &= ~l;
  207. bank->dbck_enable_mask = val;
  208. __raw_writel(val, reg);
  209. clk_disable(bank->dbck);
  210. /*
  211. * Enable debounce clock per module.
  212. * This call is mandatory because in omap_gpio_request() when
  213. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  214. * runtime callbck fails to turn on dbck because dbck_enable_mask
  215. * used within _gpio_dbck_enable() is still not initialized at
  216. * that point. Therefore we have to enable dbck here.
  217. */
  218. _gpio_dbck_enable(bank);
  219. if (bank->dbck_enable_mask) {
  220. bank->context.debounce = debounce;
  221. bank->context.debounce_en = val;
  222. }
  223. }
  224. /**
  225. * _clear_gpio_debounce - clear debounce settings for a gpio
  226. * @bank: the gpio bank we're acting upon
  227. * @gpio: the gpio number on this @gpio
  228. *
  229. * If a gpio is using debounce, then clear the debounce enable bit and if
  230. * this is the only gpio in this bank using debounce, then clear the debounce
  231. * time too. The debounce clock will also be disabled when calling this function
  232. * if this is the only gpio in the bank using debounce.
  233. */
  234. static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
  235. {
  236. u32 gpio_bit = GPIO_BIT(bank, gpio);
  237. if (!bank->dbck_flag)
  238. return;
  239. if (!(bank->dbck_enable_mask & gpio_bit))
  240. return;
  241. bank->dbck_enable_mask &= ~gpio_bit;
  242. bank->context.debounce_en &= ~gpio_bit;
  243. __raw_writel(bank->context.debounce_en,
  244. bank->base + bank->regs->debounce_en);
  245. if (!bank->dbck_enable_mask) {
  246. bank->context.debounce = 0;
  247. __raw_writel(bank->context.debounce, bank->base +
  248. bank->regs->debounce);
  249. clk_disable(bank->dbck);
  250. bank->dbck_enabled = false;
  251. }
  252. }
  253. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  254. unsigned trigger)
  255. {
  256. void __iomem *base = bank->base;
  257. u32 gpio_bit = 1 << gpio;
  258. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  259. trigger & IRQ_TYPE_LEVEL_LOW);
  260. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  261. trigger & IRQ_TYPE_LEVEL_HIGH);
  262. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  263. trigger & IRQ_TYPE_EDGE_RISING);
  264. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  265. trigger & IRQ_TYPE_EDGE_FALLING);
  266. bank->context.leveldetect0 =
  267. __raw_readl(bank->base + bank->regs->leveldetect0);
  268. bank->context.leveldetect1 =
  269. __raw_readl(bank->base + bank->regs->leveldetect1);
  270. bank->context.risingdetect =
  271. __raw_readl(bank->base + bank->regs->risingdetect);
  272. bank->context.fallingdetect =
  273. __raw_readl(bank->base + bank->regs->fallingdetect);
  274. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  275. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  276. bank->context.wake_en =
  277. __raw_readl(bank->base + bank->regs->wkup_en);
  278. }
  279. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  280. if (!bank->regs->irqctrl) {
  281. /* On omap24xx proceed only when valid GPIO bit is set */
  282. if (bank->non_wakeup_gpios) {
  283. if (!(bank->non_wakeup_gpios & gpio_bit))
  284. goto exit;
  285. }
  286. /*
  287. * Log the edge gpio and manually trigger the IRQ
  288. * after resume if the input level changes
  289. * to avoid irq lost during PER RET/OFF mode
  290. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  291. */
  292. if (trigger & IRQ_TYPE_EDGE_BOTH)
  293. bank->enabled_non_wakeup_gpios |= gpio_bit;
  294. else
  295. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  296. }
  297. exit:
  298. bank->level_mask =
  299. __raw_readl(bank->base + bank->regs->leveldetect0) |
  300. __raw_readl(bank->base + bank->regs->leveldetect1);
  301. }
  302. #ifdef CONFIG_ARCH_OMAP1
  303. /*
  304. * This only applies to chips that can't do both rising and falling edge
  305. * detection at once. For all other chips, this function is a noop.
  306. */
  307. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  308. {
  309. void __iomem *reg = bank->base;
  310. u32 l = 0;
  311. if (!bank->regs->irqctrl)
  312. return;
  313. reg += bank->regs->irqctrl;
  314. l = __raw_readl(reg);
  315. if ((l >> gpio) & 1)
  316. l &= ~(1 << gpio);
  317. else
  318. l |= 1 << gpio;
  319. __raw_writel(l, reg);
  320. }
  321. #else
  322. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  323. #endif
  324. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  325. unsigned trigger)
  326. {
  327. void __iomem *reg = bank->base;
  328. void __iomem *base = bank->base;
  329. u32 l = 0;
  330. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  331. set_gpio_trigger(bank, gpio, trigger);
  332. } else if (bank->regs->irqctrl) {
  333. reg += bank->regs->irqctrl;
  334. l = __raw_readl(reg);
  335. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  336. bank->toggle_mask |= 1 << gpio;
  337. if (trigger & IRQ_TYPE_EDGE_RISING)
  338. l |= 1 << gpio;
  339. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  340. l &= ~(1 << gpio);
  341. else
  342. return -EINVAL;
  343. __raw_writel(l, reg);
  344. } else if (bank->regs->edgectrl1) {
  345. if (gpio & 0x08)
  346. reg += bank->regs->edgectrl2;
  347. else
  348. reg += bank->regs->edgectrl1;
  349. gpio &= 0x07;
  350. l = __raw_readl(reg);
  351. l &= ~(3 << (gpio << 1));
  352. if (trigger & IRQ_TYPE_EDGE_RISING)
  353. l |= 2 << (gpio << 1);
  354. if (trigger & IRQ_TYPE_EDGE_FALLING)
  355. l |= 1 << (gpio << 1);
  356. /* Enable wake-up during idle for dynamic tick */
  357. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  358. bank->context.wake_en =
  359. __raw_readl(bank->base + bank->regs->wkup_en);
  360. __raw_writel(l, reg);
  361. }
  362. return 0;
  363. }
  364. static int gpio_is_input(struct gpio_bank *bank, int mask)
  365. {
  366. void __iomem *reg = bank->base + bank->regs->direction;
  367. return __raw_readl(reg) & mask;
  368. }
  369. static int gpio_irq_type(struct irq_data *d, unsigned type)
  370. {
  371. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  372. unsigned gpio = 0;
  373. int retval;
  374. unsigned long flags;
  375. if (WARN_ON(!BANK_USED(bank)))
  376. return -EINVAL;
  377. #ifdef CONFIG_ARCH_OMAP1
  378. if (d->irq > IH_MPUIO_BASE)
  379. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  380. #endif
  381. if (!gpio)
  382. gpio = irq_to_gpio(bank, d->hwirq);
  383. if (type & ~IRQ_TYPE_SENSE_MASK)
  384. return -EINVAL;
  385. if (!bank->regs->leveldetect0 &&
  386. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  387. return -EINVAL;
  388. spin_lock_irqsave(&bank->lock, flags);
  389. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  390. bank->irq_usage |= 1 << GPIO_INDEX(bank, gpio);
  391. spin_unlock_irqrestore(&bank->lock, flags);
  392. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  393. __irq_set_handler_locked(d->irq, handle_level_irq);
  394. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  395. __irq_set_handler_locked(d->irq, handle_edge_irq);
  396. return retval;
  397. }
  398. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  399. {
  400. void __iomem *reg = bank->base;
  401. reg += bank->regs->irqstatus;
  402. __raw_writel(gpio_mask, reg);
  403. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  404. if (bank->regs->irqstatus2) {
  405. reg = bank->base + bank->regs->irqstatus2;
  406. __raw_writel(gpio_mask, reg);
  407. }
  408. /* Flush posted write for the irq status to avoid spurious interrupts */
  409. __raw_readl(reg);
  410. }
  411. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  412. {
  413. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  414. }
  415. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  416. {
  417. void __iomem *reg = bank->base;
  418. u32 l;
  419. u32 mask = (1 << bank->width) - 1;
  420. reg += bank->regs->irqenable;
  421. l = __raw_readl(reg);
  422. if (bank->regs->irqenable_inv)
  423. l = ~l;
  424. l &= mask;
  425. return l;
  426. }
  427. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  428. {
  429. void __iomem *reg = bank->base;
  430. u32 l;
  431. if (bank->regs->set_irqenable) {
  432. reg += bank->regs->set_irqenable;
  433. l = gpio_mask;
  434. bank->context.irqenable1 |= gpio_mask;
  435. } else {
  436. reg += bank->regs->irqenable;
  437. l = __raw_readl(reg);
  438. if (bank->regs->irqenable_inv)
  439. l &= ~gpio_mask;
  440. else
  441. l |= gpio_mask;
  442. bank->context.irqenable1 = l;
  443. }
  444. __raw_writel(l, reg);
  445. }
  446. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  447. {
  448. void __iomem *reg = bank->base;
  449. u32 l;
  450. if (bank->regs->clr_irqenable) {
  451. reg += bank->regs->clr_irqenable;
  452. l = gpio_mask;
  453. bank->context.irqenable1 &= ~gpio_mask;
  454. } else {
  455. reg += bank->regs->irqenable;
  456. l = __raw_readl(reg);
  457. if (bank->regs->irqenable_inv)
  458. l |= gpio_mask;
  459. else
  460. l &= ~gpio_mask;
  461. bank->context.irqenable1 = l;
  462. }
  463. __raw_writel(l, reg);
  464. }
  465. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  466. {
  467. if (enable)
  468. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  469. else
  470. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  471. }
  472. /*
  473. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  474. * 1510 does not seem to have a wake-up register. If JTAG is connected
  475. * to the target, system will wake up always on GPIO events. While
  476. * system is running all registered GPIO interrupts need to have wake-up
  477. * enabled. When system is suspended, only selected GPIO interrupts need
  478. * to have wake-up enabled.
  479. */
  480. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  481. {
  482. u32 gpio_bit = GPIO_BIT(bank, gpio);
  483. unsigned long flags;
  484. if (bank->non_wakeup_gpios & gpio_bit) {
  485. dev_err(bank->dev,
  486. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  487. return -EINVAL;
  488. }
  489. spin_lock_irqsave(&bank->lock, flags);
  490. if (enable)
  491. bank->context.wake_en |= gpio_bit;
  492. else
  493. bank->context.wake_en &= ~gpio_bit;
  494. __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  495. spin_unlock_irqrestore(&bank->lock, flags);
  496. return 0;
  497. }
  498. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  499. {
  500. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  501. _set_gpio_irqenable(bank, gpio, 0);
  502. _clear_gpio_irqstatus(bank, gpio);
  503. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  504. _clear_gpio_debounce(bank, gpio);
  505. }
  506. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  507. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  508. {
  509. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  510. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  511. return _set_gpio_wakeup(bank, gpio, enable);
  512. }
  513. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  514. {
  515. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  516. unsigned long flags;
  517. /*
  518. * If this is the first gpio_request for the bank,
  519. * enable the bank module.
  520. */
  521. if (!BANK_USED(bank))
  522. pm_runtime_get_sync(bank->dev);
  523. spin_lock_irqsave(&bank->lock, flags);
  524. /* Set trigger to none. You need to enable the desired trigger with
  525. * request_irq() or set_irq_type().
  526. */
  527. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  528. if (bank->regs->pinctrl) {
  529. void __iomem *reg = bank->base + bank->regs->pinctrl;
  530. /* Claim the pin for MPU */
  531. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  532. }
  533. if (bank->regs->ctrl && !BANK_USED(bank)) {
  534. void __iomem *reg = bank->base + bank->regs->ctrl;
  535. u32 ctrl;
  536. ctrl = __raw_readl(reg);
  537. /* Module is enabled, clocks are not gated */
  538. ctrl &= ~GPIO_MOD_CTRL_BIT;
  539. __raw_writel(ctrl, reg);
  540. bank->context.ctrl = ctrl;
  541. }
  542. bank->mod_usage |= 1 << offset;
  543. spin_unlock_irqrestore(&bank->lock, flags);
  544. return 0;
  545. }
  546. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  547. {
  548. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  549. void __iomem *base = bank->base;
  550. unsigned long flags;
  551. spin_lock_irqsave(&bank->lock, flags);
  552. if (bank->regs->wkup_en) {
  553. /* Disable wake-up during idle for dynamic tick */
  554. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  555. bank->context.wake_en =
  556. __raw_readl(bank->base + bank->regs->wkup_en);
  557. }
  558. bank->mod_usage &= ~(1 << offset);
  559. if (bank->regs->ctrl && !BANK_USED(bank)) {
  560. void __iomem *reg = bank->base + bank->regs->ctrl;
  561. u32 ctrl;
  562. ctrl = __raw_readl(reg);
  563. /* Module is disabled, clocks are gated */
  564. ctrl |= GPIO_MOD_CTRL_BIT;
  565. __raw_writel(ctrl, reg);
  566. bank->context.ctrl = ctrl;
  567. }
  568. _reset_gpio(bank, bank->chip.base + offset);
  569. spin_unlock_irqrestore(&bank->lock, flags);
  570. /*
  571. * If this is the last gpio to be freed in the bank,
  572. * disable the bank module.
  573. */
  574. if (!BANK_USED(bank))
  575. pm_runtime_put(bank->dev);
  576. }
  577. /*
  578. * We need to unmask the GPIO bank interrupt as soon as possible to
  579. * avoid missing GPIO interrupts for other lines in the bank.
  580. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  581. * in the bank to avoid missing nested interrupts for a GPIO line.
  582. * If we wait to unmask individual GPIO lines in the bank after the
  583. * line's interrupt handler has been run, we may miss some nested
  584. * interrupts.
  585. */
  586. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  587. {
  588. void __iomem *isr_reg = NULL;
  589. u32 isr;
  590. unsigned int bit;
  591. struct gpio_bank *bank;
  592. int unmasked = 0;
  593. struct irq_chip *chip = irq_desc_get_chip(desc);
  594. chained_irq_enter(chip, desc);
  595. bank = irq_get_handler_data(irq);
  596. isr_reg = bank->base + bank->regs->irqstatus;
  597. pm_runtime_get_sync(bank->dev);
  598. if (WARN_ON(!isr_reg))
  599. goto exit;
  600. while (1) {
  601. u32 isr_saved, level_mask = 0;
  602. u32 enabled;
  603. enabled = _get_gpio_irqbank_mask(bank);
  604. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  605. if (bank->level_mask)
  606. level_mask = bank->level_mask & enabled;
  607. /* clear edge sensitive interrupts before handler(s) are
  608. called so that we don't miss any interrupt occurred while
  609. executing them */
  610. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  611. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  612. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  613. /* if there is only edge sensitive GPIO pin interrupts
  614. configured, we could unmask GPIO bank interrupt immediately */
  615. if (!level_mask && !unmasked) {
  616. unmasked = 1;
  617. chained_irq_exit(chip, desc);
  618. }
  619. if (!isr)
  620. break;
  621. while (isr) {
  622. bit = __ffs(isr);
  623. isr &= ~(1 << bit);
  624. /*
  625. * Some chips can't respond to both rising and falling
  626. * at the same time. If this irq was requested with
  627. * both flags, we need to flip the ICR data for the IRQ
  628. * to respond to the IRQ for the opposite direction.
  629. * This will be indicated in the bank toggle_mask.
  630. */
  631. if (bank->toggle_mask & (1 << bit))
  632. _toggle_gpio_edge_triggering(bank, bit);
  633. generic_handle_irq(irq_find_mapping(bank->domain, bit));
  634. }
  635. }
  636. /* if bank has any level sensitive GPIO pin interrupt
  637. configured, we must unmask the bank interrupt only after
  638. handler(s) are executed in order to avoid spurious bank
  639. interrupt */
  640. exit:
  641. if (!unmasked)
  642. chained_irq_exit(chip, desc);
  643. pm_runtime_put(bank->dev);
  644. }
  645. static void gpio_irq_shutdown(struct irq_data *d)
  646. {
  647. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  648. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  649. unsigned long flags;
  650. unsigned offset = GPIO_INDEX(bank, gpio);
  651. spin_lock_irqsave(&bank->lock, flags);
  652. bank->irq_usage &= ~(1 << offset);
  653. _reset_gpio(bank, gpio);
  654. spin_unlock_irqrestore(&bank->lock, flags);
  655. }
  656. static void gpio_ack_irq(struct irq_data *d)
  657. {
  658. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  659. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  660. _clear_gpio_irqstatus(bank, gpio);
  661. }
  662. static void gpio_mask_irq(struct irq_data *d)
  663. {
  664. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  665. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  666. unsigned long flags;
  667. spin_lock_irqsave(&bank->lock, flags);
  668. _set_gpio_irqenable(bank, gpio, 0);
  669. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  670. spin_unlock_irqrestore(&bank->lock, flags);
  671. }
  672. static void gpio_unmask_irq(struct irq_data *d)
  673. {
  674. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  675. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  676. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  677. u32 trigger = irqd_get_trigger_type(d);
  678. unsigned long flags;
  679. spin_lock_irqsave(&bank->lock, flags);
  680. if (trigger)
  681. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  682. /* For level-triggered GPIOs, the clearing must be done after
  683. * the HW source is cleared, thus after the handler has run */
  684. if (bank->level_mask & irq_mask) {
  685. _set_gpio_irqenable(bank, gpio, 0);
  686. _clear_gpio_irqstatus(bank, gpio);
  687. }
  688. _set_gpio_irqenable(bank, gpio, 1);
  689. spin_unlock_irqrestore(&bank->lock, flags);
  690. }
  691. static struct irq_chip gpio_irq_chip = {
  692. .name = "GPIO",
  693. .irq_shutdown = gpio_irq_shutdown,
  694. .irq_ack = gpio_ack_irq,
  695. .irq_mask = gpio_mask_irq,
  696. .irq_unmask = gpio_unmask_irq,
  697. .irq_set_type = gpio_irq_type,
  698. .irq_set_wake = gpio_wake_enable,
  699. };
  700. /*---------------------------------------------------------------------*/
  701. static int omap_mpuio_suspend_noirq(struct device *dev)
  702. {
  703. struct platform_device *pdev = to_platform_device(dev);
  704. struct gpio_bank *bank = platform_get_drvdata(pdev);
  705. void __iomem *mask_reg = bank->base +
  706. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  707. unsigned long flags;
  708. spin_lock_irqsave(&bank->lock, flags);
  709. __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
  710. spin_unlock_irqrestore(&bank->lock, flags);
  711. return 0;
  712. }
  713. static int omap_mpuio_resume_noirq(struct device *dev)
  714. {
  715. struct platform_device *pdev = to_platform_device(dev);
  716. struct gpio_bank *bank = platform_get_drvdata(pdev);
  717. void __iomem *mask_reg = bank->base +
  718. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  719. unsigned long flags;
  720. spin_lock_irqsave(&bank->lock, flags);
  721. __raw_writel(bank->context.wake_en, mask_reg);
  722. spin_unlock_irqrestore(&bank->lock, flags);
  723. return 0;
  724. }
  725. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  726. .suspend_noirq = omap_mpuio_suspend_noirq,
  727. .resume_noirq = omap_mpuio_resume_noirq,
  728. };
  729. /* use platform_driver for this. */
  730. static struct platform_driver omap_mpuio_driver = {
  731. .driver = {
  732. .name = "mpuio",
  733. .pm = &omap_mpuio_dev_pm_ops,
  734. },
  735. };
  736. static struct platform_device omap_mpuio_device = {
  737. .name = "mpuio",
  738. .id = -1,
  739. .dev = {
  740. .driver = &omap_mpuio_driver.driver,
  741. }
  742. /* could list the /proc/iomem resources */
  743. };
  744. static inline void mpuio_init(struct gpio_bank *bank)
  745. {
  746. platform_set_drvdata(&omap_mpuio_device, bank);
  747. if (platform_driver_register(&omap_mpuio_driver) == 0)
  748. (void) platform_device_register(&omap_mpuio_device);
  749. }
  750. /*---------------------------------------------------------------------*/
  751. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  752. {
  753. struct gpio_bank *bank;
  754. unsigned long flags;
  755. bank = container_of(chip, struct gpio_bank, chip);
  756. spin_lock_irqsave(&bank->lock, flags);
  757. _set_gpio_direction(bank, offset, 1);
  758. spin_unlock_irqrestore(&bank->lock, flags);
  759. return 0;
  760. }
  761. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  762. {
  763. struct gpio_bank *bank;
  764. u32 mask;
  765. bank = container_of(chip, struct gpio_bank, chip);
  766. mask = (1 << offset);
  767. if (gpio_is_input(bank, mask))
  768. return _get_gpio_datain(bank, offset);
  769. else
  770. return _get_gpio_dataout(bank, offset);
  771. }
  772. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  773. {
  774. struct gpio_bank *bank;
  775. unsigned long flags;
  776. bank = container_of(chip, struct gpio_bank, chip);
  777. spin_lock_irqsave(&bank->lock, flags);
  778. bank->set_dataout(bank, offset, value);
  779. _set_gpio_direction(bank, offset, 0);
  780. spin_unlock_irqrestore(&bank->lock, flags);
  781. return 0;
  782. }
  783. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  784. unsigned debounce)
  785. {
  786. struct gpio_bank *bank;
  787. unsigned long flags;
  788. bank = container_of(chip, struct gpio_bank, chip);
  789. spin_lock_irqsave(&bank->lock, flags);
  790. _set_gpio_debounce(bank, offset, debounce);
  791. spin_unlock_irqrestore(&bank->lock, flags);
  792. return 0;
  793. }
  794. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  795. {
  796. struct gpio_bank *bank;
  797. unsigned long flags;
  798. bank = container_of(chip, struct gpio_bank, chip);
  799. spin_lock_irqsave(&bank->lock, flags);
  800. bank->set_dataout(bank, offset, value);
  801. spin_unlock_irqrestore(&bank->lock, flags);
  802. }
  803. /*---------------------------------------------------------------------*/
  804. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  805. {
  806. static bool called;
  807. u32 rev;
  808. if (called || bank->regs->revision == USHRT_MAX)
  809. return;
  810. rev = __raw_readw(bank->base + bank->regs->revision);
  811. pr_info("OMAP GPIO hardware version %d.%d\n",
  812. (rev >> 4) & 0x0f, rev & 0x0f);
  813. called = true;
  814. }
  815. /* This lock class tells lockdep that GPIO irqs are in a different
  816. * category than their parents, so it won't report false recursion.
  817. */
  818. static struct lock_class_key gpio_lock_class;
  819. static void omap_gpio_mod_init(struct gpio_bank *bank)
  820. {
  821. void __iomem *base = bank->base;
  822. u32 l = 0xffffffff;
  823. if (bank->width == 16)
  824. l = 0xffff;
  825. if (bank->is_mpuio) {
  826. __raw_writel(l, bank->base + bank->regs->irqenable);
  827. return;
  828. }
  829. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  830. _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
  831. if (bank->regs->debounce_en)
  832. __raw_writel(0, base + bank->regs->debounce_en);
  833. /* Save OE default value (0xffffffff) in the context */
  834. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  835. /* Initialize interface clk ungated, module enabled */
  836. if (bank->regs->ctrl)
  837. __raw_writel(0, base + bank->regs->ctrl);
  838. bank->dbck = clk_get(bank->dev, "dbclk");
  839. if (IS_ERR(bank->dbck))
  840. dev_err(bank->dev, "Could not get gpio dbck\n");
  841. }
  842. static void
  843. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  844. unsigned int num)
  845. {
  846. struct irq_chip_generic *gc;
  847. struct irq_chip_type *ct;
  848. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  849. handle_simple_irq);
  850. if (!gc) {
  851. dev_err(bank->dev, "Memory alloc failed for gc\n");
  852. return;
  853. }
  854. ct = gc->chip_types;
  855. /* NOTE: No ack required, reading IRQ status clears it. */
  856. ct->chip.irq_mask = irq_gc_mask_set_bit;
  857. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  858. ct->chip.irq_set_type = gpio_irq_type;
  859. if (bank->regs->wkup_en)
  860. ct->chip.irq_set_wake = gpio_wake_enable;
  861. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  862. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  863. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  864. }
  865. static void omap_gpio_chip_init(struct gpio_bank *bank)
  866. {
  867. int j;
  868. static int gpio;
  869. /*
  870. * REVISIT eventually switch from OMAP-specific gpio structs
  871. * over to the generic ones
  872. */
  873. bank->chip.request = omap_gpio_request;
  874. bank->chip.free = omap_gpio_free;
  875. bank->chip.direction_input = gpio_input;
  876. bank->chip.get = gpio_get;
  877. bank->chip.direction_output = gpio_output;
  878. bank->chip.set_debounce = gpio_debounce;
  879. bank->chip.set = gpio_set;
  880. bank->chip.to_irq = omap_gpio_to_irq;
  881. if (bank->is_mpuio) {
  882. bank->chip.label = "mpuio";
  883. if (bank->regs->wkup_en)
  884. bank->chip.dev = &omap_mpuio_device.dev;
  885. bank->chip.base = OMAP_MPUIO(0);
  886. } else {
  887. bank->chip.label = "gpio";
  888. bank->chip.base = gpio;
  889. gpio += bank->width;
  890. }
  891. bank->chip.ngpio = bank->width;
  892. gpiochip_add(&bank->chip);
  893. for (j = 0; j < bank->width; j++) {
  894. int irq = irq_create_mapping(bank->domain, j);
  895. irq_set_lockdep_class(irq, &gpio_lock_class);
  896. irq_set_chip_data(irq, bank);
  897. if (bank->is_mpuio) {
  898. omap_mpuio_alloc_gc(bank, irq, bank->width);
  899. } else {
  900. irq_set_chip_and_handler(irq, &gpio_irq_chip,
  901. handle_simple_irq);
  902. set_irq_flags(irq, IRQF_VALID);
  903. }
  904. }
  905. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  906. irq_set_handler_data(bank->irq, bank);
  907. }
  908. static const struct of_device_id omap_gpio_match[];
  909. static int omap_gpio_probe(struct platform_device *pdev)
  910. {
  911. struct device *dev = &pdev->dev;
  912. struct device_node *node = dev->of_node;
  913. const struct of_device_id *match;
  914. const struct omap_gpio_platform_data *pdata;
  915. struct resource *res;
  916. struct gpio_bank *bank;
  917. #ifdef CONFIG_ARCH_OMAP1
  918. int irq_base;
  919. #endif
  920. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  921. pdata = match ? match->data : dev_get_platdata(dev);
  922. if (!pdata)
  923. return -EINVAL;
  924. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  925. if (!bank) {
  926. dev_err(dev, "Memory alloc failed\n");
  927. return -ENOMEM;
  928. }
  929. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  930. if (unlikely(!res)) {
  931. dev_err(dev, "Invalid IRQ resource\n");
  932. return -ENODEV;
  933. }
  934. bank->irq = res->start;
  935. bank->dev = dev;
  936. bank->dbck_flag = pdata->dbck_flag;
  937. bank->stride = pdata->bank_stride;
  938. bank->width = pdata->bank_width;
  939. bank->is_mpuio = pdata->is_mpuio;
  940. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  941. bank->regs = pdata->regs;
  942. #ifdef CONFIG_OF_GPIO
  943. bank->chip.of_node = of_node_get(node);
  944. #endif
  945. if (node) {
  946. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  947. bank->loses_context = true;
  948. } else {
  949. bank->loses_context = pdata->loses_context;
  950. if (bank->loses_context)
  951. bank->get_context_loss_count =
  952. pdata->get_context_loss_count;
  953. }
  954. #ifdef CONFIG_ARCH_OMAP1
  955. /*
  956. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  957. * irq_alloc_descs() and irq_domain_add_legacy() and just use a
  958. * linear IRQ domain mapping for all OMAP platforms.
  959. */
  960. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  961. if (irq_base < 0) {
  962. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  963. return -ENODEV;
  964. }
  965. bank->domain = irq_domain_add_legacy(node, bank->width, irq_base,
  966. 0, &irq_domain_simple_ops, NULL);
  967. #else
  968. bank->domain = irq_domain_add_linear(node, bank->width,
  969. &irq_domain_simple_ops, NULL);
  970. #endif
  971. if (!bank->domain) {
  972. dev_err(dev, "Couldn't register an IRQ domain\n");
  973. return -ENODEV;
  974. }
  975. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  976. bank->set_dataout = _set_gpio_dataout_reg;
  977. else
  978. bank->set_dataout = _set_gpio_dataout_mask;
  979. spin_lock_init(&bank->lock);
  980. /* Static mapping, never released */
  981. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  982. if (unlikely(!res)) {
  983. dev_err(dev, "Invalid mem resource\n");
  984. irq_domain_remove(bank->domain);
  985. return -ENODEV;
  986. }
  987. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  988. pdev->name)) {
  989. dev_err(dev, "Region already claimed\n");
  990. irq_domain_remove(bank->domain);
  991. return -EBUSY;
  992. }
  993. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  994. if (!bank->base) {
  995. dev_err(dev, "Could not ioremap\n");
  996. irq_domain_remove(bank->domain);
  997. return -ENOMEM;
  998. }
  999. platform_set_drvdata(pdev, bank);
  1000. pm_runtime_enable(bank->dev);
  1001. pm_runtime_irq_safe(bank->dev);
  1002. pm_runtime_get_sync(bank->dev);
  1003. if (bank->is_mpuio)
  1004. mpuio_init(bank);
  1005. omap_gpio_mod_init(bank);
  1006. omap_gpio_chip_init(bank);
  1007. omap_gpio_show_rev(bank);
  1008. pm_runtime_put(bank->dev);
  1009. list_add_tail(&bank->node, &omap_gpio_list);
  1010. return 0;
  1011. }
  1012. #ifdef CONFIG_ARCH_OMAP2PLUS
  1013. #if defined(CONFIG_PM_RUNTIME)
  1014. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1015. static int omap_gpio_runtime_suspend(struct device *dev)
  1016. {
  1017. struct platform_device *pdev = to_platform_device(dev);
  1018. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1019. u32 l1 = 0, l2 = 0;
  1020. unsigned long flags;
  1021. u32 wake_low, wake_hi;
  1022. spin_lock_irqsave(&bank->lock, flags);
  1023. /*
  1024. * Only edges can generate a wakeup event to the PRCM.
  1025. *
  1026. * Therefore, ensure any wake-up capable GPIOs have
  1027. * edge-detection enabled before going idle to ensure a wakeup
  1028. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1029. * NDA TRM 25.5.3.1)
  1030. *
  1031. * The normal values will be restored upon ->runtime_resume()
  1032. * by writing back the values saved in bank->context.
  1033. */
  1034. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1035. if (wake_low)
  1036. __raw_writel(wake_low | bank->context.fallingdetect,
  1037. bank->base + bank->regs->fallingdetect);
  1038. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1039. if (wake_hi)
  1040. __raw_writel(wake_hi | bank->context.risingdetect,
  1041. bank->base + bank->regs->risingdetect);
  1042. if (!bank->enabled_non_wakeup_gpios)
  1043. goto update_gpio_context_count;
  1044. if (bank->power_mode != OFF_MODE) {
  1045. bank->power_mode = 0;
  1046. goto update_gpio_context_count;
  1047. }
  1048. /*
  1049. * If going to OFF, remove triggering for all
  1050. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1051. * generated. See OMAP2420 Errata item 1.101.
  1052. */
  1053. bank->saved_datain = __raw_readl(bank->base +
  1054. bank->regs->datain);
  1055. l1 = bank->context.fallingdetect;
  1056. l2 = bank->context.risingdetect;
  1057. l1 &= ~bank->enabled_non_wakeup_gpios;
  1058. l2 &= ~bank->enabled_non_wakeup_gpios;
  1059. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1060. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1061. bank->workaround_enabled = true;
  1062. update_gpio_context_count:
  1063. if (bank->get_context_loss_count)
  1064. bank->context_loss_count =
  1065. bank->get_context_loss_count(bank->dev);
  1066. _gpio_dbck_disable(bank);
  1067. spin_unlock_irqrestore(&bank->lock, flags);
  1068. return 0;
  1069. }
  1070. static void omap_gpio_init_context(struct gpio_bank *p);
  1071. static int omap_gpio_runtime_resume(struct device *dev)
  1072. {
  1073. struct platform_device *pdev = to_platform_device(dev);
  1074. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1075. u32 l = 0, gen, gen0, gen1;
  1076. unsigned long flags;
  1077. int c;
  1078. spin_lock_irqsave(&bank->lock, flags);
  1079. /*
  1080. * On the first resume during the probe, the context has not
  1081. * been initialised and so initialise it now. Also initialise
  1082. * the context loss count.
  1083. */
  1084. if (bank->loses_context && !bank->context_valid) {
  1085. omap_gpio_init_context(bank);
  1086. if (bank->get_context_loss_count)
  1087. bank->context_loss_count =
  1088. bank->get_context_loss_count(bank->dev);
  1089. }
  1090. _gpio_dbck_enable(bank);
  1091. /*
  1092. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1093. * GPIOs were set to edge trigger also in order to be able to
  1094. * generate a PRCM wakeup. Here we restore the
  1095. * pre-runtime_suspend() values for edge triggering.
  1096. */
  1097. __raw_writel(bank->context.fallingdetect,
  1098. bank->base + bank->regs->fallingdetect);
  1099. __raw_writel(bank->context.risingdetect,
  1100. bank->base + bank->regs->risingdetect);
  1101. if (bank->loses_context) {
  1102. if (!bank->get_context_loss_count) {
  1103. omap_gpio_restore_context(bank);
  1104. } else {
  1105. c = bank->get_context_loss_count(bank->dev);
  1106. if (c != bank->context_loss_count) {
  1107. omap_gpio_restore_context(bank);
  1108. } else {
  1109. spin_unlock_irqrestore(&bank->lock, flags);
  1110. return 0;
  1111. }
  1112. }
  1113. }
  1114. if (!bank->workaround_enabled) {
  1115. spin_unlock_irqrestore(&bank->lock, flags);
  1116. return 0;
  1117. }
  1118. l = __raw_readl(bank->base + bank->regs->datain);
  1119. /*
  1120. * Check if any of the non-wakeup interrupt GPIOs have changed
  1121. * state. If so, generate an IRQ by software. This is
  1122. * horribly racy, but it's the best we can do to work around
  1123. * this silicon bug.
  1124. */
  1125. l ^= bank->saved_datain;
  1126. l &= bank->enabled_non_wakeup_gpios;
  1127. /*
  1128. * No need to generate IRQs for the rising edge for gpio IRQs
  1129. * configured with falling edge only; and vice versa.
  1130. */
  1131. gen0 = l & bank->context.fallingdetect;
  1132. gen0 &= bank->saved_datain;
  1133. gen1 = l & bank->context.risingdetect;
  1134. gen1 &= ~(bank->saved_datain);
  1135. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1136. gen = l & (~(bank->context.fallingdetect) &
  1137. ~(bank->context.risingdetect));
  1138. /* Consider all GPIO IRQs needed to be updated */
  1139. gen |= gen0 | gen1;
  1140. if (gen) {
  1141. u32 old0, old1;
  1142. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1143. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1144. if (!bank->regs->irqstatus_raw0) {
  1145. __raw_writel(old0 | gen, bank->base +
  1146. bank->regs->leveldetect0);
  1147. __raw_writel(old1 | gen, bank->base +
  1148. bank->regs->leveldetect1);
  1149. }
  1150. if (bank->regs->irqstatus_raw0) {
  1151. __raw_writel(old0 | l, bank->base +
  1152. bank->regs->leveldetect0);
  1153. __raw_writel(old1 | l, bank->base +
  1154. bank->regs->leveldetect1);
  1155. }
  1156. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1157. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1158. }
  1159. bank->workaround_enabled = false;
  1160. spin_unlock_irqrestore(&bank->lock, flags);
  1161. return 0;
  1162. }
  1163. #endif /* CONFIG_PM_RUNTIME */
  1164. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1165. {
  1166. struct gpio_bank *bank;
  1167. list_for_each_entry(bank, &omap_gpio_list, node) {
  1168. if (!BANK_USED(bank) || !bank->loses_context)
  1169. continue;
  1170. bank->power_mode = pwr_mode;
  1171. pm_runtime_put_sync_suspend(bank->dev);
  1172. }
  1173. }
  1174. void omap2_gpio_resume_after_idle(void)
  1175. {
  1176. struct gpio_bank *bank;
  1177. list_for_each_entry(bank, &omap_gpio_list, node) {
  1178. if (!BANK_USED(bank) || !bank->loses_context)
  1179. continue;
  1180. pm_runtime_get_sync(bank->dev);
  1181. }
  1182. }
  1183. #if defined(CONFIG_PM_RUNTIME)
  1184. static void omap_gpio_init_context(struct gpio_bank *p)
  1185. {
  1186. struct omap_gpio_reg_offs *regs = p->regs;
  1187. void __iomem *base = p->base;
  1188. p->context.ctrl = __raw_readl(base + regs->ctrl);
  1189. p->context.oe = __raw_readl(base + regs->direction);
  1190. p->context.wake_en = __raw_readl(base + regs->wkup_en);
  1191. p->context.leveldetect0 = __raw_readl(base + regs->leveldetect0);
  1192. p->context.leveldetect1 = __raw_readl(base + regs->leveldetect1);
  1193. p->context.risingdetect = __raw_readl(base + regs->risingdetect);
  1194. p->context.fallingdetect = __raw_readl(base + regs->fallingdetect);
  1195. p->context.irqenable1 = __raw_readl(base + regs->irqenable);
  1196. p->context.irqenable2 = __raw_readl(base + regs->irqenable2);
  1197. if (regs->set_dataout && p->regs->clr_dataout)
  1198. p->context.dataout = __raw_readl(base + regs->set_dataout);
  1199. else
  1200. p->context.dataout = __raw_readl(base + regs->dataout);
  1201. p->context_valid = true;
  1202. }
  1203. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1204. {
  1205. __raw_writel(bank->context.wake_en,
  1206. bank->base + bank->regs->wkup_en);
  1207. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1208. __raw_writel(bank->context.leveldetect0,
  1209. bank->base + bank->regs->leveldetect0);
  1210. __raw_writel(bank->context.leveldetect1,
  1211. bank->base + bank->regs->leveldetect1);
  1212. __raw_writel(bank->context.risingdetect,
  1213. bank->base + bank->regs->risingdetect);
  1214. __raw_writel(bank->context.fallingdetect,
  1215. bank->base + bank->regs->fallingdetect);
  1216. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1217. __raw_writel(bank->context.dataout,
  1218. bank->base + bank->regs->set_dataout);
  1219. else
  1220. __raw_writel(bank->context.dataout,
  1221. bank->base + bank->regs->dataout);
  1222. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1223. if (bank->dbck_enable_mask) {
  1224. __raw_writel(bank->context.debounce, bank->base +
  1225. bank->regs->debounce);
  1226. __raw_writel(bank->context.debounce_en,
  1227. bank->base + bank->regs->debounce_en);
  1228. }
  1229. __raw_writel(bank->context.irqenable1,
  1230. bank->base + bank->regs->irqenable);
  1231. __raw_writel(bank->context.irqenable2,
  1232. bank->base + bank->regs->irqenable2);
  1233. }
  1234. #endif /* CONFIG_PM_RUNTIME */
  1235. #else
  1236. #define omap_gpio_runtime_suspend NULL
  1237. #define omap_gpio_runtime_resume NULL
  1238. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1239. #endif
  1240. static const struct dev_pm_ops gpio_pm_ops = {
  1241. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1242. NULL)
  1243. };
  1244. #if defined(CONFIG_OF)
  1245. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1246. .revision = OMAP24XX_GPIO_REVISION,
  1247. .direction = OMAP24XX_GPIO_OE,
  1248. .datain = OMAP24XX_GPIO_DATAIN,
  1249. .dataout = OMAP24XX_GPIO_DATAOUT,
  1250. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1251. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1252. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1253. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1254. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1255. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1256. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1257. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1258. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1259. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1260. .ctrl = OMAP24XX_GPIO_CTRL,
  1261. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1262. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1263. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1264. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1265. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1266. };
  1267. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1268. .revision = OMAP4_GPIO_REVISION,
  1269. .direction = OMAP4_GPIO_OE,
  1270. .datain = OMAP4_GPIO_DATAIN,
  1271. .dataout = OMAP4_GPIO_DATAOUT,
  1272. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1273. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1274. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1275. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1276. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1277. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1278. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1279. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1280. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1281. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1282. .ctrl = OMAP4_GPIO_CTRL,
  1283. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1284. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1285. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1286. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1287. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1288. };
  1289. static const struct omap_gpio_platform_data omap2_pdata = {
  1290. .regs = &omap2_gpio_regs,
  1291. .bank_width = 32,
  1292. .dbck_flag = false,
  1293. };
  1294. static const struct omap_gpio_platform_data omap3_pdata = {
  1295. .regs = &omap2_gpio_regs,
  1296. .bank_width = 32,
  1297. .dbck_flag = true,
  1298. };
  1299. static const struct omap_gpio_platform_data omap4_pdata = {
  1300. .regs = &omap4_gpio_regs,
  1301. .bank_width = 32,
  1302. .dbck_flag = true,
  1303. };
  1304. static const struct of_device_id omap_gpio_match[] = {
  1305. {
  1306. .compatible = "ti,omap4-gpio",
  1307. .data = &omap4_pdata,
  1308. },
  1309. {
  1310. .compatible = "ti,omap3-gpio",
  1311. .data = &omap3_pdata,
  1312. },
  1313. {
  1314. .compatible = "ti,omap2-gpio",
  1315. .data = &omap2_pdata,
  1316. },
  1317. { },
  1318. };
  1319. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1320. #endif
  1321. static struct platform_driver omap_gpio_driver = {
  1322. .probe = omap_gpio_probe,
  1323. .driver = {
  1324. .name = "omap_gpio",
  1325. .pm = &gpio_pm_ops,
  1326. .of_match_table = of_match_ptr(omap_gpio_match),
  1327. },
  1328. };
  1329. /*
  1330. * gpio driver register needs to be done before
  1331. * machine_init functions access gpio APIs.
  1332. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1333. */
  1334. static int __init omap_gpio_drv_reg(void)
  1335. {
  1336. return platform_driver_register(&omap_gpio_driver);
  1337. }
  1338. postcore_initcall(omap_gpio_drv_reg);