rt2800lib.c 203 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  184. {
  185. u32 reg;
  186. int i, count;
  187. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  188. if (rt2x00_get_field32(reg, WLAN_EN))
  189. return 0;
  190. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  191. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  192. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  193. rt2x00_set_field32(&reg, WLAN_EN, 1);
  194. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  195. udelay(REGISTER_BUSY_DELAY);
  196. count = 0;
  197. do {
  198. /*
  199. * Check PLL_LD & XTAL_RDY.
  200. */
  201. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  202. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  203. if (rt2x00_get_field32(reg, PLL_LD) &&
  204. rt2x00_get_field32(reg, XTAL_RDY))
  205. break;
  206. udelay(REGISTER_BUSY_DELAY);
  207. }
  208. if (i >= REGISTER_BUSY_COUNT) {
  209. if (count >= 10)
  210. return -EIO;
  211. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  212. udelay(REGISTER_BUSY_DELAY);
  213. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  214. udelay(REGISTER_BUSY_DELAY);
  215. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  216. udelay(REGISTER_BUSY_DELAY);
  217. count++;
  218. } else {
  219. count = 0;
  220. }
  221. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  222. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  223. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  224. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  225. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  226. udelay(10);
  227. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  228. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  229. udelay(10);
  230. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  231. } while (count != 0);
  232. return 0;
  233. }
  234. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  235. const u8 command, const u8 token,
  236. const u8 arg0, const u8 arg1)
  237. {
  238. u32 reg;
  239. /*
  240. * SOC devices don't support MCU requests.
  241. */
  242. if (rt2x00_is_soc(rt2x00dev))
  243. return;
  244. mutex_lock(&rt2x00dev->csr_mutex);
  245. /*
  246. * Wait until the MCU becomes available, afterwards we
  247. * can safely write the new data into the register.
  248. */
  249. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  250. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  251. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  252. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  253. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  254. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  255. reg = 0;
  256. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  257. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  258. }
  259. mutex_unlock(&rt2x00dev->csr_mutex);
  260. }
  261. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  262. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  263. {
  264. unsigned int i = 0;
  265. u32 reg;
  266. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  267. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  268. if (reg && reg != ~0)
  269. return 0;
  270. msleep(1);
  271. }
  272. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  273. return -EBUSY;
  274. }
  275. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  276. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  277. {
  278. unsigned int i;
  279. u32 reg;
  280. /*
  281. * Some devices are really slow to respond here. Wait a whole second
  282. * before timing out.
  283. */
  284. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  285. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  286. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  287. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  288. return 0;
  289. msleep(10);
  290. }
  291. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  292. return -EACCES;
  293. }
  294. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  295. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  296. {
  297. u32 reg;
  298. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  303. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  304. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  305. }
  306. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  307. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  308. {
  309. u16 fw_crc;
  310. u16 crc;
  311. /*
  312. * The last 2 bytes in the firmware array are the crc checksum itself,
  313. * this means that we should never pass those 2 bytes to the crc
  314. * algorithm.
  315. */
  316. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  317. /*
  318. * Use the crc ccitt algorithm.
  319. * This will return the same value as the legacy driver which
  320. * used bit ordering reversion on the both the firmware bytes
  321. * before input input as well as on the final output.
  322. * Obviously using crc ccitt directly is much more efficient.
  323. */
  324. crc = crc_ccitt(~0, data, len - 2);
  325. /*
  326. * There is a small difference between the crc-itu-t + bitrev and
  327. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  328. * will be swapped, use swab16 to convert the crc to the correct
  329. * value.
  330. */
  331. crc = swab16(crc);
  332. return fw_crc == crc;
  333. }
  334. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  335. const u8 *data, const size_t len)
  336. {
  337. size_t offset = 0;
  338. size_t fw_len;
  339. bool multiple;
  340. /*
  341. * PCI(e) & SOC devices require firmware with a length
  342. * of 8kb. USB devices require firmware files with a length
  343. * of 4kb. Certain USB chipsets however require different firmware,
  344. * which Ralink only provides attached to the original firmware
  345. * file. Thus for USB devices, firmware files have a length
  346. * which is a multiple of 4kb. The firmware for rt3290 chip also
  347. * have a length which is a multiple of 4kb.
  348. */
  349. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  350. fw_len = 4096;
  351. else
  352. fw_len = 8192;
  353. multiple = true;
  354. /*
  355. * Validate the firmware length
  356. */
  357. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  358. return FW_BAD_LENGTH;
  359. /*
  360. * Check if the chipset requires one of the upper parts
  361. * of the firmware.
  362. */
  363. if (rt2x00_is_usb(rt2x00dev) &&
  364. !rt2x00_rt(rt2x00dev, RT2860) &&
  365. !rt2x00_rt(rt2x00dev, RT2872) &&
  366. !rt2x00_rt(rt2x00dev, RT3070) &&
  367. ((len / fw_len) == 1))
  368. return FW_BAD_VERSION;
  369. /*
  370. * 8kb firmware files must be checked as if it were
  371. * 2 separate firmware files.
  372. */
  373. while (offset < len) {
  374. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  375. return FW_BAD_CRC;
  376. offset += fw_len;
  377. }
  378. return FW_OK;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  381. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  382. const u8 *data, const size_t len)
  383. {
  384. unsigned int i;
  385. u32 reg;
  386. int retval;
  387. if (rt2x00_rt(rt2x00dev, RT3290)) {
  388. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  389. if (retval)
  390. return -EBUSY;
  391. }
  392. /*
  393. * If driver doesn't wake up firmware here,
  394. * rt2800_load_firmware will hang forever when interface is up again.
  395. */
  396. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  397. /*
  398. * Wait for stable hardware.
  399. */
  400. if (rt2800_wait_csr_ready(rt2x00dev))
  401. return -EBUSY;
  402. if (rt2x00_is_pci(rt2x00dev)) {
  403. if (rt2x00_rt(rt2x00dev, RT3290) ||
  404. rt2x00_rt(rt2x00dev, RT3572) ||
  405. rt2x00_rt(rt2x00dev, RT5390) ||
  406. rt2x00_rt(rt2x00dev, RT5392)) {
  407. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  408. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  409. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  410. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  411. }
  412. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  413. }
  414. rt2800_disable_wpdma(rt2x00dev);
  415. /*
  416. * Write firmware to the device.
  417. */
  418. rt2800_drv_write_firmware(rt2x00dev, data, len);
  419. /*
  420. * Wait for device to stabilize.
  421. */
  422. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  423. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  424. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  425. break;
  426. msleep(1);
  427. }
  428. if (i == REGISTER_BUSY_COUNT) {
  429. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  430. return -EBUSY;
  431. }
  432. /*
  433. * Disable DMA, will be reenabled later when enabling
  434. * the radio.
  435. */
  436. rt2800_disable_wpdma(rt2x00dev);
  437. /*
  438. * Initialize firmware.
  439. */
  440. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  441. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  442. if (rt2x00_is_usb(rt2x00dev)) {
  443. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  444. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  445. }
  446. msleep(1);
  447. return 0;
  448. }
  449. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  450. void rt2800_write_tx_data(struct queue_entry *entry,
  451. struct txentry_desc *txdesc)
  452. {
  453. __le32 *txwi = rt2800_drv_get_txwi(entry);
  454. u32 word;
  455. int i;
  456. /*
  457. * Initialize TX Info descriptor
  458. */
  459. rt2x00_desc_read(txwi, 0, &word);
  460. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  461. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  462. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  463. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  464. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  465. rt2x00_set_field32(&word, TXWI_W0_TS,
  466. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  467. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  468. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  469. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  470. txdesc->u.ht.mpdu_density);
  471. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  472. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  473. rt2x00_set_field32(&word, TXWI_W0_BW,
  474. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  475. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  476. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  477. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  478. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  479. rt2x00_desc_write(txwi, 0, word);
  480. rt2x00_desc_read(txwi, 1, &word);
  481. rt2x00_set_field32(&word, TXWI_W1_ACK,
  482. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  483. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  484. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  485. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  486. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  487. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  488. txdesc->key_idx : txdesc->u.ht.wcid);
  489. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  490. txdesc->length);
  491. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  492. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  493. rt2x00_desc_write(txwi, 1, word);
  494. /*
  495. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  496. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  497. * When TXD_W3_WIV is set to 1 it will use the IV data
  498. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  499. * crypto entry in the registers should be used to encrypt the frame.
  500. *
  501. * Nulify all remaining words as well, we don't know how to program them.
  502. */
  503. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  504. _rt2x00_desc_write(txwi, i, 0);
  505. }
  506. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  507. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  508. {
  509. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  510. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  511. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  512. u16 eeprom;
  513. u8 offset0;
  514. u8 offset1;
  515. u8 offset2;
  516. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  517. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  518. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  519. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  520. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  521. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  522. } else {
  523. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  524. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  525. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  526. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  527. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  528. }
  529. /*
  530. * Convert the value from the descriptor into the RSSI value
  531. * If the value in the descriptor is 0, it is considered invalid
  532. * and the default (extremely low) rssi value is assumed
  533. */
  534. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  535. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  536. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  537. /*
  538. * mac80211 only accepts a single RSSI value. Calculating the
  539. * average doesn't deliver a fair answer either since -60:-60 would
  540. * be considered equally good as -50:-70 while the second is the one
  541. * which gives less energy...
  542. */
  543. rssi0 = max(rssi0, rssi1);
  544. return (int)max(rssi0, rssi2);
  545. }
  546. void rt2800_process_rxwi(struct queue_entry *entry,
  547. struct rxdone_entry_desc *rxdesc)
  548. {
  549. __le32 *rxwi = (__le32 *) entry->skb->data;
  550. u32 word;
  551. rt2x00_desc_read(rxwi, 0, &word);
  552. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  553. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  554. rt2x00_desc_read(rxwi, 1, &word);
  555. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  556. rxdesc->flags |= RX_FLAG_SHORT_GI;
  557. if (rt2x00_get_field32(word, RXWI_W1_BW))
  558. rxdesc->flags |= RX_FLAG_40MHZ;
  559. /*
  560. * Detect RX rate, always use MCS as signal type.
  561. */
  562. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  563. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  564. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  565. /*
  566. * Mask of 0x8 bit to remove the short preamble flag.
  567. */
  568. if (rxdesc->rate_mode == RATE_MODE_CCK)
  569. rxdesc->signal &= ~0x8;
  570. rt2x00_desc_read(rxwi, 2, &word);
  571. /*
  572. * Convert descriptor AGC value to RSSI value.
  573. */
  574. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  575. /*
  576. * Remove RXWI descriptor from start of the buffer.
  577. */
  578. skb_pull(entry->skb, entry->queue->winfo_size);
  579. }
  580. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  581. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  582. {
  583. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  584. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  585. struct txdone_entry_desc txdesc;
  586. u32 word;
  587. u16 mcs, real_mcs;
  588. int aggr, ampdu;
  589. /*
  590. * Obtain the status about this packet.
  591. */
  592. txdesc.flags = 0;
  593. rt2x00_desc_read(txwi, 0, &word);
  594. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  595. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  596. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  597. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  598. /*
  599. * If a frame was meant to be sent as a single non-aggregated MPDU
  600. * but ended up in an aggregate the used tx rate doesn't correlate
  601. * with the one specified in the TXWI as the whole aggregate is sent
  602. * with the same rate.
  603. *
  604. * For example: two frames are sent to rt2x00, the first one sets
  605. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  606. * and requests MCS15. If the hw aggregates both frames into one
  607. * AMDPU the tx status for both frames will contain MCS7 although
  608. * the frame was sent successfully.
  609. *
  610. * Hence, replace the requested rate with the real tx rate to not
  611. * confuse the rate control algortihm by providing clearly wrong
  612. * data.
  613. */
  614. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  615. skbdesc->tx_rate_idx = real_mcs;
  616. mcs = real_mcs;
  617. }
  618. if (aggr == 1 || ampdu == 1)
  619. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  620. /*
  621. * Ralink has a retry mechanism using a global fallback
  622. * table. We setup this fallback table to try the immediate
  623. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  624. * always contains the MCS used for the last transmission, be
  625. * it successful or not.
  626. */
  627. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  628. /*
  629. * Transmission succeeded. The number of retries is
  630. * mcs - real_mcs
  631. */
  632. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  633. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  634. } else {
  635. /*
  636. * Transmission failed. The number of retries is
  637. * always 7 in this case (for a total number of 8
  638. * frames sent).
  639. */
  640. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  641. txdesc.retry = rt2x00dev->long_retry;
  642. }
  643. /*
  644. * the frame was retried at least once
  645. * -> hw used fallback rates
  646. */
  647. if (txdesc.retry)
  648. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  649. rt2x00lib_txdone(entry, &txdesc);
  650. }
  651. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  652. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  653. {
  654. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  655. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  656. unsigned int beacon_base;
  657. unsigned int padding_len;
  658. u32 orig_reg, reg;
  659. const int txwi_desc_size = entry->queue->winfo_size;
  660. /*
  661. * Disable beaconing while we are reloading the beacon data,
  662. * otherwise we might be sending out invalid data.
  663. */
  664. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  665. orig_reg = reg;
  666. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  667. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  668. /*
  669. * Add space for the TXWI in front of the skb.
  670. */
  671. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  672. /*
  673. * Register descriptor details in skb frame descriptor.
  674. */
  675. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  676. skbdesc->desc = entry->skb->data;
  677. skbdesc->desc_len = txwi_desc_size;
  678. /*
  679. * Add the TXWI for the beacon to the skb.
  680. */
  681. rt2800_write_tx_data(entry, txdesc);
  682. /*
  683. * Dump beacon to userspace through debugfs.
  684. */
  685. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  686. /*
  687. * Write entire beacon with TXWI and padding to register.
  688. */
  689. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  690. if (padding_len && skb_pad(entry->skb, padding_len)) {
  691. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  692. /* skb freed by skb_pad() on failure */
  693. entry->skb = NULL;
  694. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  695. return;
  696. }
  697. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  698. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  699. entry->skb->len + padding_len);
  700. /*
  701. * Enable beaconing again.
  702. */
  703. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  704. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  705. /*
  706. * Clean up beacon skb.
  707. */
  708. dev_kfree_skb_any(entry->skb);
  709. entry->skb = NULL;
  710. }
  711. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  712. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  713. unsigned int beacon_base)
  714. {
  715. int i;
  716. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  717. /*
  718. * For the Beacon base registers we only need to clear
  719. * the whole TXWI which (when set to 0) will invalidate
  720. * the entire beacon.
  721. */
  722. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  723. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  724. }
  725. void rt2800_clear_beacon(struct queue_entry *entry)
  726. {
  727. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  728. u32 reg;
  729. /*
  730. * Disable beaconing while we are reloading the beacon data,
  731. * otherwise we might be sending out invalid data.
  732. */
  733. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  734. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  735. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  736. /*
  737. * Clear beacon.
  738. */
  739. rt2800_clear_beacon_register(rt2x00dev,
  740. HW_BEACON_OFFSET(entry->entry_idx));
  741. /*
  742. * Enabled beaconing again.
  743. */
  744. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  745. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  746. }
  747. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  748. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  749. const struct rt2x00debug rt2800_rt2x00debug = {
  750. .owner = THIS_MODULE,
  751. .csr = {
  752. .read = rt2800_register_read,
  753. .write = rt2800_register_write,
  754. .flags = RT2X00DEBUGFS_OFFSET,
  755. .word_base = CSR_REG_BASE,
  756. .word_size = sizeof(u32),
  757. .word_count = CSR_REG_SIZE / sizeof(u32),
  758. },
  759. .eeprom = {
  760. .read = rt2x00_eeprom_read,
  761. .write = rt2x00_eeprom_write,
  762. .word_base = EEPROM_BASE,
  763. .word_size = sizeof(u16),
  764. .word_count = EEPROM_SIZE / sizeof(u16),
  765. },
  766. .bbp = {
  767. .read = rt2800_bbp_read,
  768. .write = rt2800_bbp_write,
  769. .word_base = BBP_BASE,
  770. .word_size = sizeof(u8),
  771. .word_count = BBP_SIZE / sizeof(u8),
  772. },
  773. .rf = {
  774. .read = rt2x00_rf_read,
  775. .write = rt2800_rf_write,
  776. .word_base = RF_BASE,
  777. .word_size = sizeof(u32),
  778. .word_count = RF_SIZE / sizeof(u32),
  779. },
  780. .rfcsr = {
  781. .read = rt2800_rfcsr_read,
  782. .write = rt2800_rfcsr_write,
  783. .word_base = RFCSR_BASE,
  784. .word_size = sizeof(u8),
  785. .word_count = RFCSR_SIZE / sizeof(u8),
  786. },
  787. };
  788. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  789. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  790. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  791. {
  792. u32 reg;
  793. if (rt2x00_rt(rt2x00dev, RT3290)) {
  794. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  795. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  796. } else {
  797. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  798. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  799. }
  800. }
  801. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  802. #ifdef CONFIG_RT2X00_LIB_LEDS
  803. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  804. enum led_brightness brightness)
  805. {
  806. struct rt2x00_led *led =
  807. container_of(led_cdev, struct rt2x00_led, led_dev);
  808. unsigned int enabled = brightness != LED_OFF;
  809. unsigned int bg_mode =
  810. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  811. unsigned int polarity =
  812. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  813. EEPROM_FREQ_LED_POLARITY);
  814. unsigned int ledmode =
  815. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  816. EEPROM_FREQ_LED_MODE);
  817. u32 reg;
  818. /* Check for SoC (SOC devices don't support MCU requests) */
  819. if (rt2x00_is_soc(led->rt2x00dev)) {
  820. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  821. /* Set LED Polarity */
  822. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  823. /* Set LED Mode */
  824. if (led->type == LED_TYPE_RADIO) {
  825. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  826. enabled ? 3 : 0);
  827. } else if (led->type == LED_TYPE_ASSOC) {
  828. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  829. enabled ? 3 : 0);
  830. } else if (led->type == LED_TYPE_QUALITY) {
  831. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  832. enabled ? 3 : 0);
  833. }
  834. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  835. } else {
  836. if (led->type == LED_TYPE_RADIO) {
  837. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  838. enabled ? 0x20 : 0);
  839. } else if (led->type == LED_TYPE_ASSOC) {
  840. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  841. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  842. } else if (led->type == LED_TYPE_QUALITY) {
  843. /*
  844. * The brightness is divided into 6 levels (0 - 5),
  845. * The specs tell us the following levels:
  846. * 0, 1 ,3, 7, 15, 31
  847. * to determine the level in a simple way we can simply
  848. * work with bitshifting:
  849. * (1 << level) - 1
  850. */
  851. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  852. (1 << brightness / (LED_FULL / 6)) - 1,
  853. polarity);
  854. }
  855. }
  856. }
  857. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  858. struct rt2x00_led *led, enum led_type type)
  859. {
  860. led->rt2x00dev = rt2x00dev;
  861. led->type = type;
  862. led->led_dev.brightness_set = rt2800_brightness_set;
  863. led->flags = LED_INITIALIZED;
  864. }
  865. #endif /* CONFIG_RT2X00_LIB_LEDS */
  866. /*
  867. * Configuration handlers.
  868. */
  869. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  870. const u8 *address,
  871. int wcid)
  872. {
  873. struct mac_wcid_entry wcid_entry;
  874. u32 offset;
  875. offset = MAC_WCID_ENTRY(wcid);
  876. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  877. if (address)
  878. memcpy(wcid_entry.mac, address, ETH_ALEN);
  879. rt2800_register_multiwrite(rt2x00dev, offset,
  880. &wcid_entry, sizeof(wcid_entry));
  881. }
  882. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  883. {
  884. u32 offset;
  885. offset = MAC_WCID_ATTR_ENTRY(wcid);
  886. rt2800_register_write(rt2x00dev, offset, 0);
  887. }
  888. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  889. int wcid, u32 bssidx)
  890. {
  891. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  892. u32 reg;
  893. /*
  894. * The BSS Idx numbers is split in a main value of 3 bits,
  895. * and a extended field for adding one additional bit to the value.
  896. */
  897. rt2800_register_read(rt2x00dev, offset, &reg);
  898. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  899. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  900. (bssidx & 0x8) >> 3);
  901. rt2800_register_write(rt2x00dev, offset, reg);
  902. }
  903. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  904. struct rt2x00lib_crypto *crypto,
  905. struct ieee80211_key_conf *key)
  906. {
  907. struct mac_iveiv_entry iveiv_entry;
  908. u32 offset;
  909. u32 reg;
  910. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  911. if (crypto->cmd == SET_KEY) {
  912. rt2800_register_read(rt2x00dev, offset, &reg);
  913. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  914. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  915. /*
  916. * Both the cipher as the BSS Idx numbers are split in a main
  917. * value of 3 bits, and a extended field for adding one additional
  918. * bit to the value.
  919. */
  920. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  921. (crypto->cipher & 0x7));
  922. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  923. (crypto->cipher & 0x8) >> 3);
  924. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  925. rt2800_register_write(rt2x00dev, offset, reg);
  926. } else {
  927. /* Delete the cipher without touching the bssidx */
  928. rt2800_register_read(rt2x00dev, offset, &reg);
  929. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  930. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  931. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  932. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  933. rt2800_register_write(rt2x00dev, offset, reg);
  934. }
  935. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  936. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  937. if ((crypto->cipher == CIPHER_TKIP) ||
  938. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  939. (crypto->cipher == CIPHER_AES))
  940. iveiv_entry.iv[3] |= 0x20;
  941. iveiv_entry.iv[3] |= key->keyidx << 6;
  942. rt2800_register_multiwrite(rt2x00dev, offset,
  943. &iveiv_entry, sizeof(iveiv_entry));
  944. }
  945. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  946. struct rt2x00lib_crypto *crypto,
  947. struct ieee80211_key_conf *key)
  948. {
  949. struct hw_key_entry key_entry;
  950. struct rt2x00_field32 field;
  951. u32 offset;
  952. u32 reg;
  953. if (crypto->cmd == SET_KEY) {
  954. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  955. memcpy(key_entry.key, crypto->key,
  956. sizeof(key_entry.key));
  957. memcpy(key_entry.tx_mic, crypto->tx_mic,
  958. sizeof(key_entry.tx_mic));
  959. memcpy(key_entry.rx_mic, crypto->rx_mic,
  960. sizeof(key_entry.rx_mic));
  961. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  962. rt2800_register_multiwrite(rt2x00dev, offset,
  963. &key_entry, sizeof(key_entry));
  964. }
  965. /*
  966. * The cipher types are stored over multiple registers
  967. * starting with SHARED_KEY_MODE_BASE each word will have
  968. * 32 bits and contains the cipher types for 2 bssidx each.
  969. * Using the correct defines correctly will cause overhead,
  970. * so just calculate the correct offset.
  971. */
  972. field.bit_offset = 4 * (key->hw_key_idx % 8);
  973. field.bit_mask = 0x7 << field.bit_offset;
  974. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  975. rt2800_register_read(rt2x00dev, offset, &reg);
  976. rt2x00_set_field32(&reg, field,
  977. (crypto->cmd == SET_KEY) * crypto->cipher);
  978. rt2800_register_write(rt2x00dev, offset, reg);
  979. /*
  980. * Update WCID information
  981. */
  982. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  983. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  984. crypto->bssidx);
  985. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  986. return 0;
  987. }
  988. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  989. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  990. {
  991. struct mac_wcid_entry wcid_entry;
  992. int idx;
  993. u32 offset;
  994. /*
  995. * Search for the first free WCID entry and return the corresponding
  996. * index.
  997. *
  998. * Make sure the WCID starts _after_ the last possible shared key
  999. * entry (>32).
  1000. *
  1001. * Since parts of the pairwise key table might be shared with
  1002. * the beacon frame buffers 6 & 7 we should only write into the
  1003. * first 222 entries.
  1004. */
  1005. for (idx = 33; idx <= 222; idx++) {
  1006. offset = MAC_WCID_ENTRY(idx);
  1007. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1008. sizeof(wcid_entry));
  1009. if (is_broadcast_ether_addr(wcid_entry.mac))
  1010. return idx;
  1011. }
  1012. /*
  1013. * Use -1 to indicate that we don't have any more space in the WCID
  1014. * table.
  1015. */
  1016. return -1;
  1017. }
  1018. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1019. struct rt2x00lib_crypto *crypto,
  1020. struct ieee80211_key_conf *key)
  1021. {
  1022. struct hw_key_entry key_entry;
  1023. u32 offset;
  1024. if (crypto->cmd == SET_KEY) {
  1025. /*
  1026. * Allow key configuration only for STAs that are
  1027. * known by the hw.
  1028. */
  1029. if (crypto->wcid < 0)
  1030. return -ENOSPC;
  1031. key->hw_key_idx = crypto->wcid;
  1032. memcpy(key_entry.key, crypto->key,
  1033. sizeof(key_entry.key));
  1034. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1035. sizeof(key_entry.tx_mic));
  1036. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1037. sizeof(key_entry.rx_mic));
  1038. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1039. rt2800_register_multiwrite(rt2x00dev, offset,
  1040. &key_entry, sizeof(key_entry));
  1041. }
  1042. /*
  1043. * Update WCID information
  1044. */
  1045. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1046. return 0;
  1047. }
  1048. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1049. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1050. struct ieee80211_sta *sta)
  1051. {
  1052. int wcid;
  1053. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1054. /*
  1055. * Find next free WCID.
  1056. */
  1057. wcid = rt2800_find_wcid(rt2x00dev);
  1058. /*
  1059. * Store selected wcid even if it is invalid so that we can
  1060. * later decide if the STA is uploaded into the hw.
  1061. */
  1062. sta_priv->wcid = wcid;
  1063. /*
  1064. * No space left in the device, however, we can still communicate
  1065. * with the STA -> No error.
  1066. */
  1067. if (wcid < 0)
  1068. return 0;
  1069. /*
  1070. * Clean up WCID attributes and write STA address to the device.
  1071. */
  1072. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1073. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1074. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1075. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1076. return 0;
  1077. }
  1078. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1079. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1080. {
  1081. /*
  1082. * Remove WCID entry, no need to clean the attributes as they will
  1083. * get renewed when the WCID is reused.
  1084. */
  1085. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1086. return 0;
  1087. }
  1088. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1089. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1090. const unsigned int filter_flags)
  1091. {
  1092. u32 reg;
  1093. /*
  1094. * Start configuration steps.
  1095. * Note that the version error will always be dropped
  1096. * and broadcast frames will always be accepted since
  1097. * there is no filter for it at this time.
  1098. */
  1099. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1100. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1101. !(filter_flags & FIF_FCSFAIL));
  1102. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1103. !(filter_flags & FIF_PLCPFAIL));
  1104. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1105. !(filter_flags & FIF_PROMISC_IN_BSS));
  1106. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1107. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1108. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1109. !(filter_flags & FIF_ALLMULTI));
  1110. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1111. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1112. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1113. !(filter_flags & FIF_CONTROL));
  1114. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1115. !(filter_flags & FIF_CONTROL));
  1116. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1117. !(filter_flags & FIF_CONTROL));
  1118. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1119. !(filter_flags & FIF_CONTROL));
  1120. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1121. !(filter_flags & FIF_CONTROL));
  1122. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1123. !(filter_flags & FIF_PSPOLL));
  1124. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1125. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1126. !(filter_flags & FIF_CONTROL));
  1127. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1128. !(filter_flags & FIF_CONTROL));
  1129. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1130. }
  1131. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1132. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1133. struct rt2x00intf_conf *conf, const unsigned int flags)
  1134. {
  1135. u32 reg;
  1136. bool update_bssid = false;
  1137. if (flags & CONFIG_UPDATE_TYPE) {
  1138. /*
  1139. * Enable synchronisation.
  1140. */
  1141. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1142. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1143. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1144. if (conf->sync == TSF_SYNC_AP_NONE) {
  1145. /*
  1146. * Tune beacon queue transmit parameters for AP mode
  1147. */
  1148. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1149. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1150. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1151. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1152. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1153. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1154. } else {
  1155. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1156. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1157. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1158. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1159. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1160. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1161. }
  1162. }
  1163. if (flags & CONFIG_UPDATE_MAC) {
  1164. if (flags & CONFIG_UPDATE_TYPE &&
  1165. conf->sync == TSF_SYNC_AP_NONE) {
  1166. /*
  1167. * The BSSID register has to be set to our own mac
  1168. * address in AP mode.
  1169. */
  1170. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1171. update_bssid = true;
  1172. }
  1173. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1174. reg = le32_to_cpu(conf->mac[1]);
  1175. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1176. conf->mac[1] = cpu_to_le32(reg);
  1177. }
  1178. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1179. conf->mac, sizeof(conf->mac));
  1180. }
  1181. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1182. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1183. reg = le32_to_cpu(conf->bssid[1]);
  1184. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1185. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1186. conf->bssid[1] = cpu_to_le32(reg);
  1187. }
  1188. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1189. conf->bssid, sizeof(conf->bssid));
  1190. }
  1191. }
  1192. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1193. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1194. struct rt2x00lib_erp *erp)
  1195. {
  1196. bool any_sta_nongf = !!(erp->ht_opmode &
  1197. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1198. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1199. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1200. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1201. u32 reg;
  1202. /* default protection rate for HT20: OFDM 24M */
  1203. mm20_rate = gf20_rate = 0x4004;
  1204. /* default protection rate for HT40: duplicate OFDM 24M */
  1205. mm40_rate = gf40_rate = 0x4084;
  1206. switch (protection) {
  1207. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1208. /*
  1209. * All STAs in this BSS are HT20/40 but there might be
  1210. * STAs not supporting greenfield mode.
  1211. * => Disable protection for HT transmissions.
  1212. */
  1213. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1214. break;
  1215. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1216. /*
  1217. * All STAs in this BSS are HT20 or HT20/40 but there
  1218. * might be STAs not supporting greenfield mode.
  1219. * => Protect all HT40 transmissions.
  1220. */
  1221. mm20_mode = gf20_mode = 0;
  1222. mm40_mode = gf40_mode = 2;
  1223. break;
  1224. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1225. /*
  1226. * Nonmember protection:
  1227. * According to 802.11n we _should_ protect all
  1228. * HT transmissions (but we don't have to).
  1229. *
  1230. * But if cts_protection is enabled we _shall_ protect
  1231. * all HT transmissions using a CCK rate.
  1232. *
  1233. * And if any station is non GF we _shall_ protect
  1234. * GF transmissions.
  1235. *
  1236. * We decide to protect everything
  1237. * -> fall through to mixed mode.
  1238. */
  1239. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1240. /*
  1241. * Legacy STAs are present
  1242. * => Protect all HT transmissions.
  1243. */
  1244. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1245. /*
  1246. * If erp protection is needed we have to protect HT
  1247. * transmissions with CCK 11M long preamble.
  1248. */
  1249. if (erp->cts_protection) {
  1250. /* don't duplicate RTS/CTS in CCK mode */
  1251. mm20_rate = mm40_rate = 0x0003;
  1252. gf20_rate = gf40_rate = 0x0003;
  1253. }
  1254. break;
  1255. }
  1256. /* check for STAs not supporting greenfield mode */
  1257. if (any_sta_nongf)
  1258. gf20_mode = gf40_mode = 2;
  1259. /* Update HT protection config */
  1260. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1261. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1262. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1263. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1264. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1265. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1266. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1267. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1268. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1269. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1270. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1271. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1272. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1273. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1274. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1275. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1276. }
  1277. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1278. u32 changed)
  1279. {
  1280. u32 reg;
  1281. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1282. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1283. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1284. !!erp->short_preamble);
  1285. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1286. !!erp->short_preamble);
  1287. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1288. }
  1289. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1290. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1291. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1292. erp->cts_protection ? 2 : 0);
  1293. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1294. }
  1295. if (changed & BSS_CHANGED_BASIC_RATES) {
  1296. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1297. erp->basic_rates);
  1298. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1299. }
  1300. if (changed & BSS_CHANGED_ERP_SLOT) {
  1301. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1302. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1303. erp->slot_time);
  1304. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1305. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1306. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1307. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1308. }
  1309. if (changed & BSS_CHANGED_BEACON_INT) {
  1310. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1311. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1312. erp->beacon_int * 16);
  1313. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1314. }
  1315. if (changed & BSS_CHANGED_HT)
  1316. rt2800_config_ht_opmode(rt2x00dev, erp);
  1317. }
  1318. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1319. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1320. {
  1321. u32 reg;
  1322. u16 eeprom;
  1323. u8 led_ctrl, led_g_mode, led_r_mode;
  1324. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1325. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1326. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1327. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1328. } else {
  1329. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1330. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1331. }
  1332. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1333. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1334. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1335. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1336. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1337. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1338. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1339. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1340. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1341. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1342. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1343. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1344. } else {
  1345. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1346. (led_g_mode << 2) | led_r_mode, 1);
  1347. }
  1348. }
  1349. }
  1350. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1351. enum antenna ant)
  1352. {
  1353. u32 reg;
  1354. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1355. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1356. if (rt2x00_is_pci(rt2x00dev)) {
  1357. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1358. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1359. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1360. } else if (rt2x00_is_usb(rt2x00dev))
  1361. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1362. eesk_pin, 0);
  1363. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1364. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1365. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1366. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1367. }
  1368. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1369. {
  1370. u8 r1;
  1371. u8 r3;
  1372. u16 eeprom;
  1373. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1374. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1375. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1376. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1377. rt2800_config_3572bt_ant(rt2x00dev);
  1378. /*
  1379. * Configure the TX antenna.
  1380. */
  1381. switch (ant->tx_chain_num) {
  1382. case 1:
  1383. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1384. break;
  1385. case 2:
  1386. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1387. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1388. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1389. else
  1390. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1391. break;
  1392. case 3:
  1393. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1394. break;
  1395. }
  1396. /*
  1397. * Configure the RX antenna.
  1398. */
  1399. switch (ant->rx_chain_num) {
  1400. case 1:
  1401. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1402. rt2x00_rt(rt2x00dev, RT3090) ||
  1403. rt2x00_rt(rt2x00dev, RT3352) ||
  1404. rt2x00_rt(rt2x00dev, RT3390)) {
  1405. rt2x00_eeprom_read(rt2x00dev,
  1406. EEPROM_NIC_CONF1, &eeprom);
  1407. if (rt2x00_get_field16(eeprom,
  1408. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1409. rt2800_set_ant_diversity(rt2x00dev,
  1410. rt2x00dev->default_ant.rx);
  1411. }
  1412. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1413. break;
  1414. case 2:
  1415. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1416. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1417. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1418. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1419. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1420. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1421. } else {
  1422. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1423. }
  1424. break;
  1425. case 3:
  1426. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1427. break;
  1428. }
  1429. rt2800_bbp_write(rt2x00dev, 3, r3);
  1430. rt2800_bbp_write(rt2x00dev, 1, r1);
  1431. }
  1432. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1433. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1434. struct rt2x00lib_conf *libconf)
  1435. {
  1436. u16 eeprom;
  1437. short lna_gain;
  1438. if (libconf->rf.channel <= 14) {
  1439. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1440. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1441. } else if (libconf->rf.channel <= 64) {
  1442. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1443. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1444. } else if (libconf->rf.channel <= 128) {
  1445. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1446. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1447. } else {
  1448. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1449. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1450. }
  1451. rt2x00dev->lna_gain = lna_gain;
  1452. }
  1453. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1454. struct ieee80211_conf *conf,
  1455. struct rf_channel *rf,
  1456. struct channel_info *info)
  1457. {
  1458. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1459. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1460. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1461. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1462. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1463. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1464. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1465. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1466. if (rf->channel > 14) {
  1467. /*
  1468. * When TX power is below 0, we should increase it by 7 to
  1469. * make it a positive value (Minimum value is -7).
  1470. * However this means that values between 0 and 7 have
  1471. * double meaning, and we should set a 7DBm boost flag.
  1472. */
  1473. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1474. (info->default_power1 >= 0));
  1475. if (info->default_power1 < 0)
  1476. info->default_power1 += 7;
  1477. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1478. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1479. (info->default_power2 >= 0));
  1480. if (info->default_power2 < 0)
  1481. info->default_power2 += 7;
  1482. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1483. } else {
  1484. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1485. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1486. }
  1487. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1488. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1489. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1490. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1491. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1492. udelay(200);
  1493. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1494. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1495. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1496. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1497. udelay(200);
  1498. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1499. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1500. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1501. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1502. }
  1503. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1504. struct ieee80211_conf *conf,
  1505. struct rf_channel *rf,
  1506. struct channel_info *info)
  1507. {
  1508. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1509. u8 rfcsr, calib_tx, calib_rx;
  1510. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1511. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1512. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1513. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1514. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1516. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1517. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1518. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1519. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1520. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1521. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1522. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1523. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1524. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1525. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1526. rt2x00dev->default_ant.rx_chain_num <= 1);
  1527. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1528. rt2x00dev->default_ant.rx_chain_num <= 2);
  1529. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1530. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1531. rt2x00dev->default_ant.tx_chain_num <= 1);
  1532. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1533. rt2x00dev->default_ant.tx_chain_num <= 2);
  1534. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1535. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1536. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1537. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1538. msleep(1);
  1539. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1540. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1541. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1542. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1543. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1544. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1545. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1546. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1547. } else {
  1548. if (conf_is_ht40(conf)) {
  1549. calib_tx = drv_data->calibration_bw40;
  1550. calib_rx = drv_data->calibration_bw40;
  1551. } else {
  1552. calib_tx = drv_data->calibration_bw20;
  1553. calib_rx = drv_data->calibration_bw20;
  1554. }
  1555. }
  1556. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1557. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1558. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1559. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1560. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1561. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1562. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1563. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1564. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1565. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1566. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1567. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1568. msleep(1);
  1569. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1570. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1571. }
  1572. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1573. struct ieee80211_conf *conf,
  1574. struct rf_channel *rf,
  1575. struct channel_info *info)
  1576. {
  1577. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1578. u8 rfcsr;
  1579. u32 reg;
  1580. if (rf->channel <= 14) {
  1581. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1582. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1583. } else {
  1584. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1585. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1586. }
  1587. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1588. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1589. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1590. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1591. if (rf->channel <= 14)
  1592. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1593. else
  1594. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1595. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1596. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1597. if (rf->channel <= 14)
  1598. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1599. else
  1600. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1601. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1602. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1603. if (rf->channel <= 14) {
  1604. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1605. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1606. info->default_power1);
  1607. } else {
  1608. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1609. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1610. (info->default_power1 & 0x3) |
  1611. ((info->default_power1 & 0xC) << 1));
  1612. }
  1613. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1614. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1615. if (rf->channel <= 14) {
  1616. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1617. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1618. info->default_power2);
  1619. } else {
  1620. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1621. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1622. (info->default_power2 & 0x3) |
  1623. ((info->default_power2 & 0xC) << 1));
  1624. }
  1625. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1626. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1627. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1628. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1629. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1630. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1631. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1632. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1633. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1634. if (rf->channel <= 14) {
  1635. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1636. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1637. }
  1638. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1639. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1640. } else {
  1641. switch (rt2x00dev->default_ant.tx_chain_num) {
  1642. case 1:
  1643. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1644. case 2:
  1645. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1646. break;
  1647. }
  1648. switch (rt2x00dev->default_ant.rx_chain_num) {
  1649. case 1:
  1650. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1651. case 2:
  1652. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1653. break;
  1654. }
  1655. }
  1656. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1657. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1658. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1659. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1660. if (conf_is_ht40(conf)) {
  1661. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1662. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1663. } else {
  1664. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1665. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1666. }
  1667. if (rf->channel <= 14) {
  1668. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1669. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1670. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1671. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1672. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1673. rfcsr = 0x4c;
  1674. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1675. drv_data->txmixer_gain_24g);
  1676. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1677. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1678. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1679. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1680. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1681. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1682. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1683. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1684. } else {
  1685. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1686. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1687. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1688. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1689. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1690. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1691. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1692. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1693. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1694. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1695. rfcsr = 0x7a;
  1696. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1697. drv_data->txmixer_gain_5g);
  1698. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1699. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1700. if (rf->channel <= 64) {
  1701. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1702. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1703. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1704. } else if (rf->channel <= 128) {
  1705. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1706. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1707. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1708. } else {
  1709. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1710. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1711. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1712. }
  1713. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1714. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1715. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1716. }
  1717. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1718. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1719. if (rf->channel <= 14)
  1720. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1721. else
  1722. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1723. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1724. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1725. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1726. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1727. }
  1728. #define POWER_BOUND 0x27
  1729. #define POWER_BOUND_5G 0x2b
  1730. #define FREQ_OFFSET_BOUND 0x5f
  1731. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1732. {
  1733. u8 rfcsr;
  1734. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1735. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1736. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1737. else
  1738. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1739. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1740. }
  1741. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1742. struct ieee80211_conf *conf,
  1743. struct rf_channel *rf,
  1744. struct channel_info *info)
  1745. {
  1746. u8 rfcsr;
  1747. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1748. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1749. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1750. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1751. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1752. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1753. if (info->default_power1 > POWER_BOUND)
  1754. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1755. else
  1756. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1757. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1758. rt2800_adjust_freq_offset(rt2x00dev);
  1759. if (rf->channel <= 14) {
  1760. if (rf->channel == 6)
  1761. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1762. else
  1763. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1764. if (rf->channel >= 1 && rf->channel <= 6)
  1765. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1766. else if (rf->channel >= 7 && rf->channel <= 11)
  1767. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1768. else if (rf->channel >= 12 && rf->channel <= 14)
  1769. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1770. }
  1771. }
  1772. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  1773. struct ieee80211_conf *conf,
  1774. struct rf_channel *rf,
  1775. struct channel_info *info)
  1776. {
  1777. u8 rfcsr;
  1778. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1779. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1780. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  1781. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  1782. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  1783. if (info->default_power1 > POWER_BOUND)
  1784. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  1785. else
  1786. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  1787. if (info->default_power2 > POWER_BOUND)
  1788. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  1789. else
  1790. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  1791. rt2800_adjust_freq_offset(rt2x00dev);
  1792. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1793. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1794. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1795. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  1796. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1797. else
  1798. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1799. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  1800. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1801. else
  1802. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1803. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1804. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1805. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1806. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  1807. }
  1808. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1809. struct ieee80211_conf *conf,
  1810. struct rf_channel *rf,
  1811. struct channel_info *info)
  1812. {
  1813. u8 rfcsr;
  1814. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1815. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1816. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1817. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1818. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1819. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1820. if (info->default_power1 > POWER_BOUND)
  1821. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1822. else
  1823. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1824. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1825. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1826. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1827. if (info->default_power1 > POWER_BOUND)
  1828. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1829. else
  1830. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1831. info->default_power2);
  1832. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1833. }
  1834. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1835. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1836. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1837. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1838. }
  1839. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1840. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1841. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1842. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1843. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1844. rt2800_adjust_freq_offset(rt2x00dev);
  1845. if (rf->channel <= 14) {
  1846. int idx = rf->channel-1;
  1847. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1848. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1849. /* r55/r59 value array of channel 1~14 */
  1850. static const char r55_bt_rev[] = {0x83, 0x83,
  1851. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1852. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1853. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1854. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1855. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1856. rt2800_rfcsr_write(rt2x00dev, 55,
  1857. r55_bt_rev[idx]);
  1858. rt2800_rfcsr_write(rt2x00dev, 59,
  1859. r59_bt_rev[idx]);
  1860. } else {
  1861. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1862. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1863. 0x88, 0x88, 0x86, 0x85, 0x84};
  1864. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1865. }
  1866. } else {
  1867. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1868. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1869. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1870. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1871. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1872. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1873. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1874. rt2800_rfcsr_write(rt2x00dev, 55,
  1875. r55_nonbt_rev[idx]);
  1876. rt2800_rfcsr_write(rt2x00dev, 59,
  1877. r59_nonbt_rev[idx]);
  1878. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1879. rt2x00_rt(rt2x00dev, RT5392)) {
  1880. static const char r59_non_bt[] = {0x8f, 0x8f,
  1881. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1882. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1883. rt2800_rfcsr_write(rt2x00dev, 59,
  1884. r59_non_bt[idx]);
  1885. }
  1886. }
  1887. }
  1888. }
  1889. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  1890. struct ieee80211_conf *conf,
  1891. struct rf_channel *rf,
  1892. struct channel_info *info)
  1893. {
  1894. u8 rfcsr, ep_reg;
  1895. u32 reg;
  1896. int power_bound;
  1897. /* TODO */
  1898. const bool is_11b = false;
  1899. const bool is_type_ep = false;
  1900. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1901. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  1902. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  1903. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1904. /* Order of values on rf_channel entry: N, K, mod, R */
  1905. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  1906. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  1907. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  1908. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  1909. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  1910. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  1911. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1912. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  1913. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  1914. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1915. if (rf->channel <= 14) {
  1916. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  1917. /* FIXME: RF11 owerwrite ? */
  1918. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  1919. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  1920. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  1921. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  1922. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  1923. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  1924. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  1925. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  1926. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  1927. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  1928. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  1929. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  1930. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  1931. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  1932. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  1933. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  1934. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  1935. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  1936. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  1937. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  1938. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  1939. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  1940. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  1941. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  1942. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  1943. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  1944. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  1945. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  1946. /* TODO RF27 <- tssi */
  1947. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  1948. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1949. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  1950. if (is_11b) {
  1951. /* CCK */
  1952. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  1953. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  1954. if (is_type_ep)
  1955. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  1956. else
  1957. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  1958. } else {
  1959. /* OFDM */
  1960. if (is_type_ep)
  1961. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  1962. else
  1963. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  1964. }
  1965. power_bound = POWER_BOUND;
  1966. ep_reg = 0x2;
  1967. } else {
  1968. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  1969. /* FIMXE: RF11 overwrite */
  1970. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  1971. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  1972. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  1973. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  1974. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  1975. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  1976. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  1977. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  1978. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  1979. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  1980. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  1981. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  1982. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  1983. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  1984. /* TODO RF27 <- tssi */
  1985. if (rf->channel >= 36 && rf->channel <= 64) {
  1986. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  1987. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  1988. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  1989. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  1990. if (rf->channel <= 50)
  1991. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  1992. else if (rf->channel >= 52)
  1993. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  1994. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  1995. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  1996. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  1997. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  1998. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  1999. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2000. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2001. if (rf->channel <= 50) {
  2002. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2003. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2004. } else if (rf->channel >= 52) {
  2005. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2006. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2007. }
  2008. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2009. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2010. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2011. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2012. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2013. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2014. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2015. if (rf->channel <= 153) {
  2016. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2017. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2018. } else if (rf->channel >= 155) {
  2019. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2020. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2021. }
  2022. if (rf->channel <= 138) {
  2023. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2024. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2025. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2026. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2027. } else if (rf->channel >= 140) {
  2028. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2029. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2030. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2031. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2032. }
  2033. if (rf->channel <= 124)
  2034. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2035. else if (rf->channel >= 126)
  2036. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2037. if (rf->channel <= 138)
  2038. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2039. else if (rf->channel >= 140)
  2040. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2041. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2042. if (rf->channel <= 138)
  2043. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2044. else if (rf->channel >= 140)
  2045. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2046. if (rf->channel <= 128)
  2047. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2048. else if (rf->channel >= 130)
  2049. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2050. if (rf->channel <= 116)
  2051. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2052. else if (rf->channel >= 118)
  2053. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2054. if (rf->channel <= 138)
  2055. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2056. else if (rf->channel >= 140)
  2057. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2058. if (rf->channel <= 116)
  2059. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2060. else if (rf->channel >= 118)
  2061. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2062. }
  2063. power_bound = POWER_BOUND_5G;
  2064. ep_reg = 0x3;
  2065. }
  2066. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2067. if (info->default_power1 > power_bound)
  2068. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2069. else
  2070. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2071. if (is_type_ep)
  2072. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2073. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2074. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2075. if (info->default_power1 > power_bound)
  2076. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2077. else
  2078. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2079. if (is_type_ep)
  2080. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2081. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2082. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2083. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2084. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2085. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2086. rt2x00dev->default_ant.tx_chain_num >= 1);
  2087. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2088. rt2x00dev->default_ant.tx_chain_num == 2);
  2089. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2090. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2091. rt2x00dev->default_ant.rx_chain_num >= 1);
  2092. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2093. rt2x00dev->default_ant.rx_chain_num == 2);
  2094. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2095. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2096. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2097. if (conf_is_ht40(conf))
  2098. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2099. else
  2100. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2101. if (!is_11b) {
  2102. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2103. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2104. }
  2105. /* TODO proper frequency adjustment */
  2106. rt2800_adjust_freq_offset(rt2x00dev);
  2107. /* TODO merge with others */
  2108. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2109. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2110. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2111. /* BBP settings */
  2112. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2113. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2114. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2115. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2116. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2117. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2118. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2119. /* GLRT band configuration */
  2120. rt2800_bbp_write(rt2x00dev, 195, 128);
  2121. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2122. rt2800_bbp_write(rt2x00dev, 195, 129);
  2123. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2124. rt2800_bbp_write(rt2x00dev, 195, 130);
  2125. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2126. rt2800_bbp_write(rt2x00dev, 195, 131);
  2127. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2128. rt2800_bbp_write(rt2x00dev, 195, 133);
  2129. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2130. rt2800_bbp_write(rt2x00dev, 195, 124);
  2131. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2132. }
  2133. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2134. const unsigned int word,
  2135. const u8 value)
  2136. {
  2137. u8 chain, reg;
  2138. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2139. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2140. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2141. rt2800_bbp_write(rt2x00dev, 27, reg);
  2142. rt2800_bbp_write(rt2x00dev, word, value);
  2143. }
  2144. }
  2145. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2146. {
  2147. u8 cal;
  2148. /* TX0 IQ Gain */
  2149. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2150. if (channel <= 14)
  2151. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2152. else if (channel >= 36 && channel <= 64)
  2153. cal = rt2x00_eeprom_byte(rt2x00dev,
  2154. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2155. else if (channel >= 100 && channel <= 138)
  2156. cal = rt2x00_eeprom_byte(rt2x00dev,
  2157. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2158. else if (channel >= 140 && channel <= 165)
  2159. cal = rt2x00_eeprom_byte(rt2x00dev,
  2160. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2161. else
  2162. cal = 0;
  2163. rt2800_bbp_write(rt2x00dev, 159, cal);
  2164. /* TX0 IQ Phase */
  2165. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2166. if (channel <= 14)
  2167. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2168. else if (channel >= 36 && channel <= 64)
  2169. cal = rt2x00_eeprom_byte(rt2x00dev,
  2170. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2171. else if (channel >= 100 && channel <= 138)
  2172. cal = rt2x00_eeprom_byte(rt2x00dev,
  2173. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2174. else if (channel >= 140 && channel <= 165)
  2175. cal = rt2x00_eeprom_byte(rt2x00dev,
  2176. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2177. else
  2178. cal = 0;
  2179. rt2800_bbp_write(rt2x00dev, 159, cal);
  2180. /* TX1 IQ Gain */
  2181. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2182. if (channel <= 14)
  2183. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2184. else if (channel >= 36 && channel <= 64)
  2185. cal = rt2x00_eeprom_byte(rt2x00dev,
  2186. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2187. else if (channel >= 100 && channel <= 138)
  2188. cal = rt2x00_eeprom_byte(rt2x00dev,
  2189. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2190. else if (channel >= 140 && channel <= 165)
  2191. cal = rt2x00_eeprom_byte(rt2x00dev,
  2192. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2193. else
  2194. cal = 0;
  2195. rt2800_bbp_write(rt2x00dev, 159, cal);
  2196. /* TX1 IQ Phase */
  2197. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2198. if (channel <= 14)
  2199. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2200. else if (channel >= 36 && channel <= 64)
  2201. cal = rt2x00_eeprom_byte(rt2x00dev,
  2202. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2203. else if (channel >= 100 && channel <= 138)
  2204. cal = rt2x00_eeprom_byte(rt2x00dev,
  2205. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2206. else if (channel >= 140 && channel <= 165)
  2207. cal = rt2x00_eeprom_byte(rt2x00dev,
  2208. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2209. else
  2210. cal = 0;
  2211. rt2800_bbp_write(rt2x00dev, 159, cal);
  2212. /* FIXME: possible RX0, RX1 callibration ? */
  2213. /* RF IQ compensation control */
  2214. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2215. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2216. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2217. /* RF IQ imbalance compensation control */
  2218. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2219. cal = rt2x00_eeprom_byte(rt2x00dev,
  2220. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2221. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2222. }
  2223. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2224. struct ieee80211_conf *conf,
  2225. struct rf_channel *rf,
  2226. struct channel_info *info)
  2227. {
  2228. u32 reg;
  2229. unsigned int tx_pin;
  2230. u8 bbp, rfcsr;
  2231. if (rf->channel <= 14) {
  2232. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  2233. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  2234. } else {
  2235. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  2236. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  2237. }
  2238. switch (rt2x00dev->chip.rf) {
  2239. case RF2020:
  2240. case RF3020:
  2241. case RF3021:
  2242. case RF3022:
  2243. case RF3320:
  2244. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2245. break;
  2246. case RF3052:
  2247. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2248. break;
  2249. case RF3290:
  2250. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2251. break;
  2252. case RF3322:
  2253. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2254. break;
  2255. case RF5360:
  2256. case RF5370:
  2257. case RF5372:
  2258. case RF5390:
  2259. case RF5392:
  2260. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2261. break;
  2262. case RF5592:
  2263. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2264. break;
  2265. default:
  2266. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2267. }
  2268. if (rt2x00_rf(rt2x00dev, RF3290) ||
  2269. rt2x00_rf(rt2x00dev, RF3322) ||
  2270. rt2x00_rf(rt2x00dev, RF5360) ||
  2271. rt2x00_rf(rt2x00dev, RF5370) ||
  2272. rt2x00_rf(rt2x00dev, RF5372) ||
  2273. rt2x00_rf(rt2x00dev, RF5390) ||
  2274. rt2x00_rf(rt2x00dev, RF5392)) {
  2275. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2276. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2277. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2278. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2279. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2280. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2281. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2282. }
  2283. /*
  2284. * Change BBP settings
  2285. */
  2286. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2287. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2288. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2289. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2290. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2291. } else {
  2292. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2293. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2294. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2295. rt2800_bbp_write(rt2x00dev, 86, 0);
  2296. }
  2297. if (rf->channel <= 14) {
  2298. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2299. !rt2x00_rt(rt2x00dev, RT5392)) {
  2300. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2301. &rt2x00dev->cap_flags)) {
  2302. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2303. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2304. } else {
  2305. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2306. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2307. }
  2308. }
  2309. } else {
  2310. if (rt2x00_rt(rt2x00dev, RT3572))
  2311. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2312. else
  2313. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2314. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2315. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2316. else
  2317. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2318. }
  2319. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2320. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2321. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2322. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2323. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2324. if (rt2x00_rt(rt2x00dev, RT3572))
  2325. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2326. tx_pin = 0;
  2327. /* Turn on unused PA or LNA when not using 1T or 1R */
  2328. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  2329. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2330. rf->channel > 14);
  2331. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2332. rf->channel <= 14);
  2333. }
  2334. /* Turn on unused PA or LNA when not using 1T or 1R */
  2335. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  2336. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2337. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2338. }
  2339. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2340. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2341. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2342. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2343. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2344. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2345. else
  2346. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2347. rf->channel <= 14);
  2348. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  2349. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2350. if (rt2x00_rt(rt2x00dev, RT3572))
  2351. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2352. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2353. rt2800_bbp_write(rt2x00dev, 195, 141);
  2354. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2355. /* AGC init */
  2356. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2357. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2358. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2359. }
  2360. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2361. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2362. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2363. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2364. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2365. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2366. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2367. if (conf_is_ht40(conf)) {
  2368. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2369. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2370. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2371. } else {
  2372. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2373. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2374. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2375. }
  2376. }
  2377. msleep(1);
  2378. /*
  2379. * Clear channel statistic counters
  2380. */
  2381. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2382. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2383. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2384. /*
  2385. * Clear update flag
  2386. */
  2387. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2388. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2389. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2390. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2391. }
  2392. }
  2393. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2394. {
  2395. u8 tssi_bounds[9];
  2396. u8 current_tssi;
  2397. u16 eeprom;
  2398. u8 step;
  2399. int i;
  2400. /*
  2401. * Read TSSI boundaries for temperature compensation from
  2402. * the EEPROM.
  2403. *
  2404. * Array idx 0 1 2 3 4 5 6 7 8
  2405. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2406. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2407. */
  2408. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2409. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2410. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2411. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2412. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2413. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2414. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2415. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2416. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2417. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2418. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2419. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2420. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2421. EEPROM_TSSI_BOUND_BG3_REF);
  2422. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2423. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2424. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2425. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2426. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2427. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2428. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2429. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2430. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2431. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2432. step = rt2x00_get_field16(eeprom,
  2433. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2434. } else {
  2435. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2436. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2437. EEPROM_TSSI_BOUND_A1_MINUS4);
  2438. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2439. EEPROM_TSSI_BOUND_A1_MINUS3);
  2440. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2441. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2442. EEPROM_TSSI_BOUND_A2_MINUS2);
  2443. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2444. EEPROM_TSSI_BOUND_A2_MINUS1);
  2445. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2446. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2447. EEPROM_TSSI_BOUND_A3_REF);
  2448. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2449. EEPROM_TSSI_BOUND_A3_PLUS1);
  2450. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2451. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2452. EEPROM_TSSI_BOUND_A4_PLUS2);
  2453. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2454. EEPROM_TSSI_BOUND_A4_PLUS3);
  2455. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2456. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2457. EEPROM_TSSI_BOUND_A5_PLUS4);
  2458. step = rt2x00_get_field16(eeprom,
  2459. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2460. }
  2461. /*
  2462. * Check if temperature compensation is supported.
  2463. */
  2464. if (tssi_bounds[4] == 0xff || step == 0xff)
  2465. return 0;
  2466. /*
  2467. * Read current TSSI (BBP 49).
  2468. */
  2469. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2470. /*
  2471. * Compare TSSI value (BBP49) with the compensation boundaries
  2472. * from the EEPROM and increase or decrease tx power.
  2473. */
  2474. for (i = 0; i <= 3; i++) {
  2475. if (current_tssi > tssi_bounds[i])
  2476. break;
  2477. }
  2478. if (i == 4) {
  2479. for (i = 8; i >= 5; i--) {
  2480. if (current_tssi < tssi_bounds[i])
  2481. break;
  2482. }
  2483. }
  2484. return (i - 4) * step;
  2485. }
  2486. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2487. enum ieee80211_band band)
  2488. {
  2489. u16 eeprom;
  2490. u8 comp_en;
  2491. u8 comp_type;
  2492. int comp_value = 0;
  2493. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2494. /*
  2495. * HT40 compensation not required.
  2496. */
  2497. if (eeprom == 0xffff ||
  2498. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2499. return 0;
  2500. if (band == IEEE80211_BAND_2GHZ) {
  2501. comp_en = rt2x00_get_field16(eeprom,
  2502. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2503. if (comp_en) {
  2504. comp_type = rt2x00_get_field16(eeprom,
  2505. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2506. comp_value = rt2x00_get_field16(eeprom,
  2507. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2508. if (!comp_type)
  2509. comp_value = -comp_value;
  2510. }
  2511. } else {
  2512. comp_en = rt2x00_get_field16(eeprom,
  2513. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2514. if (comp_en) {
  2515. comp_type = rt2x00_get_field16(eeprom,
  2516. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2517. comp_value = rt2x00_get_field16(eeprom,
  2518. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2519. if (!comp_type)
  2520. comp_value = -comp_value;
  2521. }
  2522. }
  2523. return comp_value;
  2524. }
  2525. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  2526. int power_level, int max_power)
  2527. {
  2528. int delta;
  2529. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  2530. return 0;
  2531. /*
  2532. * XXX: We don't know the maximum transmit power of our hardware since
  2533. * the EEPROM doesn't expose it. We only know that we are calibrated
  2534. * to 100% tx power.
  2535. *
  2536. * Hence, we assume the regulatory limit that cfg80211 calulated for
  2537. * the current channel is our maximum and if we are requested to lower
  2538. * the value we just reduce our tx power accordingly.
  2539. */
  2540. delta = power_level - max_power;
  2541. return min(delta, 0);
  2542. }
  2543. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2544. enum ieee80211_band band, int power_level,
  2545. u8 txpower, int delta)
  2546. {
  2547. u16 eeprom;
  2548. u8 criterion;
  2549. u8 eirp_txpower;
  2550. u8 eirp_txpower_criterion;
  2551. u8 reg_limit;
  2552. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2553. /*
  2554. * Check if eirp txpower exceed txpower_limit.
  2555. * We use OFDM 6M as criterion and its eirp txpower
  2556. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2557. * .11b data rate need add additional 4dbm
  2558. * when calculating eirp txpower.
  2559. */
  2560. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + 1,
  2561. &eeprom);
  2562. criterion = rt2x00_get_field16(eeprom,
  2563. EEPROM_TXPOWER_BYRATE_RATE0);
  2564. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  2565. &eeprom);
  2566. if (band == IEEE80211_BAND_2GHZ)
  2567. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2568. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2569. else
  2570. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2571. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2572. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2573. (is_rate_b ? 4 : 0) + delta;
  2574. reg_limit = (eirp_txpower > power_level) ?
  2575. (eirp_txpower - power_level) : 0;
  2576. } else
  2577. reg_limit = 0;
  2578. txpower = max(0, txpower + delta - reg_limit);
  2579. return min_t(u8, txpower, 0xc);
  2580. }
  2581. /*
  2582. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  2583. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  2584. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  2585. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  2586. * Reference per rate transmit power values are located in the EEPROM at
  2587. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  2588. * current conditions (i.e. band, bandwidth, temperature, user settings).
  2589. */
  2590. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2591. struct ieee80211_channel *chan,
  2592. int power_level)
  2593. {
  2594. u8 txpower, r1;
  2595. u16 eeprom;
  2596. u32 reg, offset;
  2597. int i, is_rate_b, delta, power_ctrl;
  2598. enum ieee80211_band band = chan->band;
  2599. /*
  2600. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  2601. * value read from EEPROM (different for 2GHz and for 5GHz).
  2602. */
  2603. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2604. /*
  2605. * Calculate temperature compensation. Depends on measurement of current
  2606. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  2607. * to temperature or maybe other factors) is smaller or bigger than
  2608. * expected. We adjust it, based on TSSI reference and boundaries values
  2609. * provided in EEPROM.
  2610. */
  2611. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2612. /*
  2613. * Decrease power according to user settings, on devices with unknown
  2614. * maximum tx power. For other devices we take user power_level into
  2615. * consideration on rt2800_compensate_txpower().
  2616. */
  2617. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  2618. chan->max_power);
  2619. /*
  2620. * BBP_R1 controls TX power for all rates, it allow to set the following
  2621. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  2622. *
  2623. * TODO: we do not use +6 dBm option to do not increase power beyond
  2624. * regulatory limit, however this could be utilized for devices with
  2625. * CAPABILITY_POWER_LIMIT.
  2626. */
  2627. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2628. if (delta <= -12) {
  2629. power_ctrl = 2;
  2630. delta += 12;
  2631. } else if (delta <= -6) {
  2632. power_ctrl = 1;
  2633. delta += 6;
  2634. } else {
  2635. power_ctrl = 0;
  2636. }
  2637. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  2638. rt2800_bbp_write(rt2x00dev, 1, r1);
  2639. offset = TX_PWR_CFG_0;
  2640. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2641. /* just to be safe */
  2642. if (offset > TX_PWR_CFG_4)
  2643. break;
  2644. rt2800_register_read(rt2x00dev, offset, &reg);
  2645. /* read the next four txpower values */
  2646. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2647. &eeprom);
  2648. is_rate_b = i ? 0 : 1;
  2649. /*
  2650. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2651. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2652. * TX_PWR_CFG_4: unknown
  2653. */
  2654. txpower = rt2x00_get_field16(eeprom,
  2655. EEPROM_TXPOWER_BYRATE_RATE0);
  2656. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2657. power_level, txpower, delta);
  2658. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2659. /*
  2660. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2661. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2662. * TX_PWR_CFG_4: unknown
  2663. */
  2664. txpower = rt2x00_get_field16(eeprom,
  2665. EEPROM_TXPOWER_BYRATE_RATE1);
  2666. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2667. power_level, txpower, delta);
  2668. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2669. /*
  2670. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2671. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2672. * TX_PWR_CFG_4: unknown
  2673. */
  2674. txpower = rt2x00_get_field16(eeprom,
  2675. EEPROM_TXPOWER_BYRATE_RATE2);
  2676. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2677. power_level, txpower, delta);
  2678. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2679. /*
  2680. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2681. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2682. * TX_PWR_CFG_4: unknown
  2683. */
  2684. txpower = rt2x00_get_field16(eeprom,
  2685. EEPROM_TXPOWER_BYRATE_RATE3);
  2686. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2687. power_level, txpower, delta);
  2688. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2689. /* read the next four txpower values */
  2690. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2691. &eeprom);
  2692. is_rate_b = 0;
  2693. /*
  2694. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2695. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2696. * TX_PWR_CFG_4: unknown
  2697. */
  2698. txpower = rt2x00_get_field16(eeprom,
  2699. EEPROM_TXPOWER_BYRATE_RATE0);
  2700. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2701. power_level, txpower, delta);
  2702. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2703. /*
  2704. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2705. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2706. * TX_PWR_CFG_4: unknown
  2707. */
  2708. txpower = rt2x00_get_field16(eeprom,
  2709. EEPROM_TXPOWER_BYRATE_RATE1);
  2710. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2711. power_level, txpower, delta);
  2712. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2713. /*
  2714. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2715. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2716. * TX_PWR_CFG_4: unknown
  2717. */
  2718. txpower = rt2x00_get_field16(eeprom,
  2719. EEPROM_TXPOWER_BYRATE_RATE2);
  2720. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2721. power_level, txpower, delta);
  2722. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2723. /*
  2724. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2725. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2726. * TX_PWR_CFG_4: unknown
  2727. */
  2728. txpower = rt2x00_get_field16(eeprom,
  2729. EEPROM_TXPOWER_BYRATE_RATE3);
  2730. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2731. power_level, txpower, delta);
  2732. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2733. rt2800_register_write(rt2x00dev, offset, reg);
  2734. /* next TX_PWR_CFG register */
  2735. offset += 4;
  2736. }
  2737. }
  2738. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2739. {
  2740. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  2741. rt2x00dev->tx_power);
  2742. }
  2743. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2744. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2745. {
  2746. u32 tx_pin;
  2747. u8 rfcsr;
  2748. /*
  2749. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2750. * designed to be controlled in oscillation frequency by a voltage
  2751. * input. Maybe the temperature will affect the frequency of
  2752. * oscillation to be shifted. The VCO calibration will be called
  2753. * periodically to adjust the frequency to be precision.
  2754. */
  2755. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2756. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2757. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2758. switch (rt2x00dev->chip.rf) {
  2759. case RF2020:
  2760. case RF3020:
  2761. case RF3021:
  2762. case RF3022:
  2763. case RF3320:
  2764. case RF3052:
  2765. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2766. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2767. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2768. break;
  2769. case RF3290:
  2770. case RF5360:
  2771. case RF5370:
  2772. case RF5372:
  2773. case RF5390:
  2774. case RF5392:
  2775. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2776. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2777. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2778. break;
  2779. default:
  2780. return;
  2781. }
  2782. mdelay(1);
  2783. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2784. if (rt2x00dev->rf_channel <= 14) {
  2785. switch (rt2x00dev->default_ant.tx_chain_num) {
  2786. case 3:
  2787. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2788. /* fall through */
  2789. case 2:
  2790. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2791. /* fall through */
  2792. case 1:
  2793. default:
  2794. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2795. break;
  2796. }
  2797. } else {
  2798. switch (rt2x00dev->default_ant.tx_chain_num) {
  2799. case 3:
  2800. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2801. /* fall through */
  2802. case 2:
  2803. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2804. /* fall through */
  2805. case 1:
  2806. default:
  2807. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2808. break;
  2809. }
  2810. }
  2811. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2812. }
  2813. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2814. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2815. struct rt2x00lib_conf *libconf)
  2816. {
  2817. u32 reg;
  2818. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2819. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2820. libconf->conf->short_frame_max_tx_count);
  2821. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2822. libconf->conf->long_frame_max_tx_count);
  2823. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2824. }
  2825. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2826. struct rt2x00lib_conf *libconf)
  2827. {
  2828. enum dev_state state =
  2829. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2830. STATE_SLEEP : STATE_AWAKE;
  2831. u32 reg;
  2832. if (state == STATE_SLEEP) {
  2833. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2834. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2835. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2836. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2837. libconf->conf->listen_interval - 1);
  2838. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2839. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2840. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2841. } else {
  2842. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2843. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2844. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2845. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2846. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2847. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2848. }
  2849. }
  2850. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2851. struct rt2x00lib_conf *libconf,
  2852. const unsigned int flags)
  2853. {
  2854. /* Always recalculate LNA gain before changing configuration */
  2855. rt2800_config_lna_gain(rt2x00dev, libconf);
  2856. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2857. rt2800_config_channel(rt2x00dev, libconf->conf,
  2858. &libconf->rf, &libconf->channel);
  2859. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  2860. libconf->conf->power_level);
  2861. }
  2862. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2863. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  2864. libconf->conf->power_level);
  2865. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2866. rt2800_config_retry_limit(rt2x00dev, libconf);
  2867. if (flags & IEEE80211_CONF_CHANGE_PS)
  2868. rt2800_config_ps(rt2x00dev, libconf);
  2869. }
  2870. EXPORT_SYMBOL_GPL(rt2800_config);
  2871. /*
  2872. * Link tuning
  2873. */
  2874. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2875. {
  2876. u32 reg;
  2877. /*
  2878. * Update FCS error count from register.
  2879. */
  2880. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2881. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2882. }
  2883. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2884. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2885. {
  2886. u8 vgc;
  2887. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2888. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2889. rt2x00_rt(rt2x00dev, RT3071) ||
  2890. rt2x00_rt(rt2x00dev, RT3090) ||
  2891. rt2x00_rt(rt2x00dev, RT3290) ||
  2892. rt2x00_rt(rt2x00dev, RT3390) ||
  2893. rt2x00_rt(rt2x00dev, RT3572) ||
  2894. rt2x00_rt(rt2x00dev, RT5390) ||
  2895. rt2x00_rt(rt2x00dev, RT5392) ||
  2896. rt2x00_rt(rt2x00dev, RT5592))
  2897. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  2898. else
  2899. vgc = 0x2e + rt2x00dev->lna_gain;
  2900. } else { /* 5GHZ band */
  2901. if (rt2x00_rt(rt2x00dev, RT3572))
  2902. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  2903. else if (rt2x00_rt(rt2x00dev, RT5592))
  2904. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  2905. else {
  2906. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2907. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2908. else
  2909. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2910. }
  2911. }
  2912. return vgc;
  2913. }
  2914. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2915. struct link_qual *qual, u8 vgc_level)
  2916. {
  2917. if (qual->vgc_level != vgc_level) {
  2918. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2919. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  2920. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  2921. } else
  2922. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2923. qual->vgc_level = vgc_level;
  2924. qual->vgc_level_reg = vgc_level;
  2925. }
  2926. }
  2927. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2928. {
  2929. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2930. }
  2931. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2932. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2933. const u32 count)
  2934. {
  2935. u8 vgc;
  2936. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2937. return;
  2938. /*
  2939. * When RSSI is better then -80 increase VGC level with 0x10, except
  2940. * for rt5592 chip.
  2941. */
  2942. vgc = rt2800_get_default_vgc(rt2x00dev);
  2943. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  2944. vgc += 0x20;
  2945. else if (qual->rssi > -80)
  2946. vgc += 0x10;
  2947. rt2800_set_vgc(rt2x00dev, qual, vgc);
  2948. }
  2949. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2950. /*
  2951. * Initialization functions.
  2952. */
  2953. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2954. {
  2955. u32 reg;
  2956. u16 eeprom;
  2957. unsigned int i;
  2958. int ret;
  2959. rt2800_disable_wpdma(rt2x00dev);
  2960. ret = rt2800_drv_init_registers(rt2x00dev);
  2961. if (ret)
  2962. return ret;
  2963. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2964. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2965. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2966. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2967. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2968. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2969. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2970. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2971. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2972. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2973. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2974. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2975. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2976. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2977. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2978. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2979. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2980. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2981. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2982. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2983. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2984. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2985. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2986. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2987. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2988. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2989. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2990. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2991. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2992. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2993. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2994. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2995. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2996. }
  2997. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2998. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2999. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3000. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3001. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3002. }
  3003. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3004. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3005. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3006. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3007. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3008. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3009. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3010. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3011. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3012. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3013. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3014. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3015. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3016. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3017. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3018. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3019. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3020. }
  3021. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3022. rt2x00_rt(rt2x00dev, RT3090) ||
  3023. rt2x00_rt(rt2x00dev, RT3290) ||
  3024. rt2x00_rt(rt2x00dev, RT3390)) {
  3025. if (rt2x00_rt(rt2x00dev, RT3290))
  3026. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3027. 0x00000404);
  3028. else
  3029. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3030. 0x00000400);
  3031. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3032. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3033. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3034. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3035. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3036. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3037. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3038. 0x0000002c);
  3039. else
  3040. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3041. 0x0000000f);
  3042. } else {
  3043. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3044. }
  3045. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  3046. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3047. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3048. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3049. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  3050. } else {
  3051. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3052. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3053. }
  3054. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3055. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3056. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3057. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  3058. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3059. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3060. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3061. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3062. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3063. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3064. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3065. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3066. rt2x00_rt(rt2x00dev, RT5392) ||
  3067. rt2x00_rt(rt2x00dev, RT5592)) {
  3068. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  3069. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3070. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3071. } else {
  3072. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  3073. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3074. }
  3075. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  3076. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  3077. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  3078. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  3079. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  3080. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  3081. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  3082. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  3083. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  3084. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  3085. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  3086. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  3087. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  3088. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  3089. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  3090. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  3091. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  3092. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  3093. rt2x00_rt(rt2x00dev, RT2883) ||
  3094. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  3095. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  3096. else
  3097. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  3098. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  3099. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  3100. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  3101. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  3102. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  3103. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  3104. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  3105. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  3106. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  3107. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  3108. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  3109. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  3110. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  3111. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3112. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  3113. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  3114. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  3115. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  3116. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  3117. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  3118. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3119. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  3120. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  3121. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  3122. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  3123. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  3124. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  3125. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  3126. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  3127. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  3128. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  3129. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  3130. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  3131. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3132. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3133. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3134. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3135. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3136. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3137. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3138. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  3139. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  3140. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  3141. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  3142. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  3143. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3144. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3145. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3146. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3147. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3148. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3149. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3150. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  3151. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  3152. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  3153. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  3154. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  3155. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3156. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3157. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3158. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3159. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3160. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3161. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3162. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  3163. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  3164. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  3165. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  3166. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  3167. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3168. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3169. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3170. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3171. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3172. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3173. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3174. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  3175. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  3176. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  3177. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  3178. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  3179. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3180. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3181. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3182. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3183. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3184. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3185. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3186. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  3187. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  3188. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  3189. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  3190. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  3191. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3192. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3193. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3194. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3195. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3196. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3197. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3198. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  3199. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  3200. if (rt2x00_is_usb(rt2x00dev)) {
  3201. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  3202. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3203. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  3204. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  3205. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  3206. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  3207. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  3208. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  3209. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  3210. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  3211. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  3212. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3213. }
  3214. /*
  3215. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  3216. * although it is reserved.
  3217. */
  3218. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  3219. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  3220. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  3221. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  3222. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  3223. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  3224. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  3225. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  3226. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  3227. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  3228. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  3229. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  3230. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  3231. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  3232. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  3233. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  3234. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  3235. IEEE80211_MAX_RTS_THRESHOLD);
  3236. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  3237. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  3238. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  3239. /*
  3240. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  3241. * time should be set to 16. However, the original Ralink driver uses
  3242. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  3243. * connection problems with 11g + CTS protection. Hence, use the same
  3244. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  3245. */
  3246. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  3247. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  3248. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  3249. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  3250. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  3251. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  3252. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  3253. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  3254. /*
  3255. * ASIC will keep garbage value after boot, clear encryption keys.
  3256. */
  3257. for (i = 0; i < 4; i++)
  3258. rt2800_register_write(rt2x00dev,
  3259. SHARED_KEY_MODE_ENTRY(i), 0);
  3260. for (i = 0; i < 256; i++) {
  3261. rt2800_config_wcid(rt2x00dev, NULL, i);
  3262. rt2800_delete_wcid_attr(rt2x00dev, i);
  3263. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  3264. }
  3265. /*
  3266. * Clear all beacons
  3267. */
  3268. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  3269. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  3270. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  3271. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  3272. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  3273. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  3274. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  3275. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  3276. if (rt2x00_is_usb(rt2x00dev)) {
  3277. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3278. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  3279. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3280. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3281. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3282. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  3283. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3284. }
  3285. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  3286. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  3287. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  3288. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  3289. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  3290. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  3291. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  3292. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  3293. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  3294. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  3295. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  3296. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  3297. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  3298. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  3299. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  3300. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  3301. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  3302. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  3303. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  3304. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  3305. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  3306. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  3307. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  3308. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  3309. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  3310. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  3311. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  3312. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  3313. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  3314. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  3315. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  3316. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  3317. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  3318. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  3319. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  3320. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  3321. /*
  3322. * Do not force the BA window size, we use the TXWI to set it
  3323. */
  3324. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  3325. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  3326. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  3327. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  3328. /*
  3329. * We must clear the error counters.
  3330. * These registers are cleared on read,
  3331. * so we may pass a useless variable to store the value.
  3332. */
  3333. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3334. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  3335. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  3336. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  3337. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  3338. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  3339. /*
  3340. * Setup leadtime for pre tbtt interrupt to 6ms
  3341. */
  3342. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  3343. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  3344. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  3345. /*
  3346. * Set up channel statistics timer
  3347. */
  3348. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  3349. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  3350. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  3351. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  3352. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  3353. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  3354. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  3355. return 0;
  3356. }
  3357. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  3358. {
  3359. unsigned int i;
  3360. u32 reg;
  3361. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3362. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  3363. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  3364. return 0;
  3365. udelay(REGISTER_BUSY_DELAY);
  3366. }
  3367. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  3368. return -EACCES;
  3369. }
  3370. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  3371. {
  3372. unsigned int i;
  3373. u8 value;
  3374. /*
  3375. * BBP was enabled after firmware was loaded,
  3376. * but we need to reactivate it now.
  3377. */
  3378. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  3379. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  3380. msleep(1);
  3381. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3382. rt2800_bbp_read(rt2x00dev, 0, &value);
  3383. if ((value != 0xff) && (value != 0x00))
  3384. return 0;
  3385. udelay(REGISTER_BUSY_DELAY);
  3386. }
  3387. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  3388. return -EACCES;
  3389. }
  3390. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  3391. {
  3392. u8 value;
  3393. rt2800_bbp_read(rt2x00dev, 4, &value);
  3394. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  3395. rt2800_bbp_write(rt2x00dev, 4, value);
  3396. }
  3397. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  3398. {
  3399. rt2800_bbp_write(rt2x00dev, 142, 1);
  3400. rt2800_bbp_write(rt2x00dev, 143, 57);
  3401. }
  3402. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  3403. {
  3404. const u8 glrt_table[] = {
  3405. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  3406. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  3407. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  3408. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  3409. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  3410. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  3411. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  3412. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  3413. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  3414. };
  3415. int i;
  3416. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  3417. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  3418. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  3419. }
  3420. };
  3421. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  3422. {
  3423. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3424. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3425. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  3426. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3427. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3428. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3429. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3430. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3431. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  3432. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3433. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3434. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3435. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3436. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3437. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3438. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3439. }
  3440. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  3441. {
  3442. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3443. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3444. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3445. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3446. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3447. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3448. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3449. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3450. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3451. }
  3452. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  3453. {
  3454. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3455. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3456. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3457. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3458. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  3459. } else {
  3460. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3461. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3462. }
  3463. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3464. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3465. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3466. }
  3467. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  3468. {
  3469. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3470. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3471. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3472. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3473. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3474. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3475. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3476. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3477. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3478. }
  3479. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  3480. {
  3481. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3482. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3483. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3484. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3485. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3486. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3487. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3488. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3489. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3490. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  3491. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3492. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  3493. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  3494. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  3495. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3496. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3497. }
  3498. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  3499. {
  3500. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  3501. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  3502. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3503. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  3504. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3505. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3506. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3507. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3508. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3509. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3510. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3511. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3512. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3513. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3514. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3515. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3516. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3517. }
  3518. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  3519. {
  3520. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3521. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3522. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3523. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3524. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3525. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3526. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3527. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3528. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3529. }
  3530. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  3531. {
  3532. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3533. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3534. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3535. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3536. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3537. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3538. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3539. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3540. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3541. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3542. }
  3543. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  3544. {
  3545. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3546. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3547. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3548. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3549. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3550. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3551. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3552. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3553. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3554. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3555. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3556. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3557. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3558. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3559. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3560. }
  3561. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  3562. {
  3563. int ant, div_mode;
  3564. u16 eeprom;
  3565. u8 value;
  3566. rt2800_init_bbp_early(rt2x00dev);
  3567. rt2800_bbp_read(rt2x00dev, 105, &value);
  3568. rt2x00_set_field8(&value, BBP105_MLD,
  3569. rt2x00dev->default_ant.rx_chain_num == 2);
  3570. rt2800_bbp_write(rt2x00dev, 105, value);
  3571. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3572. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  3573. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3574. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3575. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  3576. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  3577. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  3578. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3579. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  3580. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  3581. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3582. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3583. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  3584. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3585. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3586. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3587. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3588. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3589. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3590. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  3591. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3592. /* FIXME BBP105 owerwrite */
  3593. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  3594. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3595. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3596. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  3597. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  3598. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  3599. /* Initialize GLRT (Generalized Likehood Radio Test) */
  3600. rt2800_init_bbp_5592_glrt(rt2x00dev);
  3601. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3602. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3603. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3604. ant = (div_mode == 3) ? 1 : 0;
  3605. rt2800_bbp_read(rt2x00dev, 152, &value);
  3606. if (ant == 0) {
  3607. /* Main antenna */
  3608. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3609. } else {
  3610. /* Auxiliary antenna */
  3611. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3612. }
  3613. rt2800_bbp_write(rt2x00dev, 152, value);
  3614. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  3615. rt2800_bbp_read(rt2x00dev, 254, &value);
  3616. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  3617. rt2800_bbp_write(rt2x00dev, 254, value);
  3618. }
  3619. rt2800_init_freq_calibration(rt2x00dev);
  3620. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3621. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  3622. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3623. }
  3624. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  3625. {
  3626. unsigned int i;
  3627. u16 eeprom;
  3628. u8 reg_id;
  3629. u8 value;
  3630. if (rt2800_is_305x_soc(rt2x00dev))
  3631. rt2800_init_bbp_305x_soc(rt2x00dev);
  3632. switch (rt2x00dev->chip.rt) {
  3633. case RT2860:
  3634. case RT2872:
  3635. case RT2883:
  3636. rt2800_init_bbp_28xx(rt2x00dev);
  3637. break;
  3638. case RT3070:
  3639. case RT3071:
  3640. case RT3090:
  3641. rt2800_init_bbp_30xx(rt2x00dev);
  3642. break;
  3643. case RT3290:
  3644. rt2800_init_bbp_3290(rt2x00dev);
  3645. break;
  3646. case RT3352:
  3647. rt2800_init_bbp_3352(rt2x00dev);
  3648. break;
  3649. case RT3390:
  3650. rt2800_init_bbp_3390(rt2x00dev);
  3651. break;
  3652. case RT3572:
  3653. rt2800_init_bbp_3572(rt2x00dev);
  3654. break;
  3655. case RT5390:
  3656. case RT5392:
  3657. rt2800_init_bbp_53xx(rt2x00dev);
  3658. break;
  3659. case RT5592:
  3660. rt2800_init_bbp_5592(rt2x00dev);
  3661. return;
  3662. }
  3663. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3664. rt2x00_rt(rt2x00dev, RT5390) ||
  3665. rt2x00_rt(rt2x00dev, RT5392))
  3666. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  3667. else
  3668. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3669. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  3670. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3671. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3672. rt2x00_rt(rt2x00dev, RT5390) ||
  3673. rt2x00_rt(rt2x00dev, RT5392))
  3674. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  3675. else
  3676. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3677. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3678. rt2x00_rt(rt2x00dev, RT3352) ||
  3679. rt2x00_rt(rt2x00dev, RT5390) ||
  3680. rt2x00_rt(rt2x00dev, RT5392))
  3681. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3682. else
  3683. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3684. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3685. rt2x00_rt(rt2x00dev, RT5392))
  3686. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3687. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3688. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3689. rt2x00_rt(rt2x00dev, RT3352) ||
  3690. rt2x00_rt(rt2x00dev, RT5390) ||
  3691. rt2x00_rt(rt2x00dev, RT5392))
  3692. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3693. else
  3694. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3695. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3696. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3697. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3698. }
  3699. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  3700. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  3701. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  3702. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  3703. rt2x00_rt(rt2x00dev, RT3290) ||
  3704. rt2x00_rt(rt2x00dev, RT3352) ||
  3705. rt2x00_rt(rt2x00dev, RT3572) ||
  3706. rt2x00_rt(rt2x00dev, RT5390) ||
  3707. rt2x00_rt(rt2x00dev, RT5392) ||
  3708. rt2800_is_305x_soc(rt2x00dev))
  3709. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3710. else
  3711. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3712. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3713. rt2x00_rt(rt2x00dev, RT3352) ||
  3714. rt2x00_rt(rt2x00dev, RT5390) ||
  3715. rt2x00_rt(rt2x00dev, RT5392))
  3716. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3717. if (rt2800_is_305x_soc(rt2x00dev))
  3718. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  3719. else if (rt2x00_rt(rt2x00dev, RT3290))
  3720. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  3721. else if (rt2x00_rt(rt2x00dev, RT3352))
  3722. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3723. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3724. rt2x00_rt(rt2x00dev, RT5392))
  3725. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  3726. else
  3727. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3728. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3729. rt2x00_rt(rt2x00dev, RT5390))
  3730. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3731. else if (rt2x00_rt(rt2x00dev, RT3352))
  3732. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  3733. else if (rt2x00_rt(rt2x00dev, RT5392))
  3734. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3735. else
  3736. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3737. if (rt2x00_rt(rt2x00dev, RT3352))
  3738. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  3739. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3740. rt2x00_rt(rt2x00dev, RT5390) ||
  3741. rt2x00_rt(rt2x00dev, RT5392))
  3742. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3743. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3744. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3745. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3746. }
  3747. if (rt2x00_rt(rt2x00dev, RT3352))
  3748. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  3749. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3750. rt2x00_rt(rt2x00dev, RT3090) ||
  3751. rt2x00_rt(rt2x00dev, RT3390) ||
  3752. rt2x00_rt(rt2x00dev, RT3572) ||
  3753. rt2x00_rt(rt2x00dev, RT5390) ||
  3754. rt2x00_rt(rt2x00dev, RT5392)) {
  3755. rt2800_bbp_read(rt2x00dev, 138, &value);
  3756. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3757. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3758. value |= 0x20;
  3759. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3760. value &= ~0x02;
  3761. rt2800_bbp_write(rt2x00dev, 138, value);
  3762. }
  3763. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3764. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3765. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3766. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3767. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3768. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3769. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3770. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3771. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3772. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3773. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3774. rt2800_bbp_read(rt2x00dev, 47, &value);
  3775. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3776. rt2800_bbp_write(rt2x00dev, 47, value);
  3777. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3778. rt2800_bbp_read(rt2x00dev, 3, &value);
  3779. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3780. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3781. rt2800_bbp_write(rt2x00dev, 3, value);
  3782. }
  3783. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3784. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  3785. /* Set ITxBF timeout to 0x9c40=1000msec */
  3786. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  3787. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  3788. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  3789. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  3790. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  3791. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  3792. /* Reprogram the inband interface to put right values in RXWI */
  3793. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  3794. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  3795. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  3796. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  3797. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  3798. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  3799. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  3800. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  3801. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  3802. }
  3803. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3804. rt2x00_rt(rt2x00dev, RT5392)) {
  3805. int ant, div_mode;
  3806. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3807. div_mode = rt2x00_get_field16(eeprom,
  3808. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3809. ant = (div_mode == 3) ? 1 : 0;
  3810. /* check if this is a Bluetooth combo card */
  3811. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3812. u32 reg;
  3813. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3814. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  3815. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  3816. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  3817. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  3818. if (ant == 0)
  3819. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  3820. else if (ant == 1)
  3821. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  3822. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3823. }
  3824. /* This chip has hardware antenna diversity*/
  3825. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3826. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3827. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3828. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3829. }
  3830. rt2800_bbp_read(rt2x00dev, 152, &value);
  3831. if (ant == 0)
  3832. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3833. else
  3834. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3835. rt2800_bbp_write(rt2x00dev, 152, value);
  3836. rt2800_init_freq_calibration(rt2x00dev);
  3837. }
  3838. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3839. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3840. if (eeprom != 0xffff && eeprom != 0x0000) {
  3841. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3842. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3843. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3844. }
  3845. }
  3846. }
  3847. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  3848. {
  3849. u32 reg;
  3850. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3851. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3852. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3853. }
  3854. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  3855. u8 filter_target)
  3856. {
  3857. unsigned int i;
  3858. u8 bbp;
  3859. u8 rfcsr;
  3860. u8 passband;
  3861. u8 stopband;
  3862. u8 overtuned = 0;
  3863. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  3864. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3865. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3866. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3867. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3868. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3869. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3870. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3871. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3872. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3873. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3874. /*
  3875. * Set power & frequency of passband test tone
  3876. */
  3877. rt2800_bbp_write(rt2x00dev, 24, 0);
  3878. for (i = 0; i < 100; i++) {
  3879. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3880. msleep(1);
  3881. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3882. if (passband)
  3883. break;
  3884. }
  3885. /*
  3886. * Set power & frequency of stopband test tone
  3887. */
  3888. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3889. for (i = 0; i < 100; i++) {
  3890. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3891. msleep(1);
  3892. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3893. if ((passband - stopband) <= filter_target) {
  3894. rfcsr24++;
  3895. overtuned += ((passband - stopband) == filter_target);
  3896. } else
  3897. break;
  3898. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3899. }
  3900. rfcsr24 -= !!overtuned;
  3901. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3902. return rfcsr24;
  3903. }
  3904. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  3905. const unsigned int rf_reg)
  3906. {
  3907. u8 rfcsr;
  3908. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  3909. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  3910. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  3911. msleep(1);
  3912. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  3913. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  3914. }
  3915. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  3916. {
  3917. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3918. u8 filter_tgt_bw20;
  3919. u8 filter_tgt_bw40;
  3920. u8 rfcsr, bbp;
  3921. /*
  3922. * TODO: sync filter_tgt values with vendor driver
  3923. */
  3924. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3925. filter_tgt_bw20 = 0x16;
  3926. filter_tgt_bw40 = 0x19;
  3927. } else {
  3928. filter_tgt_bw20 = 0x13;
  3929. filter_tgt_bw40 = 0x15;
  3930. }
  3931. drv_data->calibration_bw20 =
  3932. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  3933. drv_data->calibration_bw40 =
  3934. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  3935. /*
  3936. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  3937. */
  3938. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  3939. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  3940. /*
  3941. * Set back to initial state
  3942. */
  3943. rt2800_bbp_write(rt2x00dev, 24, 0);
  3944. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3945. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3946. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3947. /*
  3948. * Set BBP back to BW20
  3949. */
  3950. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3951. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3952. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3953. }
  3954. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  3955. {
  3956. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3957. u8 min_gain, rfcsr, bbp;
  3958. u16 eeprom;
  3959. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3960. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3961. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3962. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3963. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3964. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3965. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
  3966. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3967. }
  3968. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  3969. if (drv_data->txmixer_gain_24g >= min_gain) {
  3970. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3971. drv_data->txmixer_gain_24g);
  3972. }
  3973. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3974. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3975. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3976. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3977. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3978. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3979. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3980. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3981. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3982. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3983. }
  3984. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3985. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3986. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3987. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3988. else
  3989. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3990. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3991. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3992. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3993. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3994. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3995. rt2x00_rt(rt2x00dev, RT3090) ||
  3996. rt2x00_rt(rt2x00dev, RT3390)) {
  3997. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3998. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3999. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  4000. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  4001. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  4002. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  4003. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4004. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  4005. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  4006. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  4007. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  4008. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  4009. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  4010. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  4011. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  4012. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  4013. }
  4014. }
  4015. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  4016. {
  4017. u8 reg;
  4018. u16 eeprom;
  4019. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4020. rt2800_bbp_read(rt2x00dev, 138, &reg);
  4021. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4022. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4023. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  4024. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4025. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  4026. rt2800_bbp_write(rt2x00dev, 138, reg);
  4027. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  4028. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  4029. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  4030. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  4031. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  4032. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  4033. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4034. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  4035. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  4036. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  4037. }
  4038. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  4039. {
  4040. rt2800_rf_init_calibration(rt2x00dev, 30);
  4041. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  4042. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  4043. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  4044. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  4045. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4046. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  4047. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  4048. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  4049. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  4050. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  4051. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  4052. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4053. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  4054. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  4055. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4056. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  4057. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  4058. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  4059. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  4060. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4061. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  4062. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  4063. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4064. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  4065. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  4066. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  4067. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  4068. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  4069. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  4070. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  4071. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  4072. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  4073. }
  4074. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  4075. {
  4076. u8 rfcsr;
  4077. u16 eeprom;
  4078. u32 reg;
  4079. /* XXX vendor driver do this only for 3070 */
  4080. rt2800_rf_init_calibration(rt2x00dev, 30);
  4081. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4082. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  4083. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  4084. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  4085. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  4086. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  4087. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4088. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  4089. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4090. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  4091. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  4092. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  4093. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  4094. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4095. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  4096. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  4097. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4098. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  4099. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  4100. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4101. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4102. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4103. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4104. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4105. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4106. rt2x00_rt(rt2x00dev, RT3090)) {
  4107. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  4108. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4109. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4110. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4111. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4112. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4113. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4114. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  4115. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4116. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4117. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4118. else
  4119. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4120. }
  4121. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4122. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4123. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4124. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4125. }
  4126. rt2800_rx_filter_calibration(rt2x00dev);
  4127. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  4128. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4129. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  4130. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4131. rt2800_led_open_drain_enable(rt2x00dev);
  4132. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4133. }
  4134. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  4135. {
  4136. u8 rfcsr;
  4137. rt2800_rf_init_calibration(rt2x00dev, 2);
  4138. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  4139. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4140. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4141. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  4142. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  4143. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  4144. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4145. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4146. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4147. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  4148. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4149. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  4150. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4151. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  4152. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4153. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4154. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4155. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4156. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4157. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4158. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4159. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  4160. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4161. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4162. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  4163. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4164. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  4165. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4166. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  4167. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  4168. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4169. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4170. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4171. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  4172. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4173. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  4174. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  4175. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  4176. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  4177. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  4178. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  4179. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  4180. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  4181. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  4182. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4183. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  4184. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  4185. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  4186. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  4187. rt2800_led_open_drain_enable(rt2x00dev);
  4188. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4189. }
  4190. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  4191. {
  4192. rt2800_rf_init_calibration(rt2x00dev, 30);
  4193. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  4194. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  4195. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  4196. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  4197. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  4198. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  4199. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  4200. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4201. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  4202. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4203. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  4204. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  4205. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  4206. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  4207. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  4208. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4209. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  4210. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  4211. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4212. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4213. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4214. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4215. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4216. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4217. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4218. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4219. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4220. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  4221. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  4222. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4223. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4224. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4225. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4226. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  4227. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  4228. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  4229. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  4230. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  4231. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  4232. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  4233. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  4234. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  4235. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  4236. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  4237. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  4238. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  4239. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  4240. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  4241. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  4242. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  4243. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  4244. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  4245. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  4246. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  4247. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  4248. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  4249. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  4250. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  4251. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  4252. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  4253. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  4254. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4255. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4256. rt2800_rx_filter_calibration(rt2x00dev);
  4257. rt2800_led_open_drain_enable(rt2x00dev);
  4258. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4259. }
  4260. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  4261. {
  4262. u32 reg;
  4263. rt2800_rf_init_calibration(rt2x00dev, 30);
  4264. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  4265. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  4266. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4267. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  4268. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4269. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  4270. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  4271. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  4272. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  4273. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  4274. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  4275. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4276. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  4277. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  4278. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4279. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4280. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  4281. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  4282. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  4283. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  4284. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  4285. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  4286. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4287. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  4288. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  4289. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  4290. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4291. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4292. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  4293. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  4294. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  4295. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  4296. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4297. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4298. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4299. rt2800_rx_filter_calibration(rt2x00dev);
  4300. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  4301. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4302. rt2800_led_open_drain_enable(rt2x00dev);
  4303. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4304. }
  4305. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  4306. {
  4307. u8 rfcsr;
  4308. u32 reg;
  4309. rt2800_rf_init_calibration(rt2x00dev, 30);
  4310. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  4311. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  4312. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4313. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  4314. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  4315. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  4316. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  4317. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  4318. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  4319. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  4320. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  4321. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  4322. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  4323. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  4324. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4325. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  4326. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  4327. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  4328. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  4329. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  4330. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  4331. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4332. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  4333. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4334. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  4335. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4336. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4337. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4338. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  4339. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  4340. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  4341. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4342. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4343. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4344. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4345. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4346. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4347. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4348. msleep(1);
  4349. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4350. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4351. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4352. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4353. rt2800_rx_filter_calibration(rt2x00dev);
  4354. rt2800_led_open_drain_enable(rt2x00dev);
  4355. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4356. }
  4357. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  4358. {
  4359. rt2800_rf_init_calibration(rt2x00dev, 2);
  4360. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  4361. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4362. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  4363. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4364. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4365. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  4366. else
  4367. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  4368. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4369. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4370. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4371. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  4372. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4373. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4374. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4375. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4376. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4377. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  4378. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4379. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4380. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4381. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4382. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4383. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4384. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4385. else
  4386. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  4387. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4388. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4389. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4390. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4391. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  4392. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4393. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4394. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4395. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4396. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4397. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4398. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  4399. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  4400. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4401. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4402. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  4403. else
  4404. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  4405. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4406. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  4407. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  4408. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4409. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4410. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4411. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4412. else
  4413. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  4414. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  4415. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4416. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  4417. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  4418. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4419. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  4420. else
  4421. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  4422. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  4423. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  4424. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  4425. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  4426. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  4427. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  4428. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4429. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4430. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  4431. else
  4432. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  4433. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4434. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4435. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4436. rt2800_led_open_drain_enable(rt2x00dev);
  4437. }
  4438. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  4439. {
  4440. rt2800_rf_init_calibration(rt2x00dev, 2);
  4441. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  4442. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4443. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  4444. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4445. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  4446. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4447. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4448. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4449. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  4450. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4451. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4452. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4453. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4454. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4455. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  4456. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4457. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  4458. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4459. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  4460. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  4461. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4462. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4463. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4464. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4465. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4466. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4467. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4468. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  4469. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  4470. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4471. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4472. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4473. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  4474. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  4475. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4476. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  4477. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4478. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  4479. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  4480. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4481. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4482. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4483. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  4484. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4485. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  4486. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  4487. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  4488. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  4489. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  4490. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  4491. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  4492. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  4493. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  4494. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  4495. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  4496. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4497. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  4498. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  4499. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  4500. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4501. rt2800_led_open_drain_enable(rt2x00dev);
  4502. }
  4503. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  4504. {
  4505. rt2800_rf_init_calibration(rt2x00dev, 30);
  4506. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  4507. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4508. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4509. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4510. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  4511. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4512. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4513. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4514. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4515. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4516. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  4517. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  4518. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  4519. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4520. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4521. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4522. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  4523. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4524. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4525. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  4526. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  4527. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  4528. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4529. msleep(1);
  4530. rt2800_adjust_freq_offset(rt2x00dev);
  4531. /* Enable DC filter */
  4532. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4533. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4534. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4535. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  4536. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4537. rt2800_led_open_drain_enable(rt2x00dev);
  4538. }
  4539. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  4540. {
  4541. if (rt2800_is_305x_soc(rt2x00dev)) {
  4542. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  4543. return;
  4544. }
  4545. switch (rt2x00dev->chip.rt) {
  4546. case RT3070:
  4547. case RT3071:
  4548. case RT3090:
  4549. rt2800_init_rfcsr_30xx(rt2x00dev);
  4550. break;
  4551. case RT3290:
  4552. rt2800_init_rfcsr_3290(rt2x00dev);
  4553. break;
  4554. case RT3352:
  4555. rt2800_init_rfcsr_3352(rt2x00dev);
  4556. break;
  4557. case RT3390:
  4558. rt2800_init_rfcsr_3390(rt2x00dev);
  4559. break;
  4560. case RT3572:
  4561. rt2800_init_rfcsr_3572(rt2x00dev);
  4562. break;
  4563. case RT5390:
  4564. rt2800_init_rfcsr_5390(rt2x00dev);
  4565. break;
  4566. case RT5392:
  4567. rt2800_init_rfcsr_5392(rt2x00dev);
  4568. break;
  4569. case RT5592:
  4570. rt2800_init_rfcsr_5592(rt2x00dev);
  4571. break;
  4572. }
  4573. }
  4574. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  4575. {
  4576. u32 reg;
  4577. u16 word;
  4578. /*
  4579. * Initialize all registers.
  4580. */
  4581. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  4582. rt2800_init_registers(rt2x00dev)))
  4583. return -EIO;
  4584. /*
  4585. * Send signal to firmware during boot time.
  4586. */
  4587. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4588. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4589. if (rt2x00_is_usb(rt2x00dev)) {
  4590. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  4591. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  4592. }
  4593. msleep(1);
  4594. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  4595. rt2800_wait_bbp_ready(rt2x00dev)))
  4596. return -EIO;
  4597. rt2800_init_bbp(rt2x00dev);
  4598. rt2800_init_rfcsr(rt2x00dev);
  4599. if (rt2x00_is_usb(rt2x00dev) &&
  4600. (rt2x00_rt(rt2x00dev, RT3070) ||
  4601. rt2x00_rt(rt2x00dev, RT3071) ||
  4602. rt2x00_rt(rt2x00dev, RT3572))) {
  4603. udelay(200);
  4604. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  4605. udelay(10);
  4606. }
  4607. /*
  4608. * Enable RX.
  4609. */
  4610. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4611. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  4612. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  4613. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4614. udelay(50);
  4615. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4616. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  4617. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  4618. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  4619. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  4620. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4621. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4622. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  4623. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  4624. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4625. /*
  4626. * Initialize LED control
  4627. */
  4628. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  4629. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  4630. word & 0xff, (word >> 8) & 0xff);
  4631. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  4632. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  4633. word & 0xff, (word >> 8) & 0xff);
  4634. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  4635. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  4636. word & 0xff, (word >> 8) & 0xff);
  4637. return 0;
  4638. }
  4639. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  4640. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  4641. {
  4642. u32 reg;
  4643. rt2800_disable_wpdma(rt2x00dev);
  4644. /* Wait for DMA, ignore error */
  4645. rt2800_wait_wpdma_ready(rt2x00dev);
  4646. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4647. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  4648. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  4649. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4650. }
  4651. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  4652. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  4653. {
  4654. u32 reg;
  4655. u16 efuse_ctrl_reg;
  4656. if (rt2x00_rt(rt2x00dev, RT3290))
  4657. efuse_ctrl_reg = EFUSE_CTRL_3290;
  4658. else
  4659. efuse_ctrl_reg = EFUSE_CTRL;
  4660. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  4661. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  4662. }
  4663. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  4664. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  4665. {
  4666. u32 reg;
  4667. u16 efuse_ctrl_reg;
  4668. u16 efuse_data0_reg;
  4669. u16 efuse_data1_reg;
  4670. u16 efuse_data2_reg;
  4671. u16 efuse_data3_reg;
  4672. if (rt2x00_rt(rt2x00dev, RT3290)) {
  4673. efuse_ctrl_reg = EFUSE_CTRL_3290;
  4674. efuse_data0_reg = EFUSE_DATA0_3290;
  4675. efuse_data1_reg = EFUSE_DATA1_3290;
  4676. efuse_data2_reg = EFUSE_DATA2_3290;
  4677. efuse_data3_reg = EFUSE_DATA3_3290;
  4678. } else {
  4679. efuse_ctrl_reg = EFUSE_CTRL;
  4680. efuse_data0_reg = EFUSE_DATA0;
  4681. efuse_data1_reg = EFUSE_DATA1;
  4682. efuse_data2_reg = EFUSE_DATA2;
  4683. efuse_data3_reg = EFUSE_DATA3;
  4684. }
  4685. mutex_lock(&rt2x00dev->csr_mutex);
  4686. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  4687. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  4688. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  4689. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  4690. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  4691. /* Wait until the EEPROM has been loaded */
  4692. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  4693. /* Apparently the data is read from end to start */
  4694. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  4695. /* The returned value is in CPU order, but eeprom is le */
  4696. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  4697. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  4698. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  4699. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  4700. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  4701. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  4702. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  4703. mutex_unlock(&rt2x00dev->csr_mutex);
  4704. }
  4705. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  4706. {
  4707. unsigned int i;
  4708. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  4709. rt2800_efuse_read(rt2x00dev, i);
  4710. return 0;
  4711. }
  4712. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  4713. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  4714. {
  4715. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4716. u16 word;
  4717. u8 *mac;
  4718. u8 default_lna_gain;
  4719. int retval;
  4720. /*
  4721. * Read the EEPROM.
  4722. */
  4723. retval = rt2800_read_eeprom(rt2x00dev);
  4724. if (retval)
  4725. return retval;
  4726. /*
  4727. * Start validation of the data that has been read.
  4728. */
  4729. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  4730. if (!is_valid_ether_addr(mac)) {
  4731. eth_random_addr(mac);
  4732. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  4733. }
  4734. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  4735. if (word == 0xffff) {
  4736. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4737. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  4738. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  4739. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4740. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  4741. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  4742. rt2x00_rt(rt2x00dev, RT2872)) {
  4743. /*
  4744. * There is a max of 2 RX streams for RT28x0 series
  4745. */
  4746. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  4747. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4748. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4749. }
  4750. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  4751. if (word == 0xffff) {
  4752. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  4753. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  4754. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  4755. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  4756. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  4757. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  4758. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  4759. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  4760. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  4761. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  4762. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  4763. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  4764. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  4765. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  4766. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  4767. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  4768. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  4769. }
  4770. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  4771. if ((word & 0x00ff) == 0x00ff) {
  4772. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  4773. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4774. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  4775. }
  4776. if ((word & 0xff00) == 0xff00) {
  4777. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  4778. LED_MODE_TXRX_ACTIVITY);
  4779. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  4780. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4781. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  4782. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  4783. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  4784. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  4785. }
  4786. /*
  4787. * During the LNA validation we are going to use
  4788. * lna0 as correct value. Note that EEPROM_LNA
  4789. * is never validated.
  4790. */
  4791. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  4792. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  4793. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  4794. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  4795. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  4796. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  4797. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  4798. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  4799. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  4800. if ((word & 0x00ff) != 0x00ff) {
  4801. drv_data->txmixer_gain_24g =
  4802. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  4803. } else {
  4804. drv_data->txmixer_gain_24g = 0;
  4805. }
  4806. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  4807. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  4808. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  4809. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  4810. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  4811. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  4812. default_lna_gain);
  4813. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  4814. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  4815. if ((word & 0x00ff) != 0x00ff) {
  4816. drv_data->txmixer_gain_5g =
  4817. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  4818. } else {
  4819. drv_data->txmixer_gain_5g = 0;
  4820. }
  4821. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  4822. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  4823. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  4824. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  4825. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  4826. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  4827. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  4828. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  4829. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  4830. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  4831. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  4832. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  4833. default_lna_gain);
  4834. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  4835. return 0;
  4836. }
  4837. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  4838. {
  4839. u16 value;
  4840. u16 eeprom;
  4841. u16 rf;
  4842. /*
  4843. * Read EEPROM word for configuration.
  4844. */
  4845. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4846. /*
  4847. * Identify RF chipset by EEPROM value
  4848. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  4849. * RT53xx: defined in "EEPROM_CHIP_ID" field
  4850. */
  4851. if (rt2x00_rt(rt2x00dev, RT3290) ||
  4852. rt2x00_rt(rt2x00dev, RT5390) ||
  4853. rt2x00_rt(rt2x00dev, RT5392))
  4854. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  4855. else
  4856. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  4857. switch (rf) {
  4858. case RF2820:
  4859. case RF2850:
  4860. case RF2720:
  4861. case RF2750:
  4862. case RF3020:
  4863. case RF2020:
  4864. case RF3021:
  4865. case RF3022:
  4866. case RF3052:
  4867. case RF3290:
  4868. case RF3320:
  4869. case RF3322:
  4870. case RF5360:
  4871. case RF5370:
  4872. case RF5372:
  4873. case RF5390:
  4874. case RF5392:
  4875. case RF5592:
  4876. break;
  4877. default:
  4878. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  4879. rf);
  4880. return -ENODEV;
  4881. }
  4882. rt2x00_set_rf(rt2x00dev, rf);
  4883. /*
  4884. * Identify default antenna configuration.
  4885. */
  4886. rt2x00dev->default_ant.tx_chain_num =
  4887. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  4888. rt2x00dev->default_ant.rx_chain_num =
  4889. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  4890. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4891. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4892. rt2x00_rt(rt2x00dev, RT3090) ||
  4893. rt2x00_rt(rt2x00dev, RT3352) ||
  4894. rt2x00_rt(rt2x00dev, RT3390)) {
  4895. value = rt2x00_get_field16(eeprom,
  4896. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4897. switch (value) {
  4898. case 0:
  4899. case 1:
  4900. case 2:
  4901. rt2x00dev->default_ant.tx = ANTENNA_A;
  4902. rt2x00dev->default_ant.rx = ANTENNA_A;
  4903. break;
  4904. case 3:
  4905. rt2x00dev->default_ant.tx = ANTENNA_A;
  4906. rt2x00dev->default_ant.rx = ANTENNA_B;
  4907. break;
  4908. }
  4909. } else {
  4910. rt2x00dev->default_ant.tx = ANTENNA_A;
  4911. rt2x00dev->default_ant.rx = ANTENNA_A;
  4912. }
  4913. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4914. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  4915. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  4916. }
  4917. /*
  4918. * Determine external LNA informations.
  4919. */
  4920. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4921. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4922. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4923. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4924. /*
  4925. * Detect if this device has an hardware controlled radio.
  4926. */
  4927. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4928. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4929. /*
  4930. * Detect if this device has Bluetooth co-existence.
  4931. */
  4932. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4933. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4934. /*
  4935. * Read frequency offset and RF programming sequence.
  4936. */
  4937. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4938. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4939. /*
  4940. * Store led settings, for correct led behaviour.
  4941. */
  4942. #ifdef CONFIG_RT2X00_LIB_LEDS
  4943. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4944. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4945. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4946. rt2x00dev->led_mcu_reg = eeprom;
  4947. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4948. /*
  4949. * Check if support EIRP tx power limit feature.
  4950. */
  4951. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4952. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4953. EIRP_MAX_TX_POWER_LIMIT)
  4954. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4955. return 0;
  4956. }
  4957. /*
  4958. * RF value list for rt28xx
  4959. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4960. */
  4961. static const struct rf_channel rf_vals[] = {
  4962. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4963. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4964. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4965. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4966. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4967. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4968. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4969. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4970. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4971. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4972. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4973. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4974. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4975. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4976. /* 802.11 UNI / HyperLan 2 */
  4977. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4978. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4979. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4980. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4981. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4982. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4983. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4984. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4985. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4986. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4987. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4988. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4989. /* 802.11 HyperLan 2 */
  4990. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4991. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4992. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4993. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4994. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4995. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4996. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4997. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4998. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4999. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  5000. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  5001. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  5002. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  5003. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  5004. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  5005. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  5006. /* 802.11 UNII */
  5007. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  5008. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  5009. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  5010. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  5011. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  5012. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  5013. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  5014. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  5015. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  5016. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  5017. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  5018. /* 802.11 Japan */
  5019. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  5020. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  5021. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  5022. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  5023. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  5024. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  5025. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  5026. };
  5027. /*
  5028. * RF value list for rt3xxx
  5029. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  5030. */
  5031. static const struct rf_channel rf_vals_3x[] = {
  5032. {1, 241, 2, 2 },
  5033. {2, 241, 2, 7 },
  5034. {3, 242, 2, 2 },
  5035. {4, 242, 2, 7 },
  5036. {5, 243, 2, 2 },
  5037. {6, 243, 2, 7 },
  5038. {7, 244, 2, 2 },
  5039. {8, 244, 2, 7 },
  5040. {9, 245, 2, 2 },
  5041. {10, 245, 2, 7 },
  5042. {11, 246, 2, 2 },
  5043. {12, 246, 2, 7 },
  5044. {13, 247, 2, 2 },
  5045. {14, 248, 2, 4 },
  5046. /* 802.11 UNI / HyperLan 2 */
  5047. {36, 0x56, 0, 4},
  5048. {38, 0x56, 0, 6},
  5049. {40, 0x56, 0, 8},
  5050. {44, 0x57, 0, 0},
  5051. {46, 0x57, 0, 2},
  5052. {48, 0x57, 0, 4},
  5053. {52, 0x57, 0, 8},
  5054. {54, 0x57, 0, 10},
  5055. {56, 0x58, 0, 0},
  5056. {60, 0x58, 0, 4},
  5057. {62, 0x58, 0, 6},
  5058. {64, 0x58, 0, 8},
  5059. /* 802.11 HyperLan 2 */
  5060. {100, 0x5b, 0, 8},
  5061. {102, 0x5b, 0, 10},
  5062. {104, 0x5c, 0, 0},
  5063. {108, 0x5c, 0, 4},
  5064. {110, 0x5c, 0, 6},
  5065. {112, 0x5c, 0, 8},
  5066. {116, 0x5d, 0, 0},
  5067. {118, 0x5d, 0, 2},
  5068. {120, 0x5d, 0, 4},
  5069. {124, 0x5d, 0, 8},
  5070. {126, 0x5d, 0, 10},
  5071. {128, 0x5e, 0, 0},
  5072. {132, 0x5e, 0, 4},
  5073. {134, 0x5e, 0, 6},
  5074. {136, 0x5e, 0, 8},
  5075. {140, 0x5f, 0, 0},
  5076. /* 802.11 UNII */
  5077. {149, 0x5f, 0, 9},
  5078. {151, 0x5f, 0, 11},
  5079. {153, 0x60, 0, 1},
  5080. {157, 0x60, 0, 5},
  5081. {159, 0x60, 0, 7},
  5082. {161, 0x60, 0, 9},
  5083. {165, 0x61, 0, 1},
  5084. {167, 0x61, 0, 3},
  5085. {169, 0x61, 0, 5},
  5086. {171, 0x61, 0, 7},
  5087. {173, 0x61, 0, 9},
  5088. };
  5089. static const struct rf_channel rf_vals_5592_xtal20[] = {
  5090. /* Channel, N, K, mod, R */
  5091. {1, 482, 4, 10, 3},
  5092. {2, 483, 4, 10, 3},
  5093. {3, 484, 4, 10, 3},
  5094. {4, 485, 4, 10, 3},
  5095. {5, 486, 4, 10, 3},
  5096. {6, 487, 4, 10, 3},
  5097. {7, 488, 4, 10, 3},
  5098. {8, 489, 4, 10, 3},
  5099. {9, 490, 4, 10, 3},
  5100. {10, 491, 4, 10, 3},
  5101. {11, 492, 4, 10, 3},
  5102. {12, 493, 4, 10, 3},
  5103. {13, 494, 4, 10, 3},
  5104. {14, 496, 8, 10, 3},
  5105. {36, 172, 8, 12, 1},
  5106. {38, 173, 0, 12, 1},
  5107. {40, 173, 4, 12, 1},
  5108. {42, 173, 8, 12, 1},
  5109. {44, 174, 0, 12, 1},
  5110. {46, 174, 4, 12, 1},
  5111. {48, 174, 8, 12, 1},
  5112. {50, 175, 0, 12, 1},
  5113. {52, 175, 4, 12, 1},
  5114. {54, 175, 8, 12, 1},
  5115. {56, 176, 0, 12, 1},
  5116. {58, 176, 4, 12, 1},
  5117. {60, 176, 8, 12, 1},
  5118. {62, 177, 0, 12, 1},
  5119. {64, 177, 4, 12, 1},
  5120. {100, 183, 4, 12, 1},
  5121. {102, 183, 8, 12, 1},
  5122. {104, 184, 0, 12, 1},
  5123. {106, 184, 4, 12, 1},
  5124. {108, 184, 8, 12, 1},
  5125. {110, 185, 0, 12, 1},
  5126. {112, 185, 4, 12, 1},
  5127. {114, 185, 8, 12, 1},
  5128. {116, 186, 0, 12, 1},
  5129. {118, 186, 4, 12, 1},
  5130. {120, 186, 8, 12, 1},
  5131. {122, 187, 0, 12, 1},
  5132. {124, 187, 4, 12, 1},
  5133. {126, 187, 8, 12, 1},
  5134. {128, 188, 0, 12, 1},
  5135. {130, 188, 4, 12, 1},
  5136. {132, 188, 8, 12, 1},
  5137. {134, 189, 0, 12, 1},
  5138. {136, 189, 4, 12, 1},
  5139. {138, 189, 8, 12, 1},
  5140. {140, 190, 0, 12, 1},
  5141. {149, 191, 6, 12, 1},
  5142. {151, 191, 10, 12, 1},
  5143. {153, 192, 2, 12, 1},
  5144. {155, 192, 6, 12, 1},
  5145. {157, 192, 10, 12, 1},
  5146. {159, 193, 2, 12, 1},
  5147. {161, 193, 6, 12, 1},
  5148. {165, 194, 2, 12, 1},
  5149. {184, 164, 0, 12, 1},
  5150. {188, 164, 4, 12, 1},
  5151. {192, 165, 8, 12, 1},
  5152. {196, 166, 0, 12, 1},
  5153. };
  5154. static const struct rf_channel rf_vals_5592_xtal40[] = {
  5155. /* Channel, N, K, mod, R */
  5156. {1, 241, 2, 10, 3},
  5157. {2, 241, 7, 10, 3},
  5158. {3, 242, 2, 10, 3},
  5159. {4, 242, 7, 10, 3},
  5160. {5, 243, 2, 10, 3},
  5161. {6, 243, 7, 10, 3},
  5162. {7, 244, 2, 10, 3},
  5163. {8, 244, 7, 10, 3},
  5164. {9, 245, 2, 10, 3},
  5165. {10, 245, 7, 10, 3},
  5166. {11, 246, 2, 10, 3},
  5167. {12, 246, 7, 10, 3},
  5168. {13, 247, 2, 10, 3},
  5169. {14, 248, 4, 10, 3},
  5170. {36, 86, 4, 12, 1},
  5171. {38, 86, 6, 12, 1},
  5172. {40, 86, 8, 12, 1},
  5173. {42, 86, 10, 12, 1},
  5174. {44, 87, 0, 12, 1},
  5175. {46, 87, 2, 12, 1},
  5176. {48, 87, 4, 12, 1},
  5177. {50, 87, 6, 12, 1},
  5178. {52, 87, 8, 12, 1},
  5179. {54, 87, 10, 12, 1},
  5180. {56, 88, 0, 12, 1},
  5181. {58, 88, 2, 12, 1},
  5182. {60, 88, 4, 12, 1},
  5183. {62, 88, 6, 12, 1},
  5184. {64, 88, 8, 12, 1},
  5185. {100, 91, 8, 12, 1},
  5186. {102, 91, 10, 12, 1},
  5187. {104, 92, 0, 12, 1},
  5188. {106, 92, 2, 12, 1},
  5189. {108, 92, 4, 12, 1},
  5190. {110, 92, 6, 12, 1},
  5191. {112, 92, 8, 12, 1},
  5192. {114, 92, 10, 12, 1},
  5193. {116, 93, 0, 12, 1},
  5194. {118, 93, 2, 12, 1},
  5195. {120, 93, 4, 12, 1},
  5196. {122, 93, 6, 12, 1},
  5197. {124, 93, 8, 12, 1},
  5198. {126, 93, 10, 12, 1},
  5199. {128, 94, 0, 12, 1},
  5200. {130, 94, 2, 12, 1},
  5201. {132, 94, 4, 12, 1},
  5202. {134, 94, 6, 12, 1},
  5203. {136, 94, 8, 12, 1},
  5204. {138, 94, 10, 12, 1},
  5205. {140, 95, 0, 12, 1},
  5206. {149, 95, 9, 12, 1},
  5207. {151, 95, 11, 12, 1},
  5208. {153, 96, 1, 12, 1},
  5209. {155, 96, 3, 12, 1},
  5210. {157, 96, 5, 12, 1},
  5211. {159, 96, 7, 12, 1},
  5212. {161, 96, 9, 12, 1},
  5213. {165, 97, 1, 12, 1},
  5214. {184, 82, 0, 12, 1},
  5215. {188, 82, 4, 12, 1},
  5216. {192, 82, 8, 12, 1},
  5217. {196, 83, 0, 12, 1},
  5218. };
  5219. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  5220. {
  5221. struct hw_mode_spec *spec = &rt2x00dev->spec;
  5222. struct channel_info *info;
  5223. char *default_power1;
  5224. char *default_power2;
  5225. unsigned int i;
  5226. u16 eeprom;
  5227. u32 reg;
  5228. /*
  5229. * Disable powersaving as default on PCI devices.
  5230. */
  5231. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  5232. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  5233. /*
  5234. * Initialize all hw fields.
  5235. */
  5236. rt2x00dev->hw->flags =
  5237. IEEE80211_HW_SIGNAL_DBM |
  5238. IEEE80211_HW_SUPPORTS_PS |
  5239. IEEE80211_HW_PS_NULLFUNC_STACK |
  5240. IEEE80211_HW_AMPDU_AGGREGATION |
  5241. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  5242. /*
  5243. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  5244. * unless we are capable of sending the buffered frames out after the
  5245. * DTIM transmission using rt2x00lib_beacondone. This will send out
  5246. * multicast and broadcast traffic immediately instead of buffering it
  5247. * infinitly and thus dropping it after some time.
  5248. */
  5249. if (!rt2x00_is_usb(rt2x00dev))
  5250. rt2x00dev->hw->flags |=
  5251. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  5252. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  5253. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  5254. rt2x00_eeprom_addr(rt2x00dev,
  5255. EEPROM_MAC_ADDR_0));
  5256. /*
  5257. * As rt2800 has a global fallback table we cannot specify
  5258. * more then one tx rate per frame but since the hw will
  5259. * try several rates (based on the fallback table) we should
  5260. * initialize max_report_rates to the maximum number of rates
  5261. * we are going to try. Otherwise mac80211 will truncate our
  5262. * reported tx rates and the rc algortihm will end up with
  5263. * incorrect data.
  5264. */
  5265. rt2x00dev->hw->max_rates = 1;
  5266. rt2x00dev->hw->max_report_rates = 7;
  5267. rt2x00dev->hw->max_rate_tries = 1;
  5268. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5269. /*
  5270. * Initialize hw_mode information.
  5271. */
  5272. spec->supported_bands = SUPPORT_BAND_2GHZ;
  5273. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  5274. if (rt2x00_rf(rt2x00dev, RF2820) ||
  5275. rt2x00_rf(rt2x00dev, RF2720)) {
  5276. spec->num_channels = 14;
  5277. spec->channels = rf_vals;
  5278. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  5279. rt2x00_rf(rt2x00dev, RF2750)) {
  5280. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5281. spec->num_channels = ARRAY_SIZE(rf_vals);
  5282. spec->channels = rf_vals;
  5283. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  5284. rt2x00_rf(rt2x00dev, RF2020) ||
  5285. rt2x00_rf(rt2x00dev, RF3021) ||
  5286. rt2x00_rf(rt2x00dev, RF3022) ||
  5287. rt2x00_rf(rt2x00dev, RF3290) ||
  5288. rt2x00_rf(rt2x00dev, RF3320) ||
  5289. rt2x00_rf(rt2x00dev, RF3322) ||
  5290. rt2x00_rf(rt2x00dev, RF5360) ||
  5291. rt2x00_rf(rt2x00dev, RF5370) ||
  5292. rt2x00_rf(rt2x00dev, RF5372) ||
  5293. rt2x00_rf(rt2x00dev, RF5390) ||
  5294. rt2x00_rf(rt2x00dev, RF5392)) {
  5295. spec->num_channels = 14;
  5296. spec->channels = rf_vals_3x;
  5297. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  5298. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5299. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  5300. spec->channels = rf_vals_3x;
  5301. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  5302. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5303. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  5304. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  5305. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  5306. spec->channels = rf_vals_5592_xtal40;
  5307. } else {
  5308. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  5309. spec->channels = rf_vals_5592_xtal20;
  5310. }
  5311. }
  5312. if (WARN_ON_ONCE(!spec->channels))
  5313. return -ENODEV;
  5314. /*
  5315. * Initialize HT information.
  5316. */
  5317. if (!rt2x00_rf(rt2x00dev, RF2020))
  5318. spec->ht.ht_supported = true;
  5319. else
  5320. spec->ht.ht_supported = false;
  5321. spec->ht.cap =
  5322. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  5323. IEEE80211_HT_CAP_GRN_FLD |
  5324. IEEE80211_HT_CAP_SGI_20 |
  5325. IEEE80211_HT_CAP_SGI_40;
  5326. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  5327. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  5328. spec->ht.cap |=
  5329. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  5330. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  5331. spec->ht.ampdu_factor = 3;
  5332. spec->ht.ampdu_density = 4;
  5333. spec->ht.mcs.tx_params =
  5334. IEEE80211_HT_MCS_TX_DEFINED |
  5335. IEEE80211_HT_MCS_TX_RX_DIFF |
  5336. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  5337. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  5338. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  5339. case 3:
  5340. spec->ht.mcs.rx_mask[2] = 0xff;
  5341. case 2:
  5342. spec->ht.mcs.rx_mask[1] = 0xff;
  5343. case 1:
  5344. spec->ht.mcs.rx_mask[0] = 0xff;
  5345. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  5346. break;
  5347. }
  5348. /*
  5349. * Create channel information array
  5350. */
  5351. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  5352. if (!info)
  5353. return -ENOMEM;
  5354. spec->channels_info = info;
  5355. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  5356. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  5357. for (i = 0; i < 14; i++) {
  5358. info[i].default_power1 = default_power1[i];
  5359. info[i].default_power2 = default_power2[i];
  5360. }
  5361. if (spec->num_channels > 14) {
  5362. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  5363. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  5364. for (i = 14; i < spec->num_channels; i++) {
  5365. info[i].default_power1 = default_power1[i];
  5366. info[i].default_power2 = default_power2[i];
  5367. }
  5368. }
  5369. switch (rt2x00dev->chip.rf) {
  5370. case RF2020:
  5371. case RF3020:
  5372. case RF3021:
  5373. case RF3022:
  5374. case RF3320:
  5375. case RF3052:
  5376. case RF3290:
  5377. case RF5360:
  5378. case RF5370:
  5379. case RF5372:
  5380. case RF5390:
  5381. case RF5392:
  5382. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  5383. break;
  5384. }
  5385. return 0;
  5386. }
  5387. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  5388. {
  5389. u32 reg;
  5390. u32 rt;
  5391. u32 rev;
  5392. if (rt2x00_rt(rt2x00dev, RT3290))
  5393. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  5394. else
  5395. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  5396. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  5397. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  5398. switch (rt) {
  5399. case RT2860:
  5400. case RT2872:
  5401. case RT2883:
  5402. case RT3070:
  5403. case RT3071:
  5404. case RT3090:
  5405. case RT3290:
  5406. case RT3352:
  5407. case RT3390:
  5408. case RT3572:
  5409. case RT5390:
  5410. case RT5392:
  5411. case RT5592:
  5412. break;
  5413. default:
  5414. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  5415. rt, rev);
  5416. return -ENODEV;
  5417. }
  5418. rt2x00_set_rt(rt2x00dev, rt, rev);
  5419. return 0;
  5420. }
  5421. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  5422. {
  5423. int retval;
  5424. u32 reg;
  5425. retval = rt2800_probe_rt(rt2x00dev);
  5426. if (retval)
  5427. return retval;
  5428. /*
  5429. * Allocate eeprom data.
  5430. */
  5431. retval = rt2800_validate_eeprom(rt2x00dev);
  5432. if (retval)
  5433. return retval;
  5434. retval = rt2800_init_eeprom(rt2x00dev);
  5435. if (retval)
  5436. return retval;
  5437. /*
  5438. * Enable rfkill polling by setting GPIO direction of the
  5439. * rfkill switch GPIO pin correctly.
  5440. */
  5441. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  5442. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  5443. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5444. /*
  5445. * Initialize hw specifications.
  5446. */
  5447. retval = rt2800_probe_hw_mode(rt2x00dev);
  5448. if (retval)
  5449. return retval;
  5450. /*
  5451. * Set device capabilities.
  5452. */
  5453. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  5454. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  5455. if (!rt2x00_is_usb(rt2x00dev))
  5456. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  5457. /*
  5458. * Set device requirements.
  5459. */
  5460. if (!rt2x00_is_soc(rt2x00dev))
  5461. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  5462. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  5463. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  5464. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  5465. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  5466. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  5467. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  5468. if (rt2x00_is_usb(rt2x00dev))
  5469. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  5470. else {
  5471. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  5472. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  5473. }
  5474. /*
  5475. * Set the rssi offset.
  5476. */
  5477. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  5478. return 0;
  5479. }
  5480. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  5481. /*
  5482. * IEEE80211 stack callback functions.
  5483. */
  5484. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  5485. u16 *iv16)
  5486. {
  5487. struct rt2x00_dev *rt2x00dev = hw->priv;
  5488. struct mac_iveiv_entry iveiv_entry;
  5489. u32 offset;
  5490. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  5491. rt2800_register_multiread(rt2x00dev, offset,
  5492. &iveiv_entry, sizeof(iveiv_entry));
  5493. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  5494. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  5495. }
  5496. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  5497. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  5498. {
  5499. struct rt2x00_dev *rt2x00dev = hw->priv;
  5500. u32 reg;
  5501. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  5502. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  5503. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  5504. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  5505. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  5506. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  5507. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  5508. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  5509. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  5510. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  5511. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  5512. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  5513. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  5514. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  5515. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  5516. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  5517. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  5518. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  5519. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  5520. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  5521. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  5522. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  5523. return 0;
  5524. }
  5525. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  5526. int rt2800_conf_tx(struct ieee80211_hw *hw,
  5527. struct ieee80211_vif *vif, u16 queue_idx,
  5528. const struct ieee80211_tx_queue_params *params)
  5529. {
  5530. struct rt2x00_dev *rt2x00dev = hw->priv;
  5531. struct data_queue *queue;
  5532. struct rt2x00_field32 field;
  5533. int retval;
  5534. u32 reg;
  5535. u32 offset;
  5536. /*
  5537. * First pass the configuration through rt2x00lib, that will
  5538. * update the queue settings and validate the input. After that
  5539. * we are free to update the registers based on the value
  5540. * in the queue parameter.
  5541. */
  5542. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  5543. if (retval)
  5544. return retval;
  5545. /*
  5546. * We only need to perform additional register initialization
  5547. * for WMM queues/
  5548. */
  5549. if (queue_idx >= 4)
  5550. return 0;
  5551. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  5552. /* Update WMM TXOP register */
  5553. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  5554. field.bit_offset = (queue_idx & 1) * 16;
  5555. field.bit_mask = 0xffff << field.bit_offset;
  5556. rt2800_register_read(rt2x00dev, offset, &reg);
  5557. rt2x00_set_field32(&reg, field, queue->txop);
  5558. rt2800_register_write(rt2x00dev, offset, reg);
  5559. /* Update WMM registers */
  5560. field.bit_offset = queue_idx * 4;
  5561. field.bit_mask = 0xf << field.bit_offset;
  5562. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  5563. rt2x00_set_field32(&reg, field, queue->aifs);
  5564. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  5565. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  5566. rt2x00_set_field32(&reg, field, queue->cw_min);
  5567. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  5568. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  5569. rt2x00_set_field32(&reg, field, queue->cw_max);
  5570. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  5571. /* Update EDCA registers */
  5572. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  5573. rt2800_register_read(rt2x00dev, offset, &reg);
  5574. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  5575. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  5576. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  5577. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  5578. rt2800_register_write(rt2x00dev, offset, reg);
  5579. return 0;
  5580. }
  5581. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  5582. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  5583. {
  5584. struct rt2x00_dev *rt2x00dev = hw->priv;
  5585. u64 tsf;
  5586. u32 reg;
  5587. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  5588. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  5589. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  5590. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  5591. return tsf;
  5592. }
  5593. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  5594. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  5595. enum ieee80211_ampdu_mlme_action action,
  5596. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  5597. u8 buf_size)
  5598. {
  5599. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  5600. int ret = 0;
  5601. /*
  5602. * Don't allow aggregation for stations the hardware isn't aware
  5603. * of because tx status reports for frames to an unknown station
  5604. * always contain wcid=255 and thus we can't distinguish between
  5605. * multiple stations which leads to unwanted situations when the
  5606. * hw reorders frames due to aggregation.
  5607. */
  5608. if (sta_priv->wcid < 0)
  5609. return 1;
  5610. switch (action) {
  5611. case IEEE80211_AMPDU_RX_START:
  5612. case IEEE80211_AMPDU_RX_STOP:
  5613. /*
  5614. * The hw itself takes care of setting up BlockAck mechanisms.
  5615. * So, we only have to allow mac80211 to nagotiate a BlockAck
  5616. * agreement. Once that is done, the hw will BlockAck incoming
  5617. * AMPDUs without further setup.
  5618. */
  5619. break;
  5620. case IEEE80211_AMPDU_TX_START:
  5621. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  5622. break;
  5623. case IEEE80211_AMPDU_TX_STOP_CONT:
  5624. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  5625. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  5626. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  5627. break;
  5628. case IEEE80211_AMPDU_TX_OPERATIONAL:
  5629. break;
  5630. default:
  5631. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  5632. "Unknown AMPDU action\n");
  5633. }
  5634. return ret;
  5635. }
  5636. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  5637. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  5638. struct survey_info *survey)
  5639. {
  5640. struct rt2x00_dev *rt2x00dev = hw->priv;
  5641. struct ieee80211_conf *conf = &hw->conf;
  5642. u32 idle, busy, busy_ext;
  5643. if (idx != 0)
  5644. return -ENOENT;
  5645. survey->channel = conf->chandef.chan;
  5646. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  5647. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  5648. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  5649. if (idle || busy) {
  5650. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  5651. SURVEY_INFO_CHANNEL_TIME_BUSY |
  5652. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  5653. survey->channel_time = (idle + busy) / 1000;
  5654. survey->channel_time_busy = busy / 1000;
  5655. survey->channel_time_ext_busy = busy_ext / 1000;
  5656. }
  5657. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  5658. survey->filled |= SURVEY_INFO_IN_USE;
  5659. return 0;
  5660. }
  5661. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  5662. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  5663. MODULE_VERSION(DRV_VERSION);
  5664. MODULE_DESCRIPTION("Ralink RT2800 library");
  5665. MODULE_LICENSE("GPL");