u8500_of_clk.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mfd/dbx500-prcmu.h>
  14. #include <linux/platform_data/clk-ux500.h>
  15. #include "clk.h"
  16. static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
  17. #define PRCC_SHOW(clk, base, bit) \
  18. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  19. struct clk *ux500_twocell_get(struct of_phandle_args *clkspec, void *data)
  20. {
  21. struct clk **clk_data = data;
  22. unsigned int base, bit;
  23. if (clkspec->args_count != 2)
  24. return ERR_PTR(-EINVAL);
  25. base = clkspec->args[0];
  26. bit = clkspec->args[1];
  27. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  28. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  29. return ERR_PTR(-EINVAL);
  30. }
  31. return PRCC_SHOW(clk_data, base, bit);
  32. }
  33. static const struct of_device_id u8500_clk_of_match[] = {
  34. { .compatible = "stericsson,u8500-clks", },
  35. { },
  36. };
  37. void u8500_of_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
  38. u32 clkrst5_base, u32 clkrst6_base)
  39. {
  40. struct prcmu_fw_version *fw_version;
  41. struct device_node *np = NULL;
  42. struct device_node *child = NULL;
  43. const char *sgaclk_parent = NULL;
  44. struct clk *clk;
  45. if (of_have_populated_dt())
  46. np = of_find_matching_node(NULL, u8500_clk_of_match);
  47. if (!np) {
  48. pr_err("Either DT or U8500 Clock node not found\n");
  49. return;
  50. }
  51. /* Clock sources */
  52. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  53. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  54. prcmu_clk[PRCMU_PLLSOC0] = clk;
  55. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  56. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  57. prcmu_clk[PRCMU_PLLSOC1] = clk;
  58. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  59. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  60. prcmu_clk[PRCMU_PLLDDR] = clk;
  61. /* FIXME: Add sys, ulp and int clocks here. */
  62. clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  63. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  64. 32768);
  65. /* PRCMU clocks */
  66. fw_version = prcmu_get_fw_version();
  67. if (fw_version != NULL) {
  68. switch (fw_version->project) {
  69. case PRCMU_FW_PROJECT_U8500_C2:
  70. case PRCMU_FW_PROJECT_U8520:
  71. case PRCMU_FW_PROJECT_U8420:
  72. sgaclk_parent = "soc0_pll";
  73. break;
  74. default:
  75. break;
  76. }
  77. }
  78. if (sgaclk_parent)
  79. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  80. PRCMU_SGACLK, 0);
  81. else
  82. clk = clk_reg_prcmu_gate("sgclk", NULL,
  83. PRCMU_SGACLK, CLK_IS_ROOT);
  84. prcmu_clk[PRCMU_SGACLK] = clk;
  85. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  86. prcmu_clk[PRCMU_UARTCLK] = clk;
  87. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  88. prcmu_clk[PRCMU_MSP02CLK] = clk;
  89. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  90. prcmu_clk[PRCMU_MSP1CLK] = clk;
  91. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  92. prcmu_clk[PRCMU_I2CCLK] = clk;
  93. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  94. prcmu_clk[PRCMU_SLIMCLK] = clk;
  95. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  96. prcmu_clk[PRCMU_PER1CLK] = clk;
  97. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  98. prcmu_clk[PRCMU_PER2CLK] = clk;
  99. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  100. prcmu_clk[PRCMU_PER3CLK] = clk;
  101. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  102. prcmu_clk[PRCMU_PER5CLK] = clk;
  103. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  104. prcmu_clk[PRCMU_PER6CLK] = clk;
  105. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  106. prcmu_clk[PRCMU_PER7CLK] = clk;
  107. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  108. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  109. prcmu_clk[PRCMU_LCDCLK] = clk;
  110. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  111. prcmu_clk[PRCMU_BMLCLK] = clk;
  112. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  113. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  114. prcmu_clk[PRCMU_HSITXCLK] = clk;
  115. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  116. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  117. prcmu_clk[PRCMU_HSIRXCLK] = clk;
  118. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  119. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  120. prcmu_clk[PRCMU_HDMICLK] = clk;
  121. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  122. prcmu_clk[PRCMU_APEATCLK] = clk;
  123. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  124. CLK_IS_ROOT);
  125. prcmu_clk[PRCMU_APETRACECLK] = clk;
  126. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  127. prcmu_clk[PRCMU_MCDECLK] = clk;
  128. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  129. CLK_IS_ROOT);
  130. prcmu_clk[PRCMU_IPI2CCLK] = clk;
  131. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  132. CLK_IS_ROOT);
  133. prcmu_clk[PRCMU_DSIALTCLK] = clk;
  134. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  135. prcmu_clk[PRCMU_DMACLK] = clk;
  136. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  137. prcmu_clk[PRCMU_B2R2CLK] = clk;
  138. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  139. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  140. prcmu_clk[PRCMU_TVCLK] = clk;
  141. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  142. prcmu_clk[PRCMU_SSPCLK] = clk;
  143. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  144. prcmu_clk[PRCMU_RNGCLK] = clk;
  145. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  146. prcmu_clk[PRCMU_UICCCLK] = clk;
  147. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  148. prcmu_clk[PRCMU_TIMCLK] = clk;
  149. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  150. 100000000,
  151. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  152. prcmu_clk[PRCMU_SDMMCCLK] = clk;
  153. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  154. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  155. prcmu_clk[PRCMU_PLLDSI] = clk;
  156. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  157. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  158. prcmu_clk[PRCMU_DSI0CLK] = clk;
  159. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  160. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  161. prcmu_clk[PRCMU_DSI1CLK] = clk;
  162. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  163. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  164. prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
  165. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  166. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  167. prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
  168. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  169. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  170. prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
  171. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  172. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  173. clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  174. CLK_IGNORE_UNUSED, 1, 2);
  175. /*
  176. * FIXME: Add special handled PRCMU clocks here:
  177. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  178. * 2. ab9540_clkout1yuv, see clkout0yuv
  179. */
  180. /* PRCC P-clocks */
  181. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
  182. BIT(0), 0);
  183. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
  184. BIT(1), 0);
  185. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
  186. BIT(2), 0);
  187. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
  188. BIT(3), 0);
  189. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
  190. BIT(4), 0);
  191. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
  192. BIT(5), 0);
  193. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
  194. BIT(6), 0);
  195. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
  196. BIT(7), 0);
  197. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
  198. BIT(8), 0);
  199. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
  200. BIT(9), 0);
  201. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
  202. BIT(10), 0);
  203. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
  204. BIT(11), 0);
  205. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
  206. BIT(0), 0);
  207. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
  208. BIT(1), 0);
  209. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
  210. BIT(2), 0);
  211. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
  212. BIT(3), 0);
  213. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
  214. BIT(4), 0);
  215. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
  216. BIT(5), 0);
  217. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
  218. BIT(6), 0);
  219. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
  220. BIT(7), 0);
  221. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
  222. BIT(8), 0);
  223. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
  224. BIT(9), 0);
  225. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
  226. BIT(10), 0);
  227. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
  228. BIT(11), 0);
  229. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
  230. BIT(12), 0);
  231. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
  232. BIT(0), 0);
  233. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
  234. BIT(1), 0);
  235. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
  236. BIT(2), 0);
  237. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
  238. BIT(3), 0);
  239. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
  240. BIT(4), 0);
  241. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
  242. BIT(5), 0);
  243. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
  244. BIT(6), 0);
  245. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
  246. BIT(7), 0);
  247. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
  248. BIT(8), 0);
  249. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
  250. BIT(0), 0);
  251. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
  252. BIT(1), 0);
  253. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
  254. BIT(0), 0);
  255. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
  256. BIT(1), 0);
  257. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
  258. BIT(2), 0);
  259. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
  260. BIT(3), 0);
  261. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
  262. BIT(4), 0);
  263. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
  264. BIT(5), 0);
  265. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
  266. BIT(6), 0);
  267. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
  268. BIT(7), 0);
  269. /* PRCC K-clocks
  270. *
  271. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  272. * by enabling just the K-clock, even if it is not a valid parent to
  273. * the K-clock. Until drivers get fixed we might need some kind of
  274. * "parent muxed join".
  275. */
  276. /* Periph1 */
  277. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  278. clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
  279. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  280. clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
  281. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  282. clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
  283. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  284. clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
  285. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  286. clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
  287. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  288. clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
  289. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  290. clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
  291. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  292. clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
  293. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  294. clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
  295. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  296. clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
  297. /* Periph2 */
  298. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  299. clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
  300. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  301. clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
  302. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  303. clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
  304. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  305. clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
  306. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  307. clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
  308. /* Note that rate is received from parent. */
  309. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  310. clkrst2_base, BIT(6),
  311. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  312. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  313. clkrst2_base, BIT(7),
  314. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  315. /* Periph3 */
  316. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  317. clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
  318. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  319. clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
  320. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  321. clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
  322. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  323. clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
  324. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  325. clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
  326. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  327. clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
  328. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  329. clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
  330. /* Periph6 */
  331. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  332. clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
  333. for_each_child_of_node(np, child) {
  334. static struct clk_onecell_data clk_data;
  335. if (!of_node_cmp(child->name, "prcmu-clock")) {
  336. clk_data.clks = prcmu_clk;
  337. clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
  338. of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
  339. }
  340. }
  341. }