ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "hw.h"
  24. #include "rc.h"
  25. #include "debug.h"
  26. struct ath_node;
  27. /* Macro to expand scalars to 64-bit objects */
  28. #define ito64(x) (sizeof(x) == 8) ? \
  29. (((unsigned long long int)(x)) & (0xff)) : \
  30. (sizeof(x) == 16) ? \
  31. (((unsigned long long int)(x)) & 0xffff) : \
  32. ((sizeof(x) == 32) ? \
  33. (((unsigned long long int)(x)) & 0xffffffff) : \
  34. (unsigned long long int)(x))
  35. /* increment with wrap-around */
  36. #define INCR(_l, _sz) do { \
  37. (_l)++; \
  38. (_l) &= ((_sz) - 1); \
  39. } while (0)
  40. /* decrement with wrap-around */
  41. #define DECR(_l, _sz) do { \
  42. (_l)--; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  46. #define ASSERT(exp) BUG_ON(!(exp))
  47. #define TSF_TO_TU(_h,_l) \
  48. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  49. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  50. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  51. struct ath_config {
  52. u32 ath_aggr_prot;
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_HT: Send this buffer using HT capabilities
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. * @BUF_RETRY: Indicates whether the buffer is retried
  77. * @BUF_XRETRY: To denote excessive retries of the buffer
  78. */
  79. enum buffer_type {
  80. BUF_HT = BIT(1),
  81. BUF_AMPDU = BIT(2),
  82. BUF_AGGR = BIT(3),
  83. BUF_RETRY = BIT(4),
  84. BUF_XRETRY = BIT(5),
  85. };
  86. struct ath_buf_state {
  87. int bfs_nframes;
  88. u16 bfs_al;
  89. u16 bfs_frmlen;
  90. int bfs_seqno;
  91. int bfs_tidno;
  92. int bfs_retries;
  93. u8 bf_type;
  94. u32 bfs_keyix;
  95. enum ath9k_key_type bfs_keytype;
  96. };
  97. #define bf_nframes bf_state.bfs_nframes
  98. #define bf_al bf_state.bfs_al
  99. #define bf_frmlen bf_state.bfs_frmlen
  100. #define bf_retries bf_state.bfs_retries
  101. #define bf_seqno bf_state.bfs_seqno
  102. #define bf_tidno bf_state.bfs_tidno
  103. #define bf_keyix bf_state.bfs_keyix
  104. #define bf_keytype bf_state.bfs_keytype
  105. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  106. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  107. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  108. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  109. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  110. struct ath_buf {
  111. struct list_head list;
  112. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  113. an aggregate) */
  114. struct ath_buf *bf_next; /* next subframe in the aggregate */
  115. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  116. struct ath_desc *bf_desc; /* virtual addr of desc */
  117. dma_addr_t bf_daddr; /* physical addr of desc */
  118. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  119. bool bf_stale;
  120. u16 bf_flags;
  121. struct ath_buf_state bf_state;
  122. dma_addr_t bf_dmacontext;
  123. };
  124. struct ath_descdma {
  125. struct ath_desc *dd_desc;
  126. dma_addr_t dd_desc_paddr;
  127. u32 dd_desc_len;
  128. struct ath_buf *dd_bufptr;
  129. };
  130. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  131. struct list_head *head, const char *name,
  132. int nbuf, int ndesc);
  133. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  134. struct list_head *head);
  135. /***********/
  136. /* RX / TX */
  137. /***********/
  138. #define ATH_MAX_ANTENNA 3
  139. #define ATH_RXBUF 512
  140. #define WME_NUM_TID 16
  141. #define ATH_TXBUF 512
  142. #define ATH_TXMAXTRY 13
  143. #define ATH_11N_TXMAXTRY 10
  144. #define ATH_MGT_TXMAXTRY 4
  145. #define WME_BA_BMP_SIZE 64
  146. #define WME_MAX_BA WME_BA_BMP_SIZE
  147. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  148. #define TID_TO_WME_AC(_tid) \
  149. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  150. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  151. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  152. WME_AC_VO)
  153. #define WME_AC_BE 0
  154. #define WME_AC_BK 1
  155. #define WME_AC_VI 2
  156. #define WME_AC_VO 3
  157. #define WME_NUM_AC 4
  158. #define ADDBA_EXCHANGE_ATTEMPTS 10
  159. #define ATH_AGGR_DELIM_SZ 4
  160. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  161. /* number of delimiters for encryption padding */
  162. #define ATH_AGGR_ENCRYPTDELIM 10
  163. /* minimum h/w qdepth to be sustained to maximize aggregation */
  164. #define ATH_AGGR_MIN_QDEPTH 2
  165. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  166. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  167. #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
  168. #define IEEE80211_SEQ_SEQ_SHIFT 4
  169. #define IEEE80211_SEQ_MAX 4096
  170. #define IEEE80211_MIN_AMPDU_BUF 0x8
  171. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  172. #define IEEE80211_WEP_IVLEN 3
  173. #define IEEE80211_WEP_KIDLEN 1
  174. #define IEEE80211_WEP_CRCLEN 4
  175. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  176. (IEEE80211_WEP_IVLEN + \
  177. IEEE80211_WEP_KIDLEN + \
  178. IEEE80211_WEP_CRCLEN))
  179. /* return whether a bit at index _n in bitmap _bm is set
  180. * _sz is the size of the bitmap */
  181. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  182. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  183. /* return block-ack bitmap index given sequence and starting sequence */
  184. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  185. /* returns delimiter padding required given the packet length */
  186. #define ATH_AGGR_GET_NDELIM(_len) \
  187. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  188. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  189. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  190. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  191. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  192. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  193. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  194. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  195. enum ATH_AGGR_STATUS {
  196. ATH_AGGR_DONE,
  197. ATH_AGGR_BAW_CLOSED,
  198. ATH_AGGR_LIMITED,
  199. };
  200. struct ath_txq {
  201. u32 axq_qnum;
  202. u32 *axq_link;
  203. struct list_head axq_q;
  204. spinlock_t axq_lock;
  205. u32 axq_depth;
  206. u8 axq_aggr_depth;
  207. u32 axq_totalqueued;
  208. bool stopped;
  209. struct ath_buf *axq_linkbuf;
  210. /* first desc of the last descriptor that contains CTS */
  211. struct ath_desc *axq_lastdsWithCTS;
  212. /* final desc of the gating desc that determines whether
  213. lastdsWithCTS has been DMA'ed or not */
  214. struct ath_desc *axq_gatingds;
  215. struct list_head axq_acq;
  216. };
  217. #define AGGR_CLEANUP BIT(1)
  218. #define AGGR_ADDBA_COMPLETE BIT(2)
  219. #define AGGR_ADDBA_PROGRESS BIT(3)
  220. struct ath_atx_tid {
  221. struct list_head list;
  222. struct list_head buf_q;
  223. struct ath_node *an;
  224. struct ath_atx_ac *ac;
  225. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
  226. u16 seq_start;
  227. u16 seq_next;
  228. u16 baw_size;
  229. int tidno;
  230. int baw_head; /* first un-acked tx buffer */
  231. int baw_tail; /* next unused tx buffer slot */
  232. int sched;
  233. int paused;
  234. u8 state;
  235. int addba_exchangeattempts;
  236. };
  237. struct ath_atx_ac {
  238. int sched;
  239. int qnum;
  240. struct list_head list;
  241. struct list_head tid_q;
  242. };
  243. struct ath_tx_control {
  244. struct ath_txq *txq;
  245. int if_id;
  246. enum ath9k_internal_frame_type frame_type;
  247. };
  248. #define ATH_TX_ERROR 0x01
  249. #define ATH_TX_XRETRY 0x02
  250. #define ATH_TX_BAR 0x04
  251. struct ath_node {
  252. struct ath_softc *an_sc;
  253. struct ath_atx_tid tid[WME_NUM_TID];
  254. struct ath_atx_ac ac[WME_NUM_AC];
  255. u16 maxampdu;
  256. u8 mpdudensity;
  257. };
  258. struct ath_tx {
  259. u16 seq_no;
  260. u32 txqsetup;
  261. int hwq_map[ATH9K_WME_AC_VO+1];
  262. spinlock_t txbuflock;
  263. struct list_head txbuf;
  264. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  265. struct ath_descdma txdma;
  266. };
  267. struct ath_rx {
  268. u8 defant;
  269. u8 rxotherant;
  270. u32 *rxlink;
  271. int bufsize;
  272. unsigned int rxfilter;
  273. spinlock_t rxflushlock;
  274. spinlock_t rxbuflock;
  275. struct list_head rxbuf;
  276. struct ath_descdma rxdma;
  277. };
  278. int ath_startrecv(struct ath_softc *sc);
  279. bool ath_stoprecv(struct ath_softc *sc);
  280. void ath_flushrecv(struct ath_softc *sc);
  281. u32 ath_calcrxfilter(struct ath_softc *sc);
  282. int ath_rx_init(struct ath_softc *sc, int nbufs);
  283. void ath_rx_cleanup(struct ath_softc *sc);
  284. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  285. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  286. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  287. int ath_tx_setup(struct ath_softc *sc, int haltype);
  288. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  289. void ath_draintxq(struct ath_softc *sc,
  290. struct ath_txq *txq, bool retry_tx);
  291. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  292. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  293. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  294. int ath_tx_init(struct ath_softc *sc, int nbufs);
  295. void ath_tx_cleanup(struct ath_softc *sc);
  296. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  297. int ath_txq_update(struct ath_softc *sc, int qnum,
  298. struct ath9k_tx_queue_info *q);
  299. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  300. struct ath_tx_control *txctl);
  301. void ath_tx_tasklet(struct ath_softc *sc);
  302. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  303. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  304. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  305. u16 tid, u16 *ssn);
  306. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  307. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  308. /********/
  309. /* VIFs */
  310. /********/
  311. struct ath_vif {
  312. int av_bslot;
  313. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  314. enum nl80211_iftype av_opmode;
  315. struct ath_buf *av_bcbuf;
  316. struct ath_tx_control av_btxctl;
  317. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  318. };
  319. /*******************/
  320. /* Beacon Handling */
  321. /*******************/
  322. /*
  323. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  324. * number of BSSIDs) if a given beacon does not go out even after waiting this
  325. * number of beacon intervals, the game's up.
  326. */
  327. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  328. #define ATH_BCBUF 4
  329. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  330. #define ATH_DEFAULT_BMISS_LIMIT 10
  331. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  332. struct ath_beacon_config {
  333. u16 beacon_interval;
  334. u16 listen_interval;
  335. u16 dtim_period;
  336. u16 bmiss_timeout;
  337. u8 dtim_count;
  338. };
  339. struct ath_beacon {
  340. enum {
  341. OK, /* no change needed */
  342. UPDATE, /* update pending */
  343. COMMIT /* beacon sent, commit change */
  344. } updateslot; /* slot time update fsm */
  345. u32 beaconq;
  346. u32 bmisscnt;
  347. u32 ast_be_xmit;
  348. u64 bc_tstamp;
  349. struct ieee80211_vif *bslot[ATH_BCBUF];
  350. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  351. int slottime;
  352. int slotupdate;
  353. struct ath9k_tx_queue_info beacon_qi;
  354. struct ath_descdma bdma;
  355. struct ath_txq *cabq;
  356. struct list_head bbuf;
  357. };
  358. void ath_beacon_tasklet(unsigned long data);
  359. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  360. int ath_beaconq_setup(struct ath_hw *ah);
  361. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  362. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  363. /*******/
  364. /* ANI */
  365. /*******/
  366. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  367. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  368. #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
  369. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  370. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  371. struct ath_ani {
  372. bool caldone;
  373. int16_t noise_floor;
  374. unsigned int longcal_timer;
  375. unsigned int shortcal_timer;
  376. unsigned int resetcal_timer;
  377. unsigned int checkani_timer;
  378. struct timer_list timer;
  379. };
  380. /********************/
  381. /* LED Control */
  382. /********************/
  383. #define ATH_LED_PIN 1
  384. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  385. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  386. enum ath_led_type {
  387. ATH_LED_RADIO,
  388. ATH_LED_ASSOC,
  389. ATH_LED_TX,
  390. ATH_LED_RX
  391. };
  392. struct ath_led {
  393. struct ath_softc *sc;
  394. struct led_classdev led_cdev;
  395. enum ath_led_type led_type;
  396. char name[32];
  397. bool registered;
  398. };
  399. /* Rfkill */
  400. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  401. struct ath_rfkill {
  402. struct rfkill *rfkill;
  403. struct delayed_work rfkill_poll;
  404. char rfkill_name[32];
  405. };
  406. /********************/
  407. /* Main driver core */
  408. /********************/
  409. /*
  410. * Default cache line size, in bytes.
  411. * Used when PCI device not fully initialized by bootrom/BIOS
  412. */
  413. #define DEFAULT_CACHELINE 32
  414. #define ATH_DEFAULT_NOISE_FLOOR -95
  415. #define ATH_REGCLASSIDS_MAX 10
  416. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  417. #define ATH_MAX_SW_RETRIES 10
  418. #define ATH_CHAN_MAX 255
  419. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  420. /*
  421. * The key cache is used for h/w cipher state and also for
  422. * tracking station state such as the current tx antenna.
  423. * We also setup a mapping table between key cache slot indices
  424. * and station state to short-circuit node lookups on rx.
  425. * Different parts have different size key caches. We handle
  426. * up to ATH_KEYMAX entries (could dynamically allocate state).
  427. */
  428. #define ATH_KEYMAX 128 /* max key cache size we handle */
  429. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  430. #define ATH_RSSI_DUMMY_MARKER 0x127
  431. #define ATH_RATE_DUMMY_MARKER 0
  432. #define SC_OP_INVALID BIT(0)
  433. #define SC_OP_BEACONS BIT(1)
  434. #define SC_OP_RXAGGR BIT(2)
  435. #define SC_OP_TXAGGR BIT(3)
  436. #define SC_OP_FULL_RESET BIT(4)
  437. #define SC_OP_PREAMBLE_SHORT BIT(5)
  438. #define SC_OP_PROTECT_ENABLE BIT(6)
  439. #define SC_OP_RXFLUSH BIT(7)
  440. #define SC_OP_LED_ASSOCIATED BIT(8)
  441. #define SC_OP_RFKILL_REGISTERED BIT(9)
  442. #define SC_OP_RFKILL_SW_BLOCKED BIT(10)
  443. #define SC_OP_RFKILL_HW_BLOCKED BIT(11)
  444. #define SC_OP_WAIT_FOR_BEACON BIT(12)
  445. #define SC_OP_LED_ON BIT(13)
  446. #define SC_OP_SCANNING BIT(14)
  447. #define SC_OP_TSF_RESET BIT(15)
  448. struct ath_bus_ops {
  449. void (*read_cachesize)(struct ath_softc *sc, int *csz);
  450. void (*cleanup)(struct ath_softc *sc);
  451. bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
  452. };
  453. struct ath_wiphy;
  454. struct ath_softc {
  455. struct ieee80211_hw *hw;
  456. struct device *dev;
  457. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  458. struct ath_wiphy *pri_wiphy;
  459. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  460. * have NULL entries */
  461. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  462. int chan_idx;
  463. int chan_is_ht;
  464. struct ath_wiphy *next_wiphy;
  465. struct work_struct chan_work;
  466. int wiphy_select_failures;
  467. unsigned long wiphy_select_first_fail;
  468. struct delayed_work wiphy_work;
  469. unsigned long wiphy_scheduler_int;
  470. int wiphy_scheduler_index;
  471. struct tasklet_struct intr_tq;
  472. struct tasklet_struct bcon_tasklet;
  473. struct ath_hw *sc_ah;
  474. void __iomem *mem;
  475. int irq;
  476. spinlock_t sc_resetlock;
  477. spinlock_t sc_serial_rw;
  478. struct mutex mutex;
  479. u8 curbssid[ETH_ALEN];
  480. u8 bssidmask[ETH_ALEN];
  481. u32 intrstatus;
  482. u32 sc_flags; /* SC_OP_* */
  483. u16 curtxpow;
  484. u16 curaid;
  485. u16 cachelsz;
  486. u8 nbcnvifs;
  487. u16 nvifs;
  488. u8 tx_chainmask;
  489. u8 rx_chainmask;
  490. u32 keymax;
  491. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  492. u8 splitmic;
  493. atomic_t ps_usecount;
  494. enum ath9k_int imask;
  495. enum ath9k_ht_extprotspacing ht_extprotspacing;
  496. enum ath9k_ht_macmode tx_chan_width;
  497. struct ath_config config;
  498. struct ath_rx rx;
  499. struct ath_tx tx;
  500. struct ath_beacon beacon;
  501. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  502. const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  503. const struct ath_rate_table *cur_rate_table;
  504. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  505. struct ath_led radio_led;
  506. struct ath_led assoc_led;
  507. struct ath_led tx_led;
  508. struct ath_led rx_led;
  509. struct delayed_work ath_led_blink_work;
  510. int led_on_duration;
  511. int led_off_duration;
  512. int led_on_cnt;
  513. int led_off_cnt;
  514. int beacon_interval;
  515. struct ath_rfkill rf_kill;
  516. struct ath_ani ani;
  517. struct ath9k_node_stats nodestats;
  518. #ifdef CONFIG_ATH9K_DEBUG
  519. struct ath9k_debug debug;
  520. #endif
  521. struct ath_bus_ops *bus_ops;
  522. };
  523. struct ath_wiphy {
  524. struct ath_softc *sc; /* shared for all virtual wiphys */
  525. struct ieee80211_hw *hw;
  526. enum ath_wiphy_state {
  527. ATH_WIPHY_INACTIVE,
  528. ATH_WIPHY_ACTIVE,
  529. ATH_WIPHY_PAUSING,
  530. ATH_WIPHY_PAUSED,
  531. ATH_WIPHY_SCAN,
  532. } state;
  533. int chan_idx;
  534. int chan_is_ht;
  535. };
  536. int ath_reset(struct ath_softc *sc, bool retry_tx);
  537. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  538. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  539. int ath_cabq_update(struct ath_softc *);
  540. static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
  541. {
  542. sc->bus_ops->read_cachesize(sc, csz);
  543. }
  544. static inline void ath_bus_cleanup(struct ath_softc *sc)
  545. {
  546. sc->bus_ops->cleanup(sc);
  547. }
  548. extern struct ieee80211_ops ath9k_ops;
  549. irqreturn_t ath_isr(int irq, void *dev);
  550. void ath_cleanup(struct ath_softc *sc);
  551. int ath_attach(u16 devid, struct ath_softc *sc);
  552. void ath_detach(struct ath_softc *sc);
  553. const char *ath_mac_bb_name(u32 mac_bb_version);
  554. const char *ath_rf_name(u16 rf_version);
  555. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  556. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  557. struct ath9k_channel *ichan);
  558. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  559. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  560. struct ath9k_channel *hchan);
  561. void ath_radio_enable(struct ath_softc *sc);
  562. void ath_radio_disable(struct ath_softc *sc);
  563. #ifdef CONFIG_PCI
  564. int ath_pci_init(void);
  565. void ath_pci_exit(void);
  566. #else
  567. static inline int ath_pci_init(void) { return 0; };
  568. static inline void ath_pci_exit(void) {};
  569. #endif
  570. #ifdef CONFIG_ATHEROS_AR71XX
  571. int ath_ahb_init(void);
  572. void ath_ahb_exit(void);
  573. #else
  574. static inline int ath_ahb_init(void) { return 0; };
  575. static inline void ath_ahb_exit(void) {};
  576. #endif
  577. static inline void ath9k_ps_wakeup(struct ath_softc *sc)
  578. {
  579. if (atomic_inc_return(&sc->ps_usecount) == 1)
  580. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
  581. sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
  582. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  583. }
  584. }
  585. static inline void ath9k_ps_restore(struct ath_softc *sc)
  586. {
  587. if (atomic_dec_and_test(&sc->ps_usecount))
  588. if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
  589. !(sc->sc_flags & SC_OP_WAIT_FOR_BEACON))
  590. ath9k_hw_setpower(sc->sc_ah,
  591. sc->sc_ah->restore_mode);
  592. }
  593. void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
  594. int ath9k_wiphy_add(struct ath_softc *sc);
  595. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  596. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
  597. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  598. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  599. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  600. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  601. void ath9k_wiphy_chan_work(struct work_struct *work);
  602. bool ath9k_wiphy_started(struct ath_softc *sc);
  603. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  604. struct ath_wiphy *selected);
  605. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  606. void ath9k_wiphy_work(struct work_struct *work);
  607. void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val);
  608. unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset);
  609. #endif /* ATH9K_H */