netxen_nic_hw.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <net/ip.h>
  34. #define MASK(n) ((1ULL<<(n))-1)
  35. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  36. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define MS_WIN(addr) (addr & 0x0ffc0000)
  38. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  39. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  40. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  41. #define CRB_WINDOW_2M (0x130060)
  42. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  43. #define CRB_INDIRECT_2M (0x1e0000UL)
  44. #ifndef readq
  45. static inline u64 readq(void __iomem *addr)
  46. {
  47. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  48. }
  49. #endif
  50. #ifndef writeq
  51. static inline void writeq(u64 val, void __iomem *addr)
  52. {
  53. writel(((u32) (val)), (addr));
  54. writel(((u32) (val >> 32)), (addr + 4));
  55. }
  56. #endif
  57. #define ADDR_IN_RANGE(addr, low, high) \
  58. (((addr) < (high)) && ((addr) >= (low)))
  59. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  60. ((adapter)->ahw.pci_base0 + (off))
  61. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  62. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  63. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  64. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  65. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  66. unsigned long off)
  67. {
  68. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  69. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  70. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  71. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  72. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  73. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  74. return NULL;
  75. }
  76. #define CRB_WIN_LOCK_TIMEOUT 100000000
  77. static crb_128M_2M_block_map_t
  78. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  79. {{{0, 0, 0, 0} } }, /* 0: PCI */
  80. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  81. {1, 0x0110000, 0x0120000, 0x130000},
  82. {1, 0x0120000, 0x0122000, 0x124000},
  83. {1, 0x0130000, 0x0132000, 0x126000},
  84. {1, 0x0140000, 0x0142000, 0x128000},
  85. {1, 0x0150000, 0x0152000, 0x12a000},
  86. {1, 0x0160000, 0x0170000, 0x110000},
  87. {1, 0x0170000, 0x0172000, 0x12e000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {1, 0x01e0000, 0x01e0800, 0x122000},
  95. {0, 0x0000000, 0x0000000, 0x000000} } },
  96. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  97. {{{0, 0, 0, 0} } }, /* 3: */
  98. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  99. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  100. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  101. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  102. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  118. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  134. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  150. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  166. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  167. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  168. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  169. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  170. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  171. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  172. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  173. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  174. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  175. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  176. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  177. {{{0, 0, 0, 0} } }, /* 23: */
  178. {{{0, 0, 0, 0} } }, /* 24: */
  179. {{{0, 0, 0, 0} } }, /* 25: */
  180. {{{0, 0, 0, 0} } }, /* 26: */
  181. {{{0, 0, 0, 0} } }, /* 27: */
  182. {{{0, 0, 0, 0} } }, /* 28: */
  183. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  184. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  185. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  186. {{{0} } }, /* 32: PCI */
  187. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  188. {1, 0x2110000, 0x2120000, 0x130000},
  189. {1, 0x2120000, 0x2122000, 0x124000},
  190. {1, 0x2130000, 0x2132000, 0x126000},
  191. {1, 0x2140000, 0x2142000, 0x128000},
  192. {1, 0x2150000, 0x2152000, 0x12a000},
  193. {1, 0x2160000, 0x2170000, 0x110000},
  194. {1, 0x2170000, 0x2172000, 0x12e000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000},
  201. {0, 0x0000000, 0x0000000, 0x000000},
  202. {0, 0x0000000, 0x0000000, 0x000000} } },
  203. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  204. {{{0} } }, /* 35: */
  205. {{{0} } }, /* 36: */
  206. {{{0} } }, /* 37: */
  207. {{{0} } }, /* 38: */
  208. {{{0} } }, /* 39: */
  209. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  210. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  211. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  212. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  213. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  214. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  215. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  216. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  217. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  218. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  219. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  220. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  221. {{{0} } }, /* 52: */
  222. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  223. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  224. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  225. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  226. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  227. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  228. {{{0} } }, /* 59: I2C0 */
  229. {{{0} } }, /* 60: I2C1 */
  230. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  231. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  232. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  233. };
  234. /*
  235. * top 12 bits of crb internal address (hub, agent)
  236. */
  237. static unsigned crb_hub_agt[64] =
  238. {
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  243. 0,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  273. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  274. 0,
  275. 0,
  276. 0,
  277. 0,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  280. 0,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  291. 0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  296. 0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  298. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  300. 0,
  301. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  302. 0,
  303. };
  304. /* PCI Windowing for DDR regions. */
  305. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  306. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  307. {
  308. struct netxen_adapter *adapter = netdev_priv(netdev);
  309. struct sockaddr *addr = p;
  310. if (netif_running(netdev))
  311. return -EBUSY;
  312. if (!is_valid_ether_addr(addr->sa_data))
  313. return -EADDRNOTAVAIL;
  314. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  315. /* For P3, MAC addr is not set in NIU */
  316. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  317. if (adapter->macaddr_set)
  318. adapter->macaddr_set(adapter, addr->sa_data);
  319. return 0;
  320. }
  321. #define NETXEN_UNICAST_ADDR(port, index) \
  322. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  323. #define NETXEN_MCAST_ADDR(port, index) \
  324. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  325. #define MAC_HI(addr) \
  326. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  327. #define MAC_LO(addr) \
  328. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  329. static int
  330. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  331. {
  332. u32 val = 0;
  333. u16 port = adapter->physical_port;
  334. u8 *addr = adapter->netdev->dev_addr;
  335. if (adapter->mc_enabled)
  336. return 0;
  337. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  338. val |= (1UL << (28+port));
  339. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  340. /* add broadcast addr to filter */
  341. val = 0xffffff;
  342. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  343. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  344. /* add station addr to filter */
  345. val = MAC_HI(addr);
  346. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  347. val = MAC_LO(addr);
  348. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  349. adapter->mc_enabled = 1;
  350. return 0;
  351. }
  352. static int
  353. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  354. {
  355. u32 val = 0;
  356. u16 port = adapter->physical_port;
  357. u8 *addr = adapter->netdev->dev_addr;
  358. if (!adapter->mc_enabled)
  359. return 0;
  360. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  361. val &= ~(1UL << (28+port));
  362. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  363. val = MAC_HI(addr);
  364. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  365. val = MAC_LO(addr);
  366. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  367. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  368. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  369. adapter->mc_enabled = 0;
  370. return 0;
  371. }
  372. static int
  373. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  374. int index, u8 *addr)
  375. {
  376. u32 hi = 0, lo = 0;
  377. u16 port = adapter->physical_port;
  378. lo = MAC_LO(addr);
  379. hi = MAC_HI(addr);
  380. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  381. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  382. return 0;
  383. }
  384. void netxen_p2_nic_set_multi(struct net_device *netdev)
  385. {
  386. struct netxen_adapter *adapter = netdev_priv(netdev);
  387. struct dev_mc_list *mc_ptr;
  388. u8 null_addr[6];
  389. int index = 0;
  390. memset(null_addr, 0, 6);
  391. if (netdev->flags & IFF_PROMISC) {
  392. adapter->set_promisc(adapter,
  393. NETXEN_NIU_PROMISC_MODE);
  394. /* Full promiscuous mode */
  395. netxen_nic_disable_mcast_filter(adapter);
  396. return;
  397. }
  398. if (netdev->mc_count == 0) {
  399. adapter->set_promisc(adapter,
  400. NETXEN_NIU_NON_PROMISC_MODE);
  401. netxen_nic_disable_mcast_filter(adapter);
  402. return;
  403. }
  404. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  405. if (netdev->flags & IFF_ALLMULTI ||
  406. netdev->mc_count > adapter->max_mc_count) {
  407. netxen_nic_disable_mcast_filter(adapter);
  408. return;
  409. }
  410. netxen_nic_enable_mcast_filter(adapter);
  411. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  412. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  413. if (index != netdev->mc_count)
  414. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  415. netxen_nic_driver_name, netdev->name);
  416. /* Clear out remaining addresses */
  417. for (; index < adapter->max_mc_count; index++)
  418. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  419. }
  420. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  421. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  422. {
  423. nx_mac_list_t *cur, *prev;
  424. /* if in del_list, move it to adapter->mac_list */
  425. for (cur = *del_list, prev = NULL; cur;) {
  426. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  427. if (prev == NULL)
  428. *del_list = cur->next;
  429. else
  430. prev->next = cur->next;
  431. cur->next = adapter->mac_list;
  432. adapter->mac_list = cur;
  433. return 0;
  434. }
  435. prev = cur;
  436. cur = cur->next;
  437. }
  438. /* make sure to add each mac address only once */
  439. for (cur = adapter->mac_list; cur; cur = cur->next) {
  440. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  441. return 0;
  442. }
  443. /* not in del_list, create new entry and add to add_list */
  444. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  445. if (cur == NULL) {
  446. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  447. "not work properly from now.\n", __func__);
  448. return -1;
  449. }
  450. memcpy(cur->mac_addr, addr, ETH_ALEN);
  451. cur->next = *add_list;
  452. *add_list = cur;
  453. return 0;
  454. }
  455. static int
  456. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  457. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  458. {
  459. u32 i, producer, consumer;
  460. struct netxen_cmd_buffer *pbuf;
  461. struct cmd_desc_type0 *cmd_desc;
  462. struct nx_host_tx_ring *tx_ring;
  463. i = 0;
  464. tx_ring = adapter->tx_ring;
  465. netif_tx_lock_bh(adapter->netdev);
  466. producer = tx_ring->producer;
  467. consumer = tx_ring->sw_consumer;
  468. if (nr_desc > find_diff_among(producer, consumer, tx_ring->num_desc)) {
  469. netif_tx_unlock_bh(adapter->netdev);
  470. return -EBUSY;
  471. }
  472. do {
  473. cmd_desc = &cmd_desc_arr[i];
  474. pbuf = &tx_ring->cmd_buf_arr[producer];
  475. pbuf->skb = NULL;
  476. pbuf->frag_count = 0;
  477. memcpy(&tx_ring->desc_head[producer],
  478. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  479. producer = get_next_index(producer, tx_ring->num_desc);
  480. i++;
  481. } while (i != nr_desc);
  482. tx_ring->producer = producer;
  483. netxen_nic_update_cmd_producer(adapter, tx_ring, producer);
  484. netif_tx_unlock_bh(adapter->netdev);
  485. return 0;
  486. }
  487. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  488. u8 *addr, unsigned op)
  489. {
  490. struct netxen_adapter *adapter = netdev_priv(dev);
  491. nx_nic_req_t req;
  492. nx_mac_req_t *mac_req;
  493. u64 word;
  494. int rv;
  495. memset(&req, 0, sizeof(nx_nic_req_t));
  496. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  497. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  498. req.req_hdr = cpu_to_le64(word);
  499. mac_req = (nx_mac_req_t *)&req.words[0];
  500. mac_req->op = op;
  501. memcpy(mac_req->mac_addr, addr, 6);
  502. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  503. if (rv != 0) {
  504. printk(KERN_ERR "ERROR. Could not send mac update\n");
  505. return rv;
  506. }
  507. return 0;
  508. }
  509. void netxen_p3_nic_set_multi(struct net_device *netdev)
  510. {
  511. struct netxen_adapter *adapter = netdev_priv(netdev);
  512. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  513. struct dev_mc_list *mc_ptr;
  514. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  515. u32 mode = VPORT_MISS_MODE_DROP;
  516. del_list = adapter->mac_list;
  517. adapter->mac_list = NULL;
  518. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  519. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  520. if (netdev->flags & IFF_PROMISC) {
  521. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  522. goto send_fw_cmd;
  523. }
  524. if ((netdev->flags & IFF_ALLMULTI) ||
  525. (netdev->mc_count > adapter->max_mc_count)) {
  526. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  527. goto send_fw_cmd;
  528. }
  529. if (netdev->mc_count > 0) {
  530. for (mc_ptr = netdev->mc_list; mc_ptr;
  531. mc_ptr = mc_ptr->next) {
  532. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  533. &add_list, &del_list);
  534. }
  535. }
  536. send_fw_cmd:
  537. adapter->set_promisc(adapter, mode);
  538. for (cur = del_list; cur;) {
  539. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  540. next = cur->next;
  541. kfree(cur);
  542. cur = next;
  543. }
  544. for (cur = add_list; cur;) {
  545. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  546. next = cur->next;
  547. cur->next = adapter->mac_list;
  548. adapter->mac_list = cur;
  549. cur = next;
  550. }
  551. }
  552. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  553. {
  554. nx_nic_req_t req;
  555. u64 word;
  556. memset(&req, 0, sizeof(nx_nic_req_t));
  557. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  558. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  559. ((u64)adapter->portnum << 16);
  560. req.req_hdr = cpu_to_le64(word);
  561. req.words[0] = cpu_to_le64(mode);
  562. return netxen_send_cmd_descs(adapter,
  563. (struct cmd_desc_type0 *)&req, 1);
  564. }
  565. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  566. {
  567. nx_mac_list_t *cur, *next;
  568. cur = adapter->mac_list;
  569. while (cur) {
  570. next = cur->next;
  571. kfree(cur);
  572. cur = next;
  573. }
  574. }
  575. #define NETXEN_CONFIG_INTR_COALESCE 3
  576. /*
  577. * Send the interrupt coalescing parameter set by ethtool to the card.
  578. */
  579. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  580. {
  581. nx_nic_req_t req;
  582. u64 word;
  583. int rv;
  584. memset(&req, 0, sizeof(nx_nic_req_t));
  585. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  586. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  587. req.req_hdr = cpu_to_le64(word);
  588. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  589. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  590. if (rv != 0) {
  591. printk(KERN_ERR "ERROR. Could not send "
  592. "interrupt coalescing parameters\n");
  593. }
  594. return rv;
  595. }
  596. #define RSS_HASHTYPE_IP_TCP 0x3
  597. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  598. {
  599. nx_nic_req_t req;
  600. u64 word;
  601. int i, rv;
  602. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  603. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  604. 0x255b0ec26d5a56daULL };
  605. memset(&req, 0, sizeof(nx_nic_req_t));
  606. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  607. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  608. req.req_hdr = cpu_to_le64(word);
  609. /*
  610. * RSS request:
  611. * bits 3-0: hash_method
  612. * 5-4: hash_type_ipv4
  613. * 7-6: hash_type_ipv6
  614. * 8: enable
  615. * 9: use indirection table
  616. * 47-10: reserved
  617. * 63-48: indirection table mask
  618. */
  619. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  620. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  621. ((u64)(enable & 0x1) << 8) |
  622. ((0x7ULL) << 48);
  623. req.words[0] = cpu_to_le64(word);
  624. for (i = 0; i < 5; i++)
  625. req.words[i+1] = cpu_to_le64(key[i]);
  626. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  627. if (rv != 0) {
  628. printk(KERN_ERR "%s: could not configure RSS\n",
  629. adapter->netdev->name);
  630. }
  631. return rv;
  632. }
  633. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  634. {
  635. nx_nic_req_t req;
  636. u64 word;
  637. int rv;
  638. memset(&req, 0, sizeof(nx_nic_req_t));
  639. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  640. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  641. req.req_hdr = cpu_to_le64(word);
  642. req.words[0] = cpu_to_le64(enable);
  643. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  644. if (rv != 0) {
  645. printk(KERN_ERR "%s: could not configure link notification\n",
  646. adapter->netdev->name);
  647. }
  648. return rv;
  649. }
  650. /*
  651. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  652. * @returns 0 on success, negative on failure
  653. */
  654. #define MTU_FUDGE_FACTOR 100
  655. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  656. {
  657. struct netxen_adapter *adapter = netdev_priv(netdev);
  658. int max_mtu;
  659. int rc = 0;
  660. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  661. max_mtu = P3_MAX_MTU;
  662. else
  663. max_mtu = P2_MAX_MTU;
  664. if (mtu > max_mtu) {
  665. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  666. netdev->name, max_mtu);
  667. return -EINVAL;
  668. }
  669. if (adapter->set_mtu)
  670. rc = adapter->set_mtu(adapter, mtu);
  671. if (!rc)
  672. netdev->mtu = mtu;
  673. return rc;
  674. }
  675. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  676. int size, __le32 * buf)
  677. {
  678. int i, v, addr;
  679. __le32 *ptr32;
  680. addr = base;
  681. ptr32 = buf;
  682. for (i = 0; i < size / sizeof(u32); i++) {
  683. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  684. return -1;
  685. *ptr32 = cpu_to_le32(v);
  686. ptr32++;
  687. addr += sizeof(u32);
  688. }
  689. if ((char *)buf + size > (char *)ptr32) {
  690. __le32 local;
  691. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  692. return -1;
  693. local = cpu_to_le32(v);
  694. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  695. }
  696. return 0;
  697. }
  698. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  699. {
  700. __le32 *pmac = (__le32 *) mac;
  701. u32 offset;
  702. offset = NETXEN_USER_START +
  703. offsetof(struct netxen_new_user_info, mac_addr) +
  704. adapter->portnum * sizeof(u64);
  705. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  706. return -1;
  707. if (*mac == cpu_to_le64(~0ULL)) {
  708. offset = NETXEN_USER_START_OLD +
  709. offsetof(struct netxen_user_old_info, mac_addr) +
  710. adapter->portnum * sizeof(u64);
  711. if (netxen_get_flash_block(adapter,
  712. offset, sizeof(u64), pmac) == -1)
  713. return -1;
  714. if (*mac == cpu_to_le64(~0ULL))
  715. return -1;
  716. }
  717. return 0;
  718. }
  719. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  720. {
  721. uint32_t crbaddr, mac_hi, mac_lo;
  722. int pci_func = adapter->ahw.pci_func;
  723. crbaddr = CRB_MAC_BLOCK_START +
  724. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  725. mac_lo = NXRD32(adapter, crbaddr);
  726. mac_hi = NXRD32(adapter, crbaddr+4);
  727. if (pci_func & 1)
  728. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  729. else
  730. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  731. return 0;
  732. }
  733. #define CRB_WIN_LOCK_TIMEOUT 100000000
  734. static int crb_win_lock(struct netxen_adapter *adapter)
  735. {
  736. int done = 0, timeout = 0;
  737. while (!done) {
  738. /* acquire semaphore3 from PCI HW block */
  739. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
  740. if (done == 1)
  741. break;
  742. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  743. return -1;
  744. timeout++;
  745. udelay(1);
  746. }
  747. NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  748. return 0;
  749. }
  750. static void crb_win_unlock(struct netxen_adapter *adapter)
  751. {
  752. int val;
  753. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
  754. }
  755. /*
  756. * Changes the CRB window to the specified window.
  757. */
  758. void
  759. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  760. {
  761. void __iomem *offset;
  762. u32 tmp;
  763. int count = 0;
  764. uint8_t func = adapter->ahw.pci_func;
  765. if (adapter->curr_window == wndw)
  766. return;
  767. /*
  768. * Move the CRB window.
  769. * We need to write to the "direct access" region of PCI
  770. * to avoid a race condition where the window register has
  771. * not been successfully written across CRB before the target
  772. * register address is received by PCI. The direct region bypasses
  773. * the CRB bus.
  774. */
  775. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  776. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  777. if (wndw & 0x1)
  778. wndw = NETXEN_WINDOW_ONE;
  779. writel(wndw, offset);
  780. /* MUST make sure window is set before we forge on... */
  781. while ((tmp = readl(offset)) != wndw) {
  782. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  783. "registered properly: 0x%08x.\n",
  784. netxen_nic_driver_name, __func__, tmp);
  785. mdelay(1);
  786. if (count >= 10)
  787. break;
  788. count++;
  789. }
  790. if (wndw == NETXEN_WINDOW_ONE)
  791. adapter->curr_window = 1;
  792. else
  793. adapter->curr_window = 0;
  794. }
  795. /*
  796. * Return -1 if off is not valid,
  797. * 1 if window access is needed. 'off' is set to offset from
  798. * CRB space in 128M pci map
  799. * 0 if no window access is needed. 'off' is set to 2M addr
  800. * In: 'off' is offset from base in 128M pci map
  801. */
  802. static int
  803. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  804. ulong *off, int len)
  805. {
  806. unsigned long end = *off + len;
  807. crb_128M_2M_sub_block_map_t *m;
  808. if (*off >= NETXEN_CRB_MAX)
  809. return -1;
  810. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  811. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  812. (ulong)adapter->ahw.pci_base0;
  813. return 0;
  814. }
  815. if (*off < NETXEN_PCI_CRBSPACE)
  816. return -1;
  817. *off -= NETXEN_PCI_CRBSPACE;
  818. end = *off + len;
  819. /*
  820. * Try direct map
  821. */
  822. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  823. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  824. *off = *off + m->start_2M - m->start_128M +
  825. (ulong)adapter->ahw.pci_base0;
  826. return 0;
  827. }
  828. /*
  829. * Not in direct map, use crb window
  830. */
  831. return 1;
  832. }
  833. /*
  834. * In: 'off' is offset from CRB space in 128M pci map
  835. * Out: 'off' is 2M pci map addr
  836. * side effect: lock crb window
  837. */
  838. static void
  839. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  840. {
  841. u32 win_read;
  842. adapter->crb_win = CRB_HI(*off);
  843. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  844. /*
  845. * Read back value to make sure write has gone through before trying
  846. * to use it.
  847. */
  848. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  849. if (win_read != adapter->crb_win) {
  850. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  851. "Read crbwin (0x%x), off=0x%lx\n",
  852. __func__, adapter->crb_win, win_read, *off);
  853. }
  854. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  855. (ulong)adapter->ahw.pci_base0;
  856. }
  857. int
  858. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  859. {
  860. void __iomem *addr;
  861. if (ADDR_IN_WINDOW1(off)) {
  862. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  863. } else { /* Window 0 */
  864. addr = pci_base_offset(adapter, off);
  865. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  866. }
  867. if (!addr) {
  868. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  869. return 1;
  870. }
  871. writel(data, addr);
  872. if (!ADDR_IN_WINDOW1(off))
  873. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  874. return 0;
  875. }
  876. u32
  877. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  878. {
  879. void __iomem *addr;
  880. u32 data;
  881. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  882. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  883. } else { /* Window 0 */
  884. addr = pci_base_offset(adapter, off);
  885. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  886. }
  887. if (!addr) {
  888. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  889. return 1;
  890. }
  891. data = readl(addr);
  892. if (!ADDR_IN_WINDOW1(off))
  893. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  894. return data;
  895. }
  896. int
  897. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  898. {
  899. unsigned long flags = 0;
  900. int rv;
  901. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
  902. if (rv == -1) {
  903. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  904. __func__, off);
  905. dump_stack();
  906. return -1;
  907. }
  908. if (rv == 1) {
  909. write_lock_irqsave(&adapter->adapter_lock, flags);
  910. crb_win_lock(adapter);
  911. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  912. writel(data, (void __iomem *)off);
  913. crb_win_unlock(adapter);
  914. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  915. } else
  916. writel(data, (void __iomem *)off);
  917. return 0;
  918. }
  919. u32
  920. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  921. {
  922. unsigned long flags = 0;
  923. int rv;
  924. u32 data;
  925. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
  926. if (rv == -1) {
  927. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  928. __func__, off);
  929. dump_stack();
  930. return -1;
  931. }
  932. if (rv == 1) {
  933. write_lock_irqsave(&adapter->adapter_lock, flags);
  934. crb_win_lock(adapter);
  935. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  936. data = readl((void __iomem *)off);
  937. crb_win_unlock(adapter);
  938. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  939. } else
  940. data = readl((void __iomem *)off);
  941. return data;
  942. }
  943. /*
  944. * check memory access boundary.
  945. * used by test agent. support ddr access only for now
  946. */
  947. static unsigned long
  948. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  949. unsigned long long addr, int size)
  950. {
  951. if (!ADDR_IN_RANGE(addr,
  952. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  953. !ADDR_IN_RANGE(addr+size-1,
  954. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  955. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  956. return 0;
  957. }
  958. return 1;
  959. }
  960. static int netxen_pci_set_window_warning_count;
  961. unsigned long
  962. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  963. unsigned long long addr)
  964. {
  965. void __iomem *offset;
  966. int window;
  967. unsigned long long qdr_max;
  968. uint8_t func = adapter->ahw.pci_func;
  969. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  970. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  971. } else {
  972. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  973. }
  974. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  975. /* DDR network side */
  976. addr -= NETXEN_ADDR_DDR_NET;
  977. window = (addr >> 25) & 0x3ff;
  978. if (adapter->ahw.ddr_mn_window != window) {
  979. adapter->ahw.ddr_mn_window = window;
  980. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  981. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  982. writel(window, offset);
  983. /* MUST make sure window is set before we forge on... */
  984. readl(offset);
  985. }
  986. addr -= (window * NETXEN_WINDOW_ONE);
  987. addr += NETXEN_PCI_DDR_NET;
  988. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  989. addr -= NETXEN_ADDR_OCM0;
  990. addr += NETXEN_PCI_OCM0;
  991. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  992. addr -= NETXEN_ADDR_OCM1;
  993. addr += NETXEN_PCI_OCM1;
  994. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  995. /* QDR network side */
  996. addr -= NETXEN_ADDR_QDR_NET;
  997. window = (addr >> 22) & 0x3f;
  998. if (adapter->ahw.qdr_sn_window != window) {
  999. adapter->ahw.qdr_sn_window = window;
  1000. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1001. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1002. writel((window << 22), offset);
  1003. /* MUST make sure window is set before we forge on... */
  1004. readl(offset);
  1005. }
  1006. addr -= (window * 0x400000);
  1007. addr += NETXEN_PCI_QDR_NET;
  1008. } else {
  1009. /*
  1010. * peg gdb frequently accesses memory that doesn't exist,
  1011. * this limits the chit chat so debugging isn't slowed down.
  1012. */
  1013. if ((netxen_pci_set_window_warning_count++ < 8)
  1014. || (netxen_pci_set_window_warning_count % 64 == 0))
  1015. printk("%s: Warning:netxen_nic_pci_set_window()"
  1016. " Unknown address range!\n",
  1017. netxen_nic_driver_name);
  1018. addr = -1UL;
  1019. }
  1020. return addr;
  1021. }
  1022. /*
  1023. * Note : only 32-bit writes!
  1024. */
  1025. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1026. u64 off, u32 data)
  1027. {
  1028. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1029. return 0;
  1030. }
  1031. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1032. {
  1033. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1034. }
  1035. unsigned long
  1036. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1037. unsigned long long addr)
  1038. {
  1039. int window;
  1040. u32 win_read;
  1041. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1042. /* DDR network side */
  1043. window = MN_WIN(addr);
  1044. adapter->ahw.ddr_mn_window = window;
  1045. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1046. window);
  1047. win_read = NXRD32(adapter,
  1048. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1049. if ((win_read << 17) != window) {
  1050. printk(KERN_INFO "Written MNwin (0x%x) != "
  1051. "Read MNwin (0x%x)\n", window, win_read);
  1052. }
  1053. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1054. } else if (ADDR_IN_RANGE(addr,
  1055. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1056. if ((addr & 0x00ff800) == 0xff800) {
  1057. printk("%s: QM access not handled.\n", __func__);
  1058. addr = -1UL;
  1059. }
  1060. window = OCM_WIN(addr);
  1061. adapter->ahw.ddr_mn_window = window;
  1062. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1063. window);
  1064. win_read = NXRD32(adapter,
  1065. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1066. if ((win_read >> 7) != window) {
  1067. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1068. "Read OCMwin (0x%x)\n",
  1069. __func__, window, win_read);
  1070. }
  1071. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1072. } else if (ADDR_IN_RANGE(addr,
  1073. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1074. /* QDR network side */
  1075. window = MS_WIN(addr);
  1076. adapter->ahw.qdr_sn_window = window;
  1077. NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1078. window);
  1079. win_read = NXRD32(adapter,
  1080. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
  1081. if (win_read != window) {
  1082. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1083. "Read MSwin (0x%x)\n",
  1084. __func__, window, win_read);
  1085. }
  1086. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1087. } else {
  1088. /*
  1089. * peg gdb frequently accesses memory that doesn't exist,
  1090. * this limits the chit chat so debugging isn't slowed down.
  1091. */
  1092. if ((netxen_pci_set_window_warning_count++ < 8)
  1093. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1094. printk("%s: Warning:%s Unknown address range!\n",
  1095. __func__, netxen_nic_driver_name);
  1096. }
  1097. addr = -1UL;
  1098. }
  1099. return addr;
  1100. }
  1101. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1102. unsigned long long addr)
  1103. {
  1104. int window;
  1105. unsigned long long qdr_max;
  1106. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1107. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1108. else
  1109. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1110. if (ADDR_IN_RANGE(addr,
  1111. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1112. /* DDR network side */
  1113. BUG(); /* MN access can not come here */
  1114. } else if (ADDR_IN_RANGE(addr,
  1115. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1116. return 1;
  1117. } else if (ADDR_IN_RANGE(addr,
  1118. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1119. return 1;
  1120. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1121. /* QDR network side */
  1122. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1123. if (adapter->ahw.qdr_sn_window == window)
  1124. return 1;
  1125. }
  1126. return 0;
  1127. }
  1128. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1129. u64 off, void *data, int size)
  1130. {
  1131. unsigned long flags;
  1132. void __iomem *addr, *mem_ptr = NULL;
  1133. int ret = 0;
  1134. u64 start;
  1135. unsigned long mem_base;
  1136. unsigned long mem_page;
  1137. write_lock_irqsave(&adapter->adapter_lock, flags);
  1138. /*
  1139. * If attempting to access unknown address or straddle hw windows,
  1140. * do not access.
  1141. */
  1142. start = adapter->pci_set_window(adapter, off);
  1143. if ((start == -1UL) ||
  1144. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1145. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1146. printk(KERN_ERR "%s out of bound pci memory access. "
  1147. "offset is 0x%llx\n", netxen_nic_driver_name,
  1148. (unsigned long long)off);
  1149. return -1;
  1150. }
  1151. addr = pci_base_offset(adapter, start);
  1152. if (!addr) {
  1153. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1154. mem_base = pci_resource_start(adapter->pdev, 0);
  1155. mem_page = start & PAGE_MASK;
  1156. /* Map two pages whenever user tries to access addresses in two
  1157. consecutive pages.
  1158. */
  1159. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1160. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1161. else
  1162. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1163. if (mem_ptr == NULL) {
  1164. *(uint8_t *)data = 0;
  1165. return -1;
  1166. }
  1167. addr = mem_ptr;
  1168. addr += start & (PAGE_SIZE - 1);
  1169. write_lock_irqsave(&adapter->adapter_lock, flags);
  1170. }
  1171. switch (size) {
  1172. case 1:
  1173. *(uint8_t *)data = readb(addr);
  1174. break;
  1175. case 2:
  1176. *(uint16_t *)data = readw(addr);
  1177. break;
  1178. case 4:
  1179. *(uint32_t *)data = readl(addr);
  1180. break;
  1181. case 8:
  1182. *(uint64_t *)data = readq(addr);
  1183. break;
  1184. default:
  1185. ret = -1;
  1186. break;
  1187. }
  1188. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1189. if (mem_ptr)
  1190. iounmap(mem_ptr);
  1191. return ret;
  1192. }
  1193. static int
  1194. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1195. void *data, int size)
  1196. {
  1197. unsigned long flags;
  1198. void __iomem *addr, *mem_ptr = NULL;
  1199. int ret = 0;
  1200. u64 start;
  1201. unsigned long mem_base;
  1202. unsigned long mem_page;
  1203. write_lock_irqsave(&adapter->adapter_lock, flags);
  1204. /*
  1205. * If attempting to access unknown address or straddle hw windows,
  1206. * do not access.
  1207. */
  1208. start = adapter->pci_set_window(adapter, off);
  1209. if ((start == -1UL) ||
  1210. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1211. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1212. printk(KERN_ERR "%s out of bound pci memory access. "
  1213. "offset is 0x%llx\n", netxen_nic_driver_name,
  1214. (unsigned long long)off);
  1215. return -1;
  1216. }
  1217. addr = pci_base_offset(adapter, start);
  1218. if (!addr) {
  1219. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1220. mem_base = pci_resource_start(adapter->pdev, 0);
  1221. mem_page = start & PAGE_MASK;
  1222. /* Map two pages whenever user tries to access addresses in two
  1223. * consecutive pages.
  1224. */
  1225. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1226. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1227. else
  1228. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1229. if (mem_ptr == NULL)
  1230. return -1;
  1231. addr = mem_ptr;
  1232. addr += start & (PAGE_SIZE - 1);
  1233. write_lock_irqsave(&adapter->adapter_lock, flags);
  1234. }
  1235. switch (size) {
  1236. case 1:
  1237. writeb(*(uint8_t *)data, addr);
  1238. break;
  1239. case 2:
  1240. writew(*(uint16_t *)data, addr);
  1241. break;
  1242. case 4:
  1243. writel(*(uint32_t *)data, addr);
  1244. break;
  1245. case 8:
  1246. writeq(*(uint64_t *)data, addr);
  1247. break;
  1248. default:
  1249. ret = -1;
  1250. break;
  1251. }
  1252. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1253. if (mem_ptr)
  1254. iounmap(mem_ptr);
  1255. return ret;
  1256. }
  1257. #define MAX_CTL_CHECK 1000
  1258. int
  1259. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1260. u64 off, void *data, int size)
  1261. {
  1262. unsigned long flags;
  1263. int i, j, ret = 0, loop, sz[2], off0;
  1264. uint32_t temp;
  1265. uint64_t off8, tmpw, word[2] = {0, 0};
  1266. void __iomem *mem_crb;
  1267. /*
  1268. * If not MN, go check for MS or invalid.
  1269. */
  1270. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1271. return netxen_nic_pci_mem_write_direct(adapter,
  1272. off, data, size);
  1273. off8 = off & 0xfffffff8;
  1274. off0 = off & 0x7;
  1275. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1276. sz[1] = size - sz[0];
  1277. loop = ((off0 + size - 1) >> 3) + 1;
  1278. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1279. if ((size != 8) || (off0 != 0)) {
  1280. for (i = 0; i < loop; i++) {
  1281. if (adapter->pci_mem_read(adapter,
  1282. off8 + (i << 3), &word[i], 8))
  1283. return -1;
  1284. }
  1285. }
  1286. switch (size) {
  1287. case 1:
  1288. tmpw = *((uint8_t *)data);
  1289. break;
  1290. case 2:
  1291. tmpw = *((uint16_t *)data);
  1292. break;
  1293. case 4:
  1294. tmpw = *((uint32_t *)data);
  1295. break;
  1296. case 8:
  1297. default:
  1298. tmpw = *((uint64_t *)data);
  1299. break;
  1300. }
  1301. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1302. word[0] |= tmpw << (off0 * 8);
  1303. if (loop == 2) {
  1304. word[1] &= ~(~0ULL << (sz[1] * 8));
  1305. word[1] |= tmpw >> (sz[0] * 8);
  1306. }
  1307. write_lock_irqsave(&adapter->adapter_lock, flags);
  1308. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1309. for (i = 0; i < loop; i++) {
  1310. writel((uint32_t)(off8 + (i << 3)),
  1311. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1312. writel(0,
  1313. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1314. writel(word[i] & 0xffffffff,
  1315. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1316. writel((word[i] >> 32) & 0xffffffff,
  1317. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1318. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1319. (mem_crb+MIU_TEST_AGT_CTRL));
  1320. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1321. (mem_crb+MIU_TEST_AGT_CTRL));
  1322. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1323. temp = readl(
  1324. (mem_crb+MIU_TEST_AGT_CTRL));
  1325. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1326. break;
  1327. }
  1328. if (j >= MAX_CTL_CHECK) {
  1329. if (printk_ratelimit())
  1330. dev_err(&adapter->pdev->dev,
  1331. "failed to write through agent\n");
  1332. ret = -1;
  1333. break;
  1334. }
  1335. }
  1336. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1337. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1338. return ret;
  1339. }
  1340. int
  1341. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1342. u64 off, void *data, int size)
  1343. {
  1344. unsigned long flags;
  1345. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1346. uint32_t temp;
  1347. uint64_t off8, val, word[2] = {0, 0};
  1348. void __iomem *mem_crb;
  1349. /*
  1350. * If not MN, go check for MS or invalid.
  1351. */
  1352. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1353. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1354. off8 = off & 0xfffffff8;
  1355. off0[0] = off & 0x7;
  1356. off0[1] = 0;
  1357. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1358. sz[1] = size - sz[0];
  1359. loop = ((off0[0] + size - 1) >> 3) + 1;
  1360. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1361. write_lock_irqsave(&adapter->adapter_lock, flags);
  1362. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1363. for (i = 0; i < loop; i++) {
  1364. writel((uint32_t)(off8 + (i << 3)),
  1365. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1366. writel(0,
  1367. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1368. writel(MIU_TA_CTL_ENABLE,
  1369. (mem_crb+MIU_TEST_AGT_CTRL));
  1370. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1371. (mem_crb+MIU_TEST_AGT_CTRL));
  1372. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1373. temp = readl(
  1374. (mem_crb+MIU_TEST_AGT_CTRL));
  1375. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1376. break;
  1377. }
  1378. if (j >= MAX_CTL_CHECK) {
  1379. if (printk_ratelimit())
  1380. dev_err(&adapter->pdev->dev,
  1381. "failed to read through agent\n");
  1382. break;
  1383. }
  1384. start = off0[i] >> 2;
  1385. end = (off0[i] + sz[i] - 1) >> 2;
  1386. for (k = start; k <= end; k++) {
  1387. word[i] |= ((uint64_t) readl(
  1388. (mem_crb +
  1389. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1390. }
  1391. }
  1392. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1393. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1394. if (j >= MAX_CTL_CHECK)
  1395. return -1;
  1396. if (sz[0] == 8) {
  1397. val = word[0];
  1398. } else {
  1399. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1400. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1401. }
  1402. switch (size) {
  1403. case 1:
  1404. *(uint8_t *)data = val;
  1405. break;
  1406. case 2:
  1407. *(uint16_t *)data = val;
  1408. break;
  1409. case 4:
  1410. *(uint32_t *)data = val;
  1411. break;
  1412. case 8:
  1413. *(uint64_t *)data = val;
  1414. break;
  1415. }
  1416. return 0;
  1417. }
  1418. int
  1419. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1420. u64 off, void *data, int size)
  1421. {
  1422. int i, j, ret = 0, loop, sz[2], off0;
  1423. uint32_t temp;
  1424. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1425. /*
  1426. * If not MN, go check for MS or invalid.
  1427. */
  1428. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1429. mem_crb = NETXEN_CRB_QDR_NET;
  1430. else {
  1431. mem_crb = NETXEN_CRB_DDR_NET;
  1432. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1433. return netxen_nic_pci_mem_write_direct(adapter,
  1434. off, data, size);
  1435. }
  1436. off8 = off & 0xfffffff8;
  1437. off0 = off & 0x7;
  1438. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1439. sz[1] = size - sz[0];
  1440. loop = ((off0 + size - 1) >> 3) + 1;
  1441. if ((size != 8) || (off0 != 0)) {
  1442. for (i = 0; i < loop; i++) {
  1443. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1444. &word[i], 8))
  1445. return -1;
  1446. }
  1447. }
  1448. switch (size) {
  1449. case 1:
  1450. tmpw = *((uint8_t *)data);
  1451. break;
  1452. case 2:
  1453. tmpw = *((uint16_t *)data);
  1454. break;
  1455. case 4:
  1456. tmpw = *((uint32_t *)data);
  1457. break;
  1458. case 8:
  1459. default:
  1460. tmpw = *((uint64_t *)data);
  1461. break;
  1462. }
  1463. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1464. word[0] |= tmpw << (off0 * 8);
  1465. if (loop == 2) {
  1466. word[1] &= ~(~0ULL << (sz[1] * 8));
  1467. word[1] |= tmpw >> (sz[0] * 8);
  1468. }
  1469. /*
  1470. * don't lock here - write_wx gets the lock if each time
  1471. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1472. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1473. */
  1474. for (i = 0; i < loop; i++) {
  1475. temp = off8 + (i << 3);
  1476. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1477. temp = 0;
  1478. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1479. temp = word[i] & 0xffffffff;
  1480. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1481. temp = (word[i] >> 32) & 0xffffffff;
  1482. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1483. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1484. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1485. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1486. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1487. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1488. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1489. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1490. break;
  1491. }
  1492. if (j >= MAX_CTL_CHECK) {
  1493. if (printk_ratelimit())
  1494. dev_err(&adapter->pdev->dev,
  1495. "failed to write through agent\n");
  1496. ret = -1;
  1497. break;
  1498. }
  1499. }
  1500. /*
  1501. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1502. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1503. */
  1504. return ret;
  1505. }
  1506. int
  1507. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1508. u64 off, void *data, int size)
  1509. {
  1510. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1511. uint32_t temp;
  1512. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1513. /*
  1514. * If not MN, go check for MS or invalid.
  1515. */
  1516. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1517. mem_crb = NETXEN_CRB_QDR_NET;
  1518. else {
  1519. mem_crb = NETXEN_CRB_DDR_NET;
  1520. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1521. return netxen_nic_pci_mem_read_direct(adapter,
  1522. off, data, size);
  1523. }
  1524. off8 = off & 0xfffffff8;
  1525. off0[0] = off & 0x7;
  1526. off0[1] = 0;
  1527. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1528. sz[1] = size - sz[0];
  1529. loop = ((off0[0] + size - 1) >> 3) + 1;
  1530. /*
  1531. * don't lock here - write_wx gets the lock if each time
  1532. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1533. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1534. */
  1535. for (i = 0; i < loop; i++) {
  1536. temp = off8 + (i << 3);
  1537. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1538. temp = 0;
  1539. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1540. temp = MIU_TA_CTL_ENABLE;
  1541. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1542. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1543. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1544. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1545. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1546. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1547. break;
  1548. }
  1549. if (j >= MAX_CTL_CHECK) {
  1550. if (printk_ratelimit())
  1551. dev_err(&adapter->pdev->dev,
  1552. "failed to read through agent\n");
  1553. break;
  1554. }
  1555. start = off0[i] >> 2;
  1556. end = (off0[i] + sz[i] - 1) >> 2;
  1557. for (k = start; k <= end; k++) {
  1558. temp = NXRD32(adapter,
  1559. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1560. word[i] |= ((uint64_t)temp << (32 * k));
  1561. }
  1562. }
  1563. /*
  1564. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1565. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1566. */
  1567. if (j >= MAX_CTL_CHECK)
  1568. return -1;
  1569. if (sz[0] == 8) {
  1570. val = word[0];
  1571. } else {
  1572. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1573. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1574. }
  1575. switch (size) {
  1576. case 1:
  1577. *(uint8_t *)data = val;
  1578. break;
  1579. case 2:
  1580. *(uint16_t *)data = val;
  1581. break;
  1582. case 4:
  1583. *(uint32_t *)data = val;
  1584. break;
  1585. case 8:
  1586. *(uint64_t *)data = val;
  1587. break;
  1588. }
  1589. return 0;
  1590. }
  1591. /*
  1592. * Note : only 32-bit writes!
  1593. */
  1594. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1595. u64 off, u32 data)
  1596. {
  1597. NXWR32(adapter, off, data);
  1598. return 0;
  1599. }
  1600. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1601. {
  1602. return NXRD32(adapter, off);
  1603. }
  1604. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1605. {
  1606. int offset, board_type, magic, header_version;
  1607. struct pci_dev *pdev = adapter->pdev;
  1608. offset = NETXEN_BRDCFG_START +
  1609. offsetof(struct netxen_board_info, magic);
  1610. if (netxen_rom_fast_read(adapter, offset, &magic))
  1611. return -EIO;
  1612. offset = NETXEN_BRDCFG_START +
  1613. offsetof(struct netxen_board_info, header_version);
  1614. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1615. return -EIO;
  1616. if (magic != NETXEN_BDINFO_MAGIC ||
  1617. header_version != NETXEN_BDINFO_VERSION) {
  1618. dev_err(&pdev->dev,
  1619. "invalid board config, magic=%08x, version=%08x\n",
  1620. magic, header_version);
  1621. return -EIO;
  1622. }
  1623. offset = NETXEN_BRDCFG_START +
  1624. offsetof(struct netxen_board_info, board_type);
  1625. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1626. return -EIO;
  1627. adapter->ahw.board_type = board_type;
  1628. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1629. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1630. if ((gpio & 0x8000) == 0)
  1631. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1632. }
  1633. switch (board_type) {
  1634. case NETXEN_BRDTYPE_P2_SB35_4G:
  1635. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1636. break;
  1637. case NETXEN_BRDTYPE_P2_SB31_10G:
  1638. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1639. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1640. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1641. case NETXEN_BRDTYPE_P3_HMEZ:
  1642. case NETXEN_BRDTYPE_P3_XG_LOM:
  1643. case NETXEN_BRDTYPE_P3_10G_CX4:
  1644. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1645. case NETXEN_BRDTYPE_P3_IMEZ:
  1646. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1647. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1648. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1649. case NETXEN_BRDTYPE_P3_10G_XFP:
  1650. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1651. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1652. break;
  1653. case NETXEN_BRDTYPE_P1_BD:
  1654. case NETXEN_BRDTYPE_P1_SB:
  1655. case NETXEN_BRDTYPE_P1_SMAX:
  1656. case NETXEN_BRDTYPE_P1_SOCK:
  1657. case NETXEN_BRDTYPE_P3_REF_QG:
  1658. case NETXEN_BRDTYPE_P3_4_GB:
  1659. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1660. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1661. break;
  1662. case NETXEN_BRDTYPE_P3_10G_TP:
  1663. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1664. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1665. break;
  1666. default:
  1667. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1668. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1669. break;
  1670. }
  1671. return 0;
  1672. }
  1673. /* NIU access sections */
  1674. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1675. {
  1676. new_mtu += MTU_FUDGE_FACTOR;
  1677. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1678. new_mtu);
  1679. return 0;
  1680. }
  1681. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1682. {
  1683. new_mtu += MTU_FUDGE_FACTOR;
  1684. if (adapter->physical_port == 0)
  1685. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1686. else
  1687. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1688. return 0;
  1689. }
  1690. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1691. {
  1692. __u32 status;
  1693. __u32 autoneg;
  1694. __u32 port_mode;
  1695. if (!netif_carrier_ok(adapter->netdev)) {
  1696. adapter->link_speed = 0;
  1697. adapter->link_duplex = -1;
  1698. adapter->link_autoneg = AUTONEG_ENABLE;
  1699. return;
  1700. }
  1701. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1702. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1703. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1704. adapter->link_speed = SPEED_1000;
  1705. adapter->link_duplex = DUPLEX_FULL;
  1706. adapter->link_autoneg = AUTONEG_DISABLE;
  1707. return;
  1708. }
  1709. if (adapter->phy_read
  1710. && adapter->phy_read(adapter,
  1711. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1712. &status) == 0) {
  1713. if (netxen_get_phy_link(status)) {
  1714. switch (netxen_get_phy_speed(status)) {
  1715. case 0:
  1716. adapter->link_speed = SPEED_10;
  1717. break;
  1718. case 1:
  1719. adapter->link_speed = SPEED_100;
  1720. break;
  1721. case 2:
  1722. adapter->link_speed = SPEED_1000;
  1723. break;
  1724. default:
  1725. adapter->link_speed = 0;
  1726. break;
  1727. }
  1728. switch (netxen_get_phy_duplex(status)) {
  1729. case 0:
  1730. adapter->link_duplex = DUPLEX_HALF;
  1731. break;
  1732. case 1:
  1733. adapter->link_duplex = DUPLEX_FULL;
  1734. break;
  1735. default:
  1736. adapter->link_duplex = -1;
  1737. break;
  1738. }
  1739. if (adapter->phy_read
  1740. && adapter->phy_read(adapter,
  1741. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1742. &autoneg) != 0)
  1743. adapter->link_autoneg = autoneg;
  1744. } else
  1745. goto link_down;
  1746. } else {
  1747. link_down:
  1748. adapter->link_speed = 0;
  1749. adapter->link_duplex = -1;
  1750. }
  1751. }
  1752. }
  1753. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1754. {
  1755. u32 fw_major, fw_minor, fw_build;
  1756. char brd_name[NETXEN_MAX_SHORT_NAME];
  1757. char serial_num[32];
  1758. int i, addr, val;
  1759. int *ptr32;
  1760. struct pci_dev *pdev = adapter->pdev;
  1761. adapter->driver_mismatch = 0;
  1762. ptr32 = (int *)&serial_num;
  1763. addr = NETXEN_USER_START +
  1764. offsetof(struct netxen_new_user_info, serial_num);
  1765. for (i = 0; i < 8; i++) {
  1766. if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
  1767. dev_err(&pdev->dev, "error reading board info\n");
  1768. adapter->driver_mismatch = 1;
  1769. return;
  1770. }
  1771. ptr32[i] = cpu_to_le32(val);
  1772. addr += sizeof(u32);
  1773. }
  1774. fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  1775. fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  1776. fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  1777. adapter->fw_major = fw_major;
  1778. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1779. if (adapter->portnum == 0) {
  1780. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1781. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1782. brd_name, serial_num, adapter->ahw.revision_id);
  1783. }
  1784. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1785. adapter->driver_mismatch = 1;
  1786. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1787. fw_major, fw_minor, fw_build);
  1788. return;
  1789. }
  1790. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1791. fw_major, fw_minor, fw_build);
  1792. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1793. i = NXRD32(adapter, NETXEN_MIU_MN_CONTROL);
  1794. adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
  1795. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1796. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1797. }
  1798. }
  1799. int
  1800. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1801. {
  1802. u32 wol_cfg;
  1803. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1804. return 0;
  1805. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1806. if (wol_cfg & (1UL << adapter->portnum)) {
  1807. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1808. if (wol_cfg & (1 << adapter->portnum))
  1809. return 1;
  1810. }
  1811. return 0;
  1812. }