id.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * linux/arch/arm/mach-omap2/id.c
  3. *
  4. * OMAP2 CPU identification code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009-11 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <asm/cputype.h>
  21. #include "common.h"
  22. #include "id.h"
  23. #include "soc.h"
  24. #include "control.h"
  25. #define OMAP4_SILICON_TYPE_STANDARD 0x01
  26. #define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
  27. #define OMAP_SOC_MAX_NAME_LENGTH 16
  28. static unsigned int omap_revision;
  29. static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
  30. static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
  31. u32 omap_features;
  32. unsigned int omap_rev(void)
  33. {
  34. return omap_revision;
  35. }
  36. EXPORT_SYMBOL(omap_rev);
  37. int omap_type(void)
  38. {
  39. u32 val = 0;
  40. if (cpu_is_omap24xx()) {
  41. val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
  42. } else if (soc_is_am33xx()) {
  43. val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
  44. } else if (cpu_is_omap34xx()) {
  45. val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
  46. } else if (cpu_is_omap44xx()) {
  47. val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
  48. } else if (soc_is_omap54xx()) {
  49. val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
  50. val &= OMAP5_DEVICETYPE_MASK;
  51. val >>= 6;
  52. goto out;
  53. } else {
  54. pr_err("Cannot detect omap type!\n");
  55. goto out;
  56. }
  57. val &= OMAP2_DEVICETYPE_MASK;
  58. val >>= 8;
  59. out:
  60. return val;
  61. }
  62. EXPORT_SYMBOL(omap_type);
  63. /*----------------------------------------------------------------------------*/
  64. #define OMAP_TAP_IDCODE 0x0204
  65. #define OMAP_TAP_DIE_ID_0 0x0218
  66. #define OMAP_TAP_DIE_ID_1 0x021C
  67. #define OMAP_TAP_DIE_ID_2 0x0220
  68. #define OMAP_TAP_DIE_ID_3 0x0224
  69. #define OMAP_TAP_DIE_ID_44XX_0 0x0200
  70. #define OMAP_TAP_DIE_ID_44XX_1 0x0208
  71. #define OMAP_TAP_DIE_ID_44XX_2 0x020c
  72. #define OMAP_TAP_DIE_ID_44XX_3 0x0210
  73. #define read_tap_reg(reg) __raw_readl(tap_base + (reg))
  74. struct omap_id {
  75. u16 hawkeye; /* Silicon type (Hawkeye id) */
  76. u8 dev; /* Device type from production_id reg */
  77. u32 type; /* Combined type id copied to omap_revision */
  78. };
  79. /* Register values to detect the OMAP version */
  80. static struct omap_id omap_ids[] __initdata = {
  81. { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
  82. { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
  83. { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
  84. { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
  85. { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
  86. { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
  87. };
  88. static void __iomem *tap_base;
  89. static u16 tap_prod_id;
  90. void omap_get_die_id(struct omap_die_id *odi)
  91. {
  92. if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  93. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
  94. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
  95. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
  96. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
  97. return;
  98. }
  99. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
  100. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
  101. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
  102. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
  103. }
  104. void __init omap2xxx_check_revision(void)
  105. {
  106. int i, j;
  107. u32 idcode, prod_id;
  108. u16 hawkeye;
  109. u8 dev_type, rev;
  110. struct omap_die_id odi;
  111. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  112. prod_id = read_tap_reg(tap_prod_id);
  113. hawkeye = (idcode >> 12) & 0xffff;
  114. rev = (idcode >> 28) & 0x0f;
  115. dev_type = (prod_id >> 16) & 0x0f;
  116. omap_get_die_id(&odi);
  117. pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
  118. idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
  119. pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
  120. pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
  121. odi.id_1, (odi.id_1 >> 28) & 0xf);
  122. pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
  123. pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
  124. pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
  125. prod_id, dev_type);
  126. /* Check hawkeye ids */
  127. for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
  128. if (hawkeye == omap_ids[i].hawkeye)
  129. break;
  130. }
  131. if (i == ARRAY_SIZE(omap_ids)) {
  132. printk(KERN_ERR "Unknown OMAP CPU id\n");
  133. return;
  134. }
  135. for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
  136. if (dev_type == omap_ids[j].dev)
  137. break;
  138. }
  139. if (j == ARRAY_SIZE(omap_ids)) {
  140. pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
  141. omap_ids[i].type >> 16);
  142. j = i;
  143. }
  144. sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
  145. sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
  146. pr_info("%s", soc_name);
  147. if ((omap_rev() >> 8) & 0x0f)
  148. pr_info("%s", soc_rev);
  149. pr_info("\n");
  150. }
  151. #define OMAP3_SHOW_FEATURE(feat) \
  152. if (omap3_has_ ##feat()) \
  153. printk(#feat" ");
  154. static void __init omap3_cpuinfo(void)
  155. {
  156. const char *cpu_name;
  157. /*
  158. * OMAP3430 and OMAP3530 are assumed to be same.
  159. *
  160. * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
  161. * on available features. Upon detection, update the CPU id
  162. * and CPU class bits.
  163. */
  164. if (cpu_is_omap3630()) {
  165. cpu_name = "OMAP3630";
  166. } else if (soc_is_am35xx()) {
  167. cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
  168. } else if (cpu_is_ti816x()) {
  169. cpu_name = "TI816X";
  170. } else if (soc_is_am335x()) {
  171. cpu_name = "AM335X";
  172. } else if (cpu_is_ti814x()) {
  173. cpu_name = "TI814X";
  174. } else if (omap3_has_iva() && omap3_has_sgx()) {
  175. /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
  176. cpu_name = "OMAP3430/3530";
  177. } else if (omap3_has_iva()) {
  178. cpu_name = "OMAP3525";
  179. } else if (omap3_has_sgx()) {
  180. cpu_name = "OMAP3515";
  181. } else {
  182. cpu_name = "OMAP3503";
  183. }
  184. sprintf(soc_name, "%s", cpu_name);
  185. /* Print verbose information */
  186. pr_info("%s %s (", soc_name, soc_rev);
  187. OMAP3_SHOW_FEATURE(l2cache);
  188. OMAP3_SHOW_FEATURE(iva);
  189. OMAP3_SHOW_FEATURE(sgx);
  190. OMAP3_SHOW_FEATURE(neon);
  191. OMAP3_SHOW_FEATURE(isp);
  192. OMAP3_SHOW_FEATURE(192mhz_clk);
  193. printk(")\n");
  194. }
  195. #define OMAP3_CHECK_FEATURE(status,feat) \
  196. if (((status & OMAP3_ ##feat## _MASK) \
  197. >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
  198. omap_features |= OMAP3_HAS_ ##feat; \
  199. }
  200. void __init omap3xxx_check_features(void)
  201. {
  202. u32 status;
  203. omap_features = 0;
  204. status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
  205. OMAP3_CHECK_FEATURE(status, L2CACHE);
  206. OMAP3_CHECK_FEATURE(status, IVA);
  207. OMAP3_CHECK_FEATURE(status, SGX);
  208. OMAP3_CHECK_FEATURE(status, NEON);
  209. OMAP3_CHECK_FEATURE(status, ISP);
  210. if (cpu_is_omap3630())
  211. omap_features |= OMAP3_HAS_192MHZ_CLK;
  212. if (cpu_is_omap3430() || cpu_is_omap3630())
  213. omap_features |= OMAP3_HAS_IO_WAKEUP;
  214. if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
  215. omap_rev() == OMAP3430_REV_ES3_1_2)
  216. omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
  217. omap_features |= OMAP3_HAS_SDRC;
  218. /*
  219. * am35x fixups:
  220. * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
  221. * reserved and therefore return 0 when read. Unfortunately,
  222. * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
  223. * mean that a feature is present even though it isn't so clear
  224. * the incorrectly set feature bits.
  225. */
  226. if (soc_is_am35xx())
  227. omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
  228. /*
  229. * TODO: Get additional info (where applicable)
  230. * e.g. Size of L2 cache.
  231. */
  232. omap3_cpuinfo();
  233. }
  234. void __init omap4xxx_check_features(void)
  235. {
  236. u32 si_type;
  237. si_type =
  238. (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
  239. if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
  240. omap_features = OMAP4_HAS_PERF_SILICON;
  241. }
  242. void __init ti81xx_check_features(void)
  243. {
  244. omap_features = OMAP3_HAS_NEON;
  245. omap3_cpuinfo();
  246. }
  247. void __init omap3xxx_check_revision(void)
  248. {
  249. const char *cpu_rev;
  250. u32 cpuid, idcode;
  251. u16 hawkeye;
  252. u8 rev;
  253. /*
  254. * We cannot access revision registers on ES1.0.
  255. * If the processor type is Cortex-A8 and the revision is 0x0
  256. * it means its Cortex r0p0 which is 3430 ES1.0.
  257. */
  258. cpuid = read_cpuid(CPUID_ID);
  259. if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
  260. omap_revision = OMAP3430_REV_ES1_0;
  261. cpu_rev = "1.0";
  262. return;
  263. }
  264. /*
  265. * Detection for 34xx ES2.0 and above can be done with just
  266. * hawkeye and rev. See TRM 1.5.2 Device Identification.
  267. * Note that rev does not map directly to our defined processor
  268. * revision numbers as ES1.0 uses value 0.
  269. */
  270. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  271. hawkeye = (idcode >> 12) & 0xffff;
  272. rev = (idcode >> 28) & 0xff;
  273. switch (hawkeye) {
  274. case 0xb7ae:
  275. /* Handle 34xx/35xx devices */
  276. switch (rev) {
  277. case 0: /* Take care of early samples */
  278. case 1:
  279. omap_revision = OMAP3430_REV_ES2_0;
  280. cpu_rev = "2.0";
  281. break;
  282. case 2:
  283. omap_revision = OMAP3430_REV_ES2_1;
  284. cpu_rev = "2.1";
  285. break;
  286. case 3:
  287. omap_revision = OMAP3430_REV_ES3_0;
  288. cpu_rev = "3.0";
  289. break;
  290. case 4:
  291. omap_revision = OMAP3430_REV_ES3_1;
  292. cpu_rev = "3.1";
  293. break;
  294. case 7:
  295. /* FALLTHROUGH */
  296. default:
  297. /* Use the latest known revision as default */
  298. omap_revision = OMAP3430_REV_ES3_1_2;
  299. cpu_rev = "3.1.2";
  300. }
  301. break;
  302. case 0xb868:
  303. /*
  304. * Handle OMAP/AM 3505/3517 devices
  305. *
  306. * Set the device to be OMAP3517 here. Actual device
  307. * is identified later based on the features.
  308. */
  309. switch (rev) {
  310. case 0:
  311. omap_revision = AM35XX_REV_ES1_0;
  312. cpu_rev = "1.0";
  313. break;
  314. case 1:
  315. /* FALLTHROUGH */
  316. default:
  317. omap_revision = AM35XX_REV_ES1_1;
  318. cpu_rev = "1.1";
  319. }
  320. break;
  321. case 0xb891:
  322. /* Handle 36xx devices */
  323. switch(rev) {
  324. case 0: /* Take care of early samples */
  325. omap_revision = OMAP3630_REV_ES1_0;
  326. cpu_rev = "1.0";
  327. break;
  328. case 1:
  329. omap_revision = OMAP3630_REV_ES1_1;
  330. cpu_rev = "1.1";
  331. break;
  332. case 2:
  333. /* FALLTHROUGH */
  334. default:
  335. omap_revision = OMAP3630_REV_ES1_2;
  336. cpu_rev = "1.2";
  337. }
  338. break;
  339. case 0xb81e:
  340. switch (rev) {
  341. case 0:
  342. omap_revision = TI8168_REV_ES1_0;
  343. cpu_rev = "1.0";
  344. break;
  345. case 1:
  346. /* FALLTHROUGH */
  347. default:
  348. omap_revision = TI8168_REV_ES1_1;
  349. cpu_rev = "1.1";
  350. break;
  351. }
  352. break;
  353. case 0xb944:
  354. switch (rev) {
  355. case 0:
  356. omap_revision = AM335X_REV_ES1_0;
  357. cpu_rev = "1.0";
  358. break;
  359. case 1:
  360. /* FALLTHROUGH */
  361. default:
  362. omap_revision = AM335X_REV_ES2_0;
  363. cpu_rev = "2.0";
  364. break;
  365. }
  366. break;
  367. case 0xb8f2:
  368. switch (rev) {
  369. case 0:
  370. /* FALLTHROUGH */
  371. case 1:
  372. omap_revision = TI8148_REV_ES1_0;
  373. cpu_rev = "1.0";
  374. break;
  375. case 2:
  376. omap_revision = TI8148_REV_ES2_0;
  377. cpu_rev = "2.0";
  378. break;
  379. case 3:
  380. /* FALLTHROUGH */
  381. default:
  382. omap_revision = TI8148_REV_ES2_1;
  383. cpu_rev = "2.1";
  384. break;
  385. }
  386. break;
  387. default:
  388. /* Unknown default to latest silicon rev as default */
  389. omap_revision = OMAP3630_REV_ES1_2;
  390. cpu_rev = "1.2";
  391. pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
  392. }
  393. sprintf(soc_rev, "ES%s", cpu_rev);
  394. }
  395. void __init omap4xxx_check_revision(void)
  396. {
  397. u32 idcode;
  398. u16 hawkeye;
  399. u8 rev;
  400. /*
  401. * The IC rev detection is done with hawkeye and rev.
  402. * Note that rev does not map directly to defined processor
  403. * revision numbers as ES1.0 uses value 0.
  404. */
  405. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  406. hawkeye = (idcode >> 12) & 0xffff;
  407. rev = (idcode >> 28) & 0xf;
  408. /*
  409. * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
  410. * Use ARM register to detect the correct ES version
  411. */
  412. if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
  413. idcode = read_cpuid(CPUID_ID);
  414. rev = (idcode & 0xf) - 1;
  415. }
  416. switch (hawkeye) {
  417. case 0xb852:
  418. switch (rev) {
  419. case 0:
  420. omap_revision = OMAP4430_REV_ES1_0;
  421. break;
  422. case 1:
  423. default:
  424. omap_revision = OMAP4430_REV_ES2_0;
  425. }
  426. break;
  427. case 0xb95c:
  428. switch (rev) {
  429. case 3:
  430. omap_revision = OMAP4430_REV_ES2_1;
  431. break;
  432. case 4:
  433. omap_revision = OMAP4430_REV_ES2_2;
  434. break;
  435. case 6:
  436. default:
  437. omap_revision = OMAP4430_REV_ES2_3;
  438. }
  439. break;
  440. case 0xb94e:
  441. switch (rev) {
  442. case 0:
  443. omap_revision = OMAP4460_REV_ES1_0;
  444. break;
  445. case 2:
  446. default:
  447. omap_revision = OMAP4460_REV_ES1_1;
  448. break;
  449. }
  450. break;
  451. case 0xb975:
  452. switch (rev) {
  453. case 0:
  454. default:
  455. omap_revision = OMAP4470_REV_ES1_0;
  456. break;
  457. }
  458. break;
  459. default:
  460. /* Unknown default to latest silicon rev as default */
  461. omap_revision = OMAP4430_REV_ES2_3;
  462. }
  463. sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
  464. sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
  465. (omap_rev() >> 8) & 0xf);
  466. pr_info("%s %s\n", soc_name, soc_rev);
  467. }
  468. void __init omap5xxx_check_revision(void)
  469. {
  470. u32 idcode;
  471. u16 hawkeye;
  472. u8 rev;
  473. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  474. hawkeye = (idcode >> 12) & 0xffff;
  475. rev = (idcode >> 28) & 0xff;
  476. switch (hawkeye) {
  477. case 0xb942:
  478. switch (rev) {
  479. case 0:
  480. default:
  481. omap_revision = OMAP5430_REV_ES1_0;
  482. }
  483. break;
  484. case 0xb998:
  485. switch (rev) {
  486. case 0:
  487. default:
  488. omap_revision = OMAP5432_REV_ES1_0;
  489. }
  490. break;
  491. default:
  492. /* Unknown default to latest silicon rev as default*/
  493. omap_revision = OMAP5430_REV_ES1_0;
  494. }
  495. sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
  496. sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
  497. pr_info("%s %s\n", soc_name, soc_rev);
  498. }
  499. /*
  500. * Set up things for map_io and processor detection later on. Gets called
  501. * pretty much first thing from board init. For multi-omap, this gets
  502. * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
  503. * detect the exact revision later on in omap2_detect_revision() once map_io
  504. * is done.
  505. */
  506. void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
  507. {
  508. omap_revision = class;
  509. tap_base = tap;
  510. /* XXX What is this intended to do? */
  511. if (cpu_is_omap34xx())
  512. tap_prod_id = 0x0210;
  513. else
  514. tap_prod_id = 0x0208;
  515. }