bfin_5xx.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*
  2. * Blackfin On-Chip Serial Driver
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #if defined(CONFIG_SERIAL_BFIN_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  11. #define SUPPORT_SYSRQ
  12. #endif
  13. #include <linux/module.h>
  14. #include <linux/ioport.h>
  15. #include <linux/init.h>
  16. #include <linux/console.h>
  17. #include <linux/sysrq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/tty.h>
  20. #include <linux/tty_flip.h>
  21. #include <linux/serial_core.h>
  22. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  23. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  24. #include <linux/kgdb.h>
  25. #include <asm/irq_regs.h>
  26. #endif
  27. #include <asm/gpio.h>
  28. #include <mach/bfin_serial_5xx.h>
  29. #ifdef CONFIG_SERIAL_BFIN_DMA
  30. #include <linux/dma-mapping.h>
  31. #include <asm/io.h>
  32. #include <asm/irq.h>
  33. #include <asm/cacheflush.h>
  34. #endif
  35. /* UART name and device definitions */
  36. #define BFIN_SERIAL_NAME "ttyBF"
  37. #define BFIN_SERIAL_MAJOR 204
  38. #define BFIN_SERIAL_MINOR 64
  39. static struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
  40. static int nr_active_ports = ARRAY_SIZE(bfin_serial_resource);
  41. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  42. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  43. # ifndef CONFIG_SERIAL_BFIN_PIO
  44. # error KGDB only support UART in PIO mode.
  45. # endif
  46. static int kgdboc_port_line;
  47. static int kgdboc_break_enabled;
  48. #endif
  49. /*
  50. * Setup for console. Argument comes from the menuconfig
  51. */
  52. #define DMA_RX_XCOUNT 512
  53. #define DMA_RX_YCOUNT (PAGE_SIZE / DMA_RX_XCOUNT)
  54. #define DMA_RX_FLUSH_JIFFIES (HZ / 50)
  55. #ifdef CONFIG_SERIAL_BFIN_DMA
  56. static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart);
  57. #else
  58. static void bfin_serial_tx_chars(struct bfin_serial_port *uart);
  59. #endif
  60. static void bfin_serial_reset_irda(struct uart_port *port);
  61. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  62. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  63. static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
  64. {
  65. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  66. if (uart->cts_pin < 0)
  67. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  68. /* CTS PIN is negative assertive. */
  69. if (UART_GET_CTS(uart))
  70. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  71. else
  72. return TIOCM_DSR | TIOCM_CAR;
  73. }
  74. static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  75. {
  76. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  77. if (uart->rts_pin < 0)
  78. return;
  79. /* RTS PIN is negative assertive. */
  80. if (mctrl & TIOCM_RTS)
  81. UART_ENABLE_RTS(uart);
  82. else
  83. UART_DISABLE_RTS(uart);
  84. }
  85. /*
  86. * Handle any change of modem status signal.
  87. */
  88. static irqreturn_t bfin_serial_mctrl_cts_int(int irq, void *dev_id)
  89. {
  90. struct bfin_serial_port *uart = dev_id;
  91. unsigned int status;
  92. status = bfin_serial_get_mctrl(&uart->port);
  93. uart_handle_cts_change(&uart->port, status & TIOCM_CTS);
  94. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  95. uart->scts = 1;
  96. UART_CLEAR_SCTS(uart);
  97. UART_CLEAR_IER(uart, EDSSI);
  98. #endif
  99. return IRQ_HANDLED;
  100. }
  101. #else
  102. static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
  103. {
  104. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  105. }
  106. static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  107. {
  108. }
  109. #endif
  110. /*
  111. * interrupts are disabled on entry
  112. */
  113. static void bfin_serial_stop_tx(struct uart_port *port)
  114. {
  115. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  116. #ifdef CONFIG_SERIAL_BFIN_DMA
  117. struct circ_buf *xmit = &uart->port.info->xmit;
  118. #endif
  119. while (!(UART_GET_LSR(uart) & TEMT))
  120. cpu_relax();
  121. #ifdef CONFIG_SERIAL_BFIN_DMA
  122. disable_dma(uart->tx_dma_channel);
  123. xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
  124. uart->port.icount.tx += uart->tx_count;
  125. uart->tx_count = 0;
  126. uart->tx_done = 1;
  127. #else
  128. #ifdef CONFIG_BF54x
  129. /* Clear TFI bit */
  130. UART_PUT_LSR(uart, TFI);
  131. #endif
  132. UART_CLEAR_IER(uart, ETBEI);
  133. #endif
  134. }
  135. /*
  136. * port is locked and interrupts are disabled
  137. */
  138. static void bfin_serial_start_tx(struct uart_port *port)
  139. {
  140. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  141. struct tty_struct *tty = uart->port.info->port.tty;
  142. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  143. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
  144. uart->scts = 0;
  145. uart_handle_cts_change(&uart->port, uart->scts);
  146. }
  147. #endif
  148. /*
  149. * To avoid losting RX interrupt, we reset IR function
  150. * before sending data.
  151. */
  152. if (tty->termios->c_line == N_IRDA)
  153. bfin_serial_reset_irda(port);
  154. #ifdef CONFIG_SERIAL_BFIN_DMA
  155. if (uart->tx_done)
  156. bfin_serial_dma_tx_chars(uart);
  157. #else
  158. UART_SET_IER(uart, ETBEI);
  159. bfin_serial_tx_chars(uart);
  160. #endif
  161. }
  162. /*
  163. * Interrupts are enabled
  164. */
  165. static void bfin_serial_stop_rx(struct uart_port *port)
  166. {
  167. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  168. UART_CLEAR_IER(uart, ERBFI);
  169. }
  170. /*
  171. * Set the modem control timer to fire immediately.
  172. */
  173. static void bfin_serial_enable_ms(struct uart_port *port)
  174. {
  175. }
  176. #if ANOMALY_05000363 && defined(CONFIG_SERIAL_BFIN_PIO)
  177. # define UART_GET_ANOMALY_THRESHOLD(uart) ((uart)->anomaly_threshold)
  178. # define UART_SET_ANOMALY_THRESHOLD(uart, v) ((uart)->anomaly_threshold = (v))
  179. #else
  180. # define UART_GET_ANOMALY_THRESHOLD(uart) 0
  181. # define UART_SET_ANOMALY_THRESHOLD(uart, v)
  182. #endif
  183. #ifdef CONFIG_SERIAL_BFIN_PIO
  184. static void bfin_serial_rx_chars(struct bfin_serial_port *uart)
  185. {
  186. struct tty_struct *tty = NULL;
  187. unsigned int status, ch, flg;
  188. static struct timeval anomaly_start = { .tv_sec = 0 };
  189. status = UART_GET_LSR(uart);
  190. UART_CLEAR_LSR(uart);
  191. ch = UART_GET_CHAR(uart);
  192. uart->port.icount.rx++;
  193. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  194. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  195. if (kgdb_connected && kgdboc_port_line == uart->port.line)
  196. if (ch == 0x3) {/* Ctrl + C */
  197. kgdb_breakpoint();
  198. return;
  199. }
  200. if (!uart->port.info || !uart->port.info->port.tty)
  201. return;
  202. #endif
  203. tty = uart->port.info->port.tty;
  204. if (ANOMALY_05000363) {
  205. /* The BF533 (and BF561) family of processors have a nice anomaly
  206. * where they continuously generate characters for a "single" break.
  207. * We have to basically ignore this flood until the "next" valid
  208. * character comes across. Due to the nature of the flood, it is
  209. * not possible to reliably catch bytes that are sent too quickly
  210. * after this break. So application code talking to the Blackfin
  211. * which sends a break signal must allow at least 1.5 character
  212. * times after the end of the break for things to stabilize. This
  213. * timeout was picked as it must absolutely be larger than 1
  214. * character time +/- some percent. So 1.5 sounds good. All other
  215. * Blackfin families operate properly. Woo.
  216. */
  217. if (anomaly_start.tv_sec) {
  218. struct timeval curr;
  219. suseconds_t usecs;
  220. if ((~ch & (~ch + 1)) & 0xff)
  221. goto known_good_char;
  222. do_gettimeofday(&curr);
  223. if (curr.tv_sec - anomaly_start.tv_sec > 1)
  224. goto known_good_char;
  225. usecs = 0;
  226. if (curr.tv_sec != anomaly_start.tv_sec)
  227. usecs += USEC_PER_SEC;
  228. usecs += curr.tv_usec - anomaly_start.tv_usec;
  229. if (usecs > UART_GET_ANOMALY_THRESHOLD(uart))
  230. goto known_good_char;
  231. if (ch)
  232. anomaly_start.tv_sec = 0;
  233. else
  234. anomaly_start = curr;
  235. return;
  236. known_good_char:
  237. status &= ~BI;
  238. anomaly_start.tv_sec = 0;
  239. }
  240. }
  241. if (status & BI) {
  242. if (ANOMALY_05000363)
  243. if (bfin_revid() < 5)
  244. do_gettimeofday(&anomaly_start);
  245. uart->port.icount.brk++;
  246. if (uart_handle_break(&uart->port))
  247. goto ignore_char;
  248. status &= ~(PE | FE);
  249. }
  250. if (status & PE)
  251. uart->port.icount.parity++;
  252. if (status & OE)
  253. uart->port.icount.overrun++;
  254. if (status & FE)
  255. uart->port.icount.frame++;
  256. status &= uart->port.read_status_mask;
  257. if (status & BI)
  258. flg = TTY_BREAK;
  259. else if (status & PE)
  260. flg = TTY_PARITY;
  261. else if (status & FE)
  262. flg = TTY_FRAME;
  263. else
  264. flg = TTY_NORMAL;
  265. if (uart_handle_sysrq_char(&uart->port, ch))
  266. goto ignore_char;
  267. uart_insert_char(&uart->port, status, OE, ch, flg);
  268. ignore_char:
  269. tty_flip_buffer_push(tty);
  270. }
  271. static void bfin_serial_tx_chars(struct bfin_serial_port *uart)
  272. {
  273. struct circ_buf *xmit = &uart->port.info->xmit;
  274. if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
  275. #ifdef CONFIG_BF54x
  276. /* Clear TFI bit */
  277. UART_PUT_LSR(uart, TFI);
  278. #endif
  279. UART_CLEAR_IER(uart, ETBEI);
  280. return;
  281. }
  282. if (uart->port.x_char) {
  283. UART_PUT_CHAR(uart, uart->port.x_char);
  284. uart->port.icount.tx++;
  285. uart->port.x_char = 0;
  286. }
  287. while ((UART_GET_LSR(uart) & THRE) && xmit->tail != xmit->head) {
  288. UART_PUT_CHAR(uart, xmit->buf[xmit->tail]);
  289. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  290. uart->port.icount.tx++;
  291. SSYNC();
  292. }
  293. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  294. uart_write_wakeup(&uart->port);
  295. }
  296. static irqreturn_t bfin_serial_rx_int(int irq, void *dev_id)
  297. {
  298. struct bfin_serial_port *uart = dev_id;
  299. spin_lock(&uart->port.lock);
  300. while (UART_GET_LSR(uart) & DR)
  301. bfin_serial_rx_chars(uart);
  302. spin_unlock(&uart->port.lock);
  303. return IRQ_HANDLED;
  304. }
  305. static irqreturn_t bfin_serial_tx_int(int irq, void *dev_id)
  306. {
  307. struct bfin_serial_port *uart = dev_id;
  308. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  309. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
  310. uart->scts = 0;
  311. uart_handle_cts_change(&uart->port, uart->scts);
  312. }
  313. #endif
  314. spin_lock(&uart->port.lock);
  315. if (UART_GET_LSR(uart) & THRE)
  316. bfin_serial_tx_chars(uart);
  317. spin_unlock(&uart->port.lock);
  318. return IRQ_HANDLED;
  319. }
  320. #endif
  321. #ifdef CONFIG_SERIAL_BFIN_DMA
  322. static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart)
  323. {
  324. struct circ_buf *xmit = &uart->port.info->xmit;
  325. uart->tx_done = 0;
  326. if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
  327. uart->tx_count = 0;
  328. uart->tx_done = 1;
  329. return;
  330. }
  331. if (uart->port.x_char) {
  332. UART_PUT_CHAR(uart, uart->port.x_char);
  333. uart->port.icount.tx++;
  334. uart->port.x_char = 0;
  335. }
  336. uart->tx_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
  337. if (uart->tx_count > (UART_XMIT_SIZE - xmit->tail))
  338. uart->tx_count = UART_XMIT_SIZE - xmit->tail;
  339. blackfin_dcache_flush_range((unsigned long)(xmit->buf+xmit->tail),
  340. (unsigned long)(xmit->buf+xmit->tail+uart->tx_count));
  341. set_dma_config(uart->tx_dma_channel,
  342. set_bfin_dma_config(DIR_READ, DMA_FLOW_STOP,
  343. INTR_ON_BUF,
  344. DIMENSION_LINEAR,
  345. DATA_SIZE_8,
  346. DMA_SYNC_RESTART));
  347. set_dma_start_addr(uart->tx_dma_channel, (unsigned long)(xmit->buf+xmit->tail));
  348. set_dma_x_count(uart->tx_dma_channel, uart->tx_count);
  349. set_dma_x_modify(uart->tx_dma_channel, 1);
  350. SSYNC();
  351. enable_dma(uart->tx_dma_channel);
  352. UART_SET_IER(uart, ETBEI);
  353. }
  354. static void bfin_serial_dma_rx_chars(struct bfin_serial_port *uart)
  355. {
  356. struct tty_struct *tty = uart->port.info->port.tty;
  357. int i, flg, status;
  358. status = UART_GET_LSR(uart);
  359. UART_CLEAR_LSR(uart);
  360. uart->port.icount.rx +=
  361. CIRC_CNT(uart->rx_dma_buf.head, uart->rx_dma_buf.tail,
  362. UART_XMIT_SIZE);
  363. if (status & BI) {
  364. uart->port.icount.brk++;
  365. if (uart_handle_break(&uart->port))
  366. goto dma_ignore_char;
  367. status &= ~(PE | FE);
  368. }
  369. if (status & PE)
  370. uart->port.icount.parity++;
  371. if (status & OE)
  372. uart->port.icount.overrun++;
  373. if (status & FE)
  374. uart->port.icount.frame++;
  375. status &= uart->port.read_status_mask;
  376. if (status & BI)
  377. flg = TTY_BREAK;
  378. else if (status & PE)
  379. flg = TTY_PARITY;
  380. else if (status & FE)
  381. flg = TTY_FRAME;
  382. else
  383. flg = TTY_NORMAL;
  384. for (i = uart->rx_dma_buf.tail; ; i++) {
  385. if (i >= UART_XMIT_SIZE)
  386. i = 0;
  387. if (i == uart->rx_dma_buf.head)
  388. break;
  389. if (!uart_handle_sysrq_char(&uart->port, uart->rx_dma_buf.buf[i]))
  390. uart_insert_char(&uart->port, status, OE,
  391. uart->rx_dma_buf.buf[i], flg);
  392. }
  393. dma_ignore_char:
  394. tty_flip_buffer_push(tty);
  395. }
  396. void bfin_serial_rx_dma_timeout(struct bfin_serial_port *uart)
  397. {
  398. int x_pos, pos;
  399. unsigned long flags;
  400. spin_lock_irqsave(&uart->port.lock, flags);
  401. /* 2D DMA RX buffer ring is used. Because curr_y_count and
  402. * curr_x_count can't be read as an atomic operation,
  403. * curr_y_count should be read before curr_x_count. When
  404. * curr_x_count is read, curr_y_count may already indicate
  405. * next buffer line. But, the position calculated here is
  406. * still indicate the old line. The wrong position data may
  407. * be smaller than current buffer tail, which cause garbages
  408. * are received if it is not prohibit.
  409. */
  410. uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
  411. x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
  412. uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
  413. if (uart->rx_dma_nrows == DMA_RX_YCOUNT)
  414. uart->rx_dma_nrows = 0;
  415. x_pos = DMA_RX_XCOUNT - x_pos;
  416. if (x_pos == DMA_RX_XCOUNT)
  417. x_pos = 0;
  418. pos = uart->rx_dma_nrows * DMA_RX_XCOUNT + x_pos;
  419. /* Ignore receiving data if new position is in the same line of
  420. * current buffer tail and small.
  421. */
  422. if (pos > uart->rx_dma_buf.tail ||
  423. uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
  424. uart->rx_dma_buf.head = pos;
  425. bfin_serial_dma_rx_chars(uart);
  426. uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
  427. }
  428. spin_unlock_irqrestore(&uart->port.lock, flags);
  429. mod_timer(&(uart->rx_dma_timer), jiffies + DMA_RX_FLUSH_JIFFIES);
  430. }
  431. static irqreturn_t bfin_serial_dma_tx_int(int irq, void *dev_id)
  432. {
  433. struct bfin_serial_port *uart = dev_id;
  434. struct circ_buf *xmit = &uart->port.info->xmit;
  435. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  436. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port)&TIOCM_CTS)) {
  437. uart->scts = 0;
  438. uart_handle_cts_change(&uart->port, uart->scts);
  439. }
  440. #endif
  441. spin_lock(&uart->port.lock);
  442. if (!(get_dma_curr_irqstat(uart->tx_dma_channel)&DMA_RUN)) {
  443. disable_dma(uart->tx_dma_channel);
  444. clear_dma_irqstat(uart->tx_dma_channel);
  445. UART_CLEAR_IER(uart, ETBEI);
  446. xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
  447. uart->port.icount.tx += uart->tx_count;
  448. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  449. uart_write_wakeup(&uart->port);
  450. bfin_serial_dma_tx_chars(uart);
  451. }
  452. spin_unlock(&uart->port.lock);
  453. return IRQ_HANDLED;
  454. }
  455. static irqreturn_t bfin_serial_dma_rx_int(int irq, void *dev_id)
  456. {
  457. struct bfin_serial_port *uart = dev_id;
  458. unsigned short irqstat;
  459. int pos;
  460. spin_lock(&uart->port.lock);
  461. irqstat = get_dma_curr_irqstat(uart->rx_dma_channel);
  462. clear_dma_irqstat(uart->rx_dma_channel);
  463. uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
  464. uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
  465. if (uart->rx_dma_nrows == DMA_RX_YCOUNT)
  466. uart->rx_dma_nrows = 0;
  467. pos = uart->rx_dma_nrows * DMA_RX_XCOUNT;
  468. if (pos > uart->rx_dma_buf.tail ||
  469. uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
  470. uart->rx_dma_buf.head = pos;
  471. bfin_serial_dma_rx_chars(uart);
  472. uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
  473. }
  474. spin_unlock(&uart->port.lock);
  475. return IRQ_HANDLED;
  476. }
  477. #endif
  478. /*
  479. * Return TIOCSER_TEMT when transmitter is not busy.
  480. */
  481. static unsigned int bfin_serial_tx_empty(struct uart_port *port)
  482. {
  483. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  484. unsigned short lsr;
  485. lsr = UART_GET_LSR(uart);
  486. if (lsr & TEMT)
  487. return TIOCSER_TEMT;
  488. else
  489. return 0;
  490. }
  491. static void bfin_serial_break_ctl(struct uart_port *port, int break_state)
  492. {
  493. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  494. u16 lcr = UART_GET_LCR(uart);
  495. if (break_state)
  496. lcr |= SB;
  497. else
  498. lcr &= ~SB;
  499. UART_PUT_LCR(uart, lcr);
  500. SSYNC();
  501. }
  502. static int bfin_serial_startup(struct uart_port *port)
  503. {
  504. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  505. #ifdef CONFIG_SERIAL_BFIN_DMA
  506. dma_addr_t dma_handle;
  507. if (request_dma(uart->rx_dma_channel, "BFIN_UART_RX") < 0) {
  508. printk(KERN_NOTICE "Unable to attach Blackfin UART RX DMA channel\n");
  509. return -EBUSY;
  510. }
  511. if (request_dma(uart->tx_dma_channel, "BFIN_UART_TX") < 0) {
  512. printk(KERN_NOTICE "Unable to attach Blackfin UART TX DMA channel\n");
  513. free_dma(uart->rx_dma_channel);
  514. return -EBUSY;
  515. }
  516. set_dma_callback(uart->rx_dma_channel, bfin_serial_dma_rx_int, uart);
  517. set_dma_callback(uart->tx_dma_channel, bfin_serial_dma_tx_int, uart);
  518. uart->rx_dma_buf.buf = (unsigned char *)dma_alloc_coherent(NULL, PAGE_SIZE, &dma_handle, GFP_DMA);
  519. uart->rx_dma_buf.head = 0;
  520. uart->rx_dma_buf.tail = 0;
  521. uart->rx_dma_nrows = 0;
  522. set_dma_config(uart->rx_dma_channel,
  523. set_bfin_dma_config(DIR_WRITE, DMA_FLOW_AUTO,
  524. INTR_ON_ROW, DIMENSION_2D,
  525. DATA_SIZE_8,
  526. DMA_SYNC_RESTART));
  527. set_dma_x_count(uart->rx_dma_channel, DMA_RX_XCOUNT);
  528. set_dma_x_modify(uart->rx_dma_channel, 1);
  529. set_dma_y_count(uart->rx_dma_channel, DMA_RX_YCOUNT);
  530. set_dma_y_modify(uart->rx_dma_channel, 1);
  531. set_dma_start_addr(uart->rx_dma_channel, (unsigned long)uart->rx_dma_buf.buf);
  532. enable_dma(uart->rx_dma_channel);
  533. uart->rx_dma_timer.data = (unsigned long)(uart);
  534. uart->rx_dma_timer.function = (void *)bfin_serial_rx_dma_timeout;
  535. uart->rx_dma_timer.expires = jiffies + DMA_RX_FLUSH_JIFFIES;
  536. add_timer(&(uart->rx_dma_timer));
  537. #else
  538. # if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  539. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  540. if (kgdboc_port_line == uart->port.line && kgdboc_break_enabled)
  541. kgdboc_break_enabled = 0;
  542. else {
  543. # endif
  544. if (request_irq(uart->port.irq, bfin_serial_rx_int, IRQF_DISABLED,
  545. "BFIN_UART_RX", uart)) {
  546. printk(KERN_NOTICE "Unable to attach BlackFin UART RX interrupt\n");
  547. return -EBUSY;
  548. }
  549. if (request_irq
  550. (uart->port.irq+1, bfin_serial_tx_int, IRQF_DISABLED,
  551. "BFIN_UART_TX", uart)) {
  552. printk(KERN_NOTICE "Unable to attach BlackFin UART TX interrupt\n");
  553. free_irq(uart->port.irq, uart);
  554. return -EBUSY;
  555. }
  556. # ifdef CONFIG_BF54x
  557. {
  558. unsigned uart_dma_ch_rx, uart_dma_ch_tx;
  559. switch (uart->port.irq) {
  560. case IRQ_UART3_RX:
  561. uart_dma_ch_rx = CH_UART3_RX;
  562. uart_dma_ch_tx = CH_UART3_TX;
  563. break;
  564. case IRQ_UART2_RX:
  565. uart_dma_ch_rx = CH_UART2_RX;
  566. uart_dma_ch_tx = CH_UART2_TX;
  567. break;
  568. default:
  569. uart_dma_ch_rx = uart_dma_ch_tx = 0;
  570. break;
  571. };
  572. if (uart_dma_ch_rx &&
  573. request_dma(uart_dma_ch_rx, "BFIN_UART_RX") < 0) {
  574. printk(KERN_NOTICE"Fail to attach UART interrupt\n");
  575. free_irq(uart->port.irq, uart);
  576. free_irq(uart->port.irq + 1, uart);
  577. return -EBUSY;
  578. }
  579. if (uart_dma_ch_tx &&
  580. request_dma(uart_dma_ch_tx, "BFIN_UART_TX") < 0) {
  581. printk(KERN_NOTICE "Fail to attach UART interrupt\n");
  582. free_dma(uart_dma_ch_rx);
  583. free_irq(uart->port.irq, uart);
  584. free_irq(uart->port.irq + 1, uart);
  585. return -EBUSY;
  586. }
  587. }
  588. # endif
  589. # if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  590. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  591. }
  592. # endif
  593. #endif
  594. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  595. if (uart->cts_pin >= 0) {
  596. if (request_irq(gpio_to_irq(uart->cts_pin),
  597. bfin_serial_mctrl_cts_int,
  598. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING |
  599. IRQF_DISABLED, "BFIN_UART_CTS", uart)) {
  600. uart->cts_pin = -1;
  601. pr_info("Unable to attach BlackFin UART CTS interrupt.\
  602. So, disable it.\n");
  603. }
  604. }
  605. if (uart->rts_pin >= 0) {
  606. gpio_request(uart->rts_pin, DRIVER_NAME);
  607. gpio_direction_output(uart->rts_pin, 0);
  608. }
  609. #endif
  610. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  611. if (request_irq(uart->status_irq,
  612. bfin_serial_mctrl_cts_int,
  613. IRQF_DISABLED, "BFIN_UART_MODEM_STATUS", uart)) {
  614. pr_info("Unable to attach BlackFin UART Modem \
  615. Status interrupt.\n");
  616. }
  617. if (uart->cts_pin >= 0) {
  618. gpio_request(uart->cts_pin, DRIVER_NAME);
  619. gpio_direction_output(uart->cts_pin, 1);
  620. }
  621. if (uart->rts_pin >= 0) {
  622. gpio_request(uart->rts_pin, DRIVER_NAME);
  623. gpio_direction_output(uart->rts_pin, 0);
  624. }
  625. /* CTS RTS PINs are negative assertive. */
  626. UART_PUT_MCR(uart, ACTS);
  627. UART_SET_IER(uart, EDSSI);
  628. #endif
  629. UART_SET_IER(uart, ERBFI);
  630. return 0;
  631. }
  632. static void bfin_serial_shutdown(struct uart_port *port)
  633. {
  634. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  635. #ifdef CONFIG_SERIAL_BFIN_DMA
  636. disable_dma(uart->tx_dma_channel);
  637. free_dma(uart->tx_dma_channel);
  638. disable_dma(uart->rx_dma_channel);
  639. free_dma(uart->rx_dma_channel);
  640. del_timer(&(uart->rx_dma_timer));
  641. dma_free_coherent(NULL, PAGE_SIZE, uart->rx_dma_buf.buf, 0);
  642. #else
  643. #ifdef CONFIG_BF54x
  644. switch (uart->port.irq) {
  645. case IRQ_UART3_RX:
  646. free_dma(CH_UART3_RX);
  647. free_dma(CH_UART3_TX);
  648. break;
  649. case IRQ_UART2_RX:
  650. free_dma(CH_UART2_RX);
  651. free_dma(CH_UART2_TX);
  652. break;
  653. default:
  654. break;
  655. };
  656. #endif
  657. free_irq(uart->port.irq, uart);
  658. free_irq(uart->port.irq+1, uart);
  659. #endif
  660. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  661. if (uart->cts_pin >= 0)
  662. free_irq(gpio_to_irq(uart->cts_pin), uart);
  663. if (uart->rts_pin >= 0)
  664. gpio_free(uart->rts_pin);
  665. #endif
  666. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  667. if (uart->cts_pin >= 0)
  668. gpio_free(uart->cts_pin);
  669. if (uart->rts_pin >= 0)
  670. gpio_free(uart->rts_pin);
  671. if (UART_GET_IER(uart) && EDSSI)
  672. free_irq(uart->status_irq, uart);
  673. #endif
  674. }
  675. static void
  676. bfin_serial_set_termios(struct uart_port *port, struct ktermios *termios,
  677. struct ktermios *old)
  678. {
  679. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  680. unsigned long flags;
  681. unsigned int baud, quot;
  682. unsigned short val, ier, lcr = 0;
  683. switch (termios->c_cflag & CSIZE) {
  684. case CS8:
  685. lcr = WLS(8);
  686. break;
  687. case CS7:
  688. lcr = WLS(7);
  689. break;
  690. case CS6:
  691. lcr = WLS(6);
  692. break;
  693. case CS5:
  694. lcr = WLS(5);
  695. break;
  696. default:
  697. printk(KERN_ERR "%s: word lengh not supported\n",
  698. __func__);
  699. }
  700. if (termios->c_cflag & CSTOPB)
  701. lcr |= STB;
  702. if (termios->c_cflag & PARENB)
  703. lcr |= PEN;
  704. if (!(termios->c_cflag & PARODD))
  705. lcr |= EPS;
  706. if (termios->c_cflag & CMSPAR)
  707. lcr |= STP;
  708. port->read_status_mask = OE;
  709. if (termios->c_iflag & INPCK)
  710. port->read_status_mask |= (FE | PE);
  711. if (termios->c_iflag & (BRKINT | PARMRK))
  712. port->read_status_mask |= BI;
  713. /*
  714. * Characters to ignore
  715. */
  716. port->ignore_status_mask = 0;
  717. if (termios->c_iflag & IGNPAR)
  718. port->ignore_status_mask |= FE | PE;
  719. if (termios->c_iflag & IGNBRK) {
  720. port->ignore_status_mask |= BI;
  721. /*
  722. * If we're ignoring parity and break indicators,
  723. * ignore overruns too (for real raw support).
  724. */
  725. if (termios->c_iflag & IGNPAR)
  726. port->ignore_status_mask |= OE;
  727. }
  728. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  729. quot = uart_get_divisor(port, baud) - ANOMALY_05000230;
  730. spin_lock_irqsave(&uart->port.lock, flags);
  731. UART_SET_ANOMALY_THRESHOLD(uart, USEC_PER_SEC / baud * 15);
  732. /* Disable UART */
  733. ier = UART_GET_IER(uart);
  734. UART_DISABLE_INTS(uart);
  735. /* Set DLAB in LCR to Access DLL and DLH */
  736. UART_SET_DLAB(uart);
  737. UART_PUT_DLL(uart, quot & 0xFF);
  738. UART_PUT_DLH(uart, (quot >> 8) & 0xFF);
  739. SSYNC();
  740. /* Clear DLAB in LCR to Access THR RBR IER */
  741. UART_CLEAR_DLAB(uart);
  742. UART_PUT_LCR(uart, lcr);
  743. /* Enable UART */
  744. UART_ENABLE_INTS(uart, ier);
  745. val = UART_GET_GCTL(uart);
  746. val |= UCEN;
  747. UART_PUT_GCTL(uart, val);
  748. /* Port speed changed, update the per-port timeout. */
  749. uart_update_timeout(port, termios->c_cflag, baud);
  750. spin_unlock_irqrestore(&uart->port.lock, flags);
  751. }
  752. static const char *bfin_serial_type(struct uart_port *port)
  753. {
  754. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  755. return uart->port.type == PORT_BFIN ? "BFIN-UART" : NULL;
  756. }
  757. /*
  758. * Release the memory region(s) being used by 'port'.
  759. */
  760. static void bfin_serial_release_port(struct uart_port *port)
  761. {
  762. }
  763. /*
  764. * Request the memory region(s) being used by 'port'.
  765. */
  766. static int bfin_serial_request_port(struct uart_port *port)
  767. {
  768. return 0;
  769. }
  770. /*
  771. * Configure/autoconfigure the port.
  772. */
  773. static void bfin_serial_config_port(struct uart_port *port, int flags)
  774. {
  775. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  776. if (flags & UART_CONFIG_TYPE &&
  777. bfin_serial_request_port(&uart->port) == 0)
  778. uart->port.type = PORT_BFIN;
  779. }
  780. /*
  781. * Verify the new serial_struct (for TIOCSSERIAL).
  782. * The only change we allow are to the flags and type, and
  783. * even then only between PORT_BFIN and PORT_UNKNOWN
  784. */
  785. static int
  786. bfin_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
  787. {
  788. return 0;
  789. }
  790. /*
  791. * Enable the IrDA function if tty->ldisc.num is N_IRDA.
  792. * In other cases, disable IrDA function.
  793. */
  794. static void bfin_serial_set_ldisc(struct uart_port *port)
  795. {
  796. int line = port->line;
  797. unsigned short val;
  798. if (line >= port->info->port.tty->driver->num)
  799. return;
  800. switch (port->info->port.tty->termios->c_line) {
  801. case N_IRDA:
  802. val = UART_GET_GCTL(&bfin_serial_ports[line]);
  803. val |= (IREN | RPOLC);
  804. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  805. break;
  806. default:
  807. val = UART_GET_GCTL(&bfin_serial_ports[line]);
  808. val &= ~(IREN | RPOLC);
  809. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  810. }
  811. }
  812. static void bfin_serial_reset_irda(struct uart_port *port)
  813. {
  814. int line = port->line;
  815. unsigned short val;
  816. val = UART_GET_GCTL(&bfin_serial_ports[line]);
  817. val &= ~(IREN | RPOLC);
  818. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  819. SSYNC();
  820. val |= (IREN | RPOLC);
  821. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  822. SSYNC();
  823. }
  824. #ifdef CONFIG_CONSOLE_POLL
  825. static void bfin_serial_poll_put_char(struct uart_port *port, unsigned char chr)
  826. {
  827. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  828. while (!(UART_GET_LSR(uart) & THRE))
  829. cpu_relax();
  830. UART_CLEAR_DLAB(uart);
  831. UART_PUT_CHAR(uart, (unsigned char)chr);
  832. }
  833. static int bfin_serial_poll_get_char(struct uart_port *port)
  834. {
  835. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  836. unsigned char chr;
  837. while (!(UART_GET_LSR(uart) & DR))
  838. cpu_relax();
  839. UART_CLEAR_DLAB(uart);
  840. chr = UART_GET_CHAR(uart);
  841. return chr;
  842. }
  843. #endif
  844. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  845. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  846. static void bfin_kgdboc_port_shutdown(struct uart_port *port)
  847. {
  848. if (kgdboc_break_enabled) {
  849. kgdboc_break_enabled = 0;
  850. bfin_serial_shutdown(port);
  851. }
  852. }
  853. static int bfin_kgdboc_port_startup(struct uart_port *port)
  854. {
  855. kgdboc_port_line = port->line;
  856. kgdboc_break_enabled = !bfin_serial_startup(port);
  857. return 0;
  858. }
  859. #endif
  860. static struct uart_ops bfin_serial_pops = {
  861. .tx_empty = bfin_serial_tx_empty,
  862. .set_mctrl = bfin_serial_set_mctrl,
  863. .get_mctrl = bfin_serial_get_mctrl,
  864. .stop_tx = bfin_serial_stop_tx,
  865. .start_tx = bfin_serial_start_tx,
  866. .stop_rx = bfin_serial_stop_rx,
  867. .enable_ms = bfin_serial_enable_ms,
  868. .break_ctl = bfin_serial_break_ctl,
  869. .startup = bfin_serial_startup,
  870. .shutdown = bfin_serial_shutdown,
  871. .set_termios = bfin_serial_set_termios,
  872. .set_ldisc = bfin_serial_set_ldisc,
  873. .type = bfin_serial_type,
  874. .release_port = bfin_serial_release_port,
  875. .request_port = bfin_serial_request_port,
  876. .config_port = bfin_serial_config_port,
  877. .verify_port = bfin_serial_verify_port,
  878. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  879. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  880. .kgdboc_port_startup = bfin_kgdboc_port_startup,
  881. .kgdboc_port_shutdown = bfin_kgdboc_port_shutdown,
  882. #endif
  883. #ifdef CONFIG_CONSOLE_POLL
  884. .poll_put_char = bfin_serial_poll_put_char,
  885. .poll_get_char = bfin_serial_poll_get_char,
  886. #endif
  887. };
  888. static void __init bfin_serial_hw_init(void)
  889. {
  890. #ifdef CONFIG_SERIAL_BFIN_UART0
  891. peripheral_request(P_UART0_TX, DRIVER_NAME);
  892. peripheral_request(P_UART0_RX, DRIVER_NAME);
  893. #endif
  894. #ifdef CONFIG_SERIAL_BFIN_UART1
  895. peripheral_request(P_UART1_TX, DRIVER_NAME);
  896. peripheral_request(P_UART1_RX, DRIVER_NAME);
  897. # if defined(CONFIG_BFIN_UART1_CTSRTS) && defined(CONFIG_BF54x)
  898. peripheral_request(P_UART1_RTS, DRIVER_NAME);
  899. peripheral_request(P_UART1_CTS, DRIVER_NAME);
  900. # endif
  901. #endif
  902. #ifdef CONFIG_SERIAL_BFIN_UART2
  903. peripheral_request(P_UART2_TX, DRIVER_NAME);
  904. peripheral_request(P_UART2_RX, DRIVER_NAME);
  905. #endif
  906. #ifdef CONFIG_SERIAL_BFIN_UART3
  907. peripheral_request(P_UART3_TX, DRIVER_NAME);
  908. peripheral_request(P_UART3_RX, DRIVER_NAME);
  909. # if defined(CONFIG_BFIN_UART3_CTSRTS) && defined(CONFIG_BF54x)
  910. peripheral_request(P_UART3_RTS, DRIVER_NAME);
  911. peripheral_request(P_UART3_CTS, DRIVER_NAME);
  912. # endif
  913. #endif
  914. }
  915. static void __init bfin_serial_init_ports(void)
  916. {
  917. static int first = 1;
  918. int i;
  919. if (!first)
  920. return;
  921. first = 0;
  922. bfin_serial_hw_init();
  923. for (i = 0; i < nr_active_ports; i++) {
  924. bfin_serial_ports[i].port.uartclk = get_sclk();
  925. bfin_serial_ports[i].port.fifosize = BFIN_UART_TX_FIFO_SIZE;
  926. bfin_serial_ports[i].port.ops = &bfin_serial_pops;
  927. bfin_serial_ports[i].port.line = i;
  928. bfin_serial_ports[i].port.iotype = UPIO_MEM;
  929. bfin_serial_ports[i].port.membase =
  930. (void __iomem *)bfin_serial_resource[i].uart_base_addr;
  931. bfin_serial_ports[i].port.mapbase =
  932. bfin_serial_resource[i].uart_base_addr;
  933. bfin_serial_ports[i].port.irq =
  934. bfin_serial_resource[i].uart_irq;
  935. bfin_serial_ports[i].status_irq =
  936. bfin_serial_resource[i].uart_status_irq;
  937. bfin_serial_ports[i].port.flags = UPF_BOOT_AUTOCONF;
  938. #ifdef CONFIG_SERIAL_BFIN_DMA
  939. bfin_serial_ports[i].tx_done = 1;
  940. bfin_serial_ports[i].tx_count = 0;
  941. bfin_serial_ports[i].tx_dma_channel =
  942. bfin_serial_resource[i].uart_tx_dma_channel;
  943. bfin_serial_ports[i].rx_dma_channel =
  944. bfin_serial_resource[i].uart_rx_dma_channel;
  945. init_timer(&(bfin_serial_ports[i].rx_dma_timer));
  946. #endif
  947. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  948. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  949. bfin_serial_ports[i].cts_pin =
  950. bfin_serial_resource[i].uart_cts_pin;
  951. bfin_serial_ports[i].rts_pin =
  952. bfin_serial_resource[i].uart_rts_pin;
  953. #endif
  954. }
  955. }
  956. #if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
  957. /*
  958. * If the port was already initialised (eg, by a boot loader),
  959. * try to determine the current setup.
  960. */
  961. static void __init
  962. bfin_serial_console_get_options(struct bfin_serial_port *uart, int *baud,
  963. int *parity, int *bits)
  964. {
  965. unsigned short status;
  966. status = UART_GET_IER(uart) & (ERBFI | ETBEI);
  967. if (status == (ERBFI | ETBEI)) {
  968. /* ok, the port was enabled */
  969. u16 lcr, dlh, dll;
  970. lcr = UART_GET_LCR(uart);
  971. *parity = 'n';
  972. if (lcr & PEN) {
  973. if (lcr & EPS)
  974. *parity = 'e';
  975. else
  976. *parity = 'o';
  977. }
  978. switch (lcr & 0x03) {
  979. case 0: *bits = 5; break;
  980. case 1: *bits = 6; break;
  981. case 2: *bits = 7; break;
  982. case 3: *bits = 8; break;
  983. }
  984. /* Set DLAB in LCR to Access DLL and DLH */
  985. UART_SET_DLAB(uart);
  986. dll = UART_GET_DLL(uart);
  987. dlh = UART_GET_DLH(uart);
  988. /* Clear DLAB in LCR to Access THR RBR IER */
  989. UART_CLEAR_DLAB(uart);
  990. *baud = get_sclk() / (16*(dll | dlh << 8));
  991. }
  992. pr_debug("%s:baud = %d, parity = %c, bits= %d\n", __func__, *baud, *parity, *bits);
  993. }
  994. static struct uart_driver bfin_serial_reg;
  995. static int __init
  996. bfin_serial_console_setup(struct console *co, char *options)
  997. {
  998. struct bfin_serial_port *uart;
  999. int baud = 57600;
  1000. int bits = 8;
  1001. int parity = 'n';
  1002. # if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  1003. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  1004. int flow = 'r';
  1005. # else
  1006. int flow = 'n';
  1007. # endif
  1008. /*
  1009. * Check whether an invalid uart number has been specified, and
  1010. * if so, search for the first available port that does have
  1011. * console support.
  1012. */
  1013. if (co->index == -1 || co->index >= nr_active_ports)
  1014. co->index = 0;
  1015. uart = &bfin_serial_ports[co->index];
  1016. if (options)
  1017. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1018. else
  1019. bfin_serial_console_get_options(uart, &baud, &parity, &bits);
  1020. return uart_set_options(&uart->port, co, baud, parity, bits, flow);
  1021. }
  1022. #endif /* defined (CONFIG_SERIAL_BFIN_CONSOLE) ||
  1023. defined (CONFIG_EARLY_PRINTK) */
  1024. #ifdef CONFIG_SERIAL_BFIN_CONSOLE
  1025. static void bfin_serial_console_putchar(struct uart_port *port, int ch)
  1026. {
  1027. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  1028. while (!(UART_GET_LSR(uart) & THRE))
  1029. barrier();
  1030. UART_PUT_CHAR(uart, ch);
  1031. SSYNC();
  1032. }
  1033. /*
  1034. * Interrupts are disabled on entering
  1035. */
  1036. static void
  1037. bfin_serial_console_write(struct console *co, const char *s, unsigned int count)
  1038. {
  1039. struct bfin_serial_port *uart = &bfin_serial_ports[co->index];
  1040. unsigned long flags;
  1041. spin_lock_irqsave(&uart->port.lock, flags);
  1042. uart_console_write(&uart->port, s, count, bfin_serial_console_putchar);
  1043. spin_unlock_irqrestore(&uart->port.lock, flags);
  1044. }
  1045. static struct console bfin_serial_console = {
  1046. .name = BFIN_SERIAL_NAME,
  1047. .write = bfin_serial_console_write,
  1048. .device = uart_console_device,
  1049. .setup = bfin_serial_console_setup,
  1050. .flags = CON_PRINTBUFFER,
  1051. .index = -1,
  1052. .data = &bfin_serial_reg,
  1053. };
  1054. static int __init bfin_serial_rs_console_init(void)
  1055. {
  1056. bfin_serial_init_ports();
  1057. register_console(&bfin_serial_console);
  1058. return 0;
  1059. }
  1060. console_initcall(bfin_serial_rs_console_init);
  1061. #define BFIN_SERIAL_CONSOLE &bfin_serial_console
  1062. #else
  1063. #define BFIN_SERIAL_CONSOLE NULL
  1064. #endif /* CONFIG_SERIAL_BFIN_CONSOLE */
  1065. #ifdef CONFIG_EARLY_PRINTK
  1066. static __init void early_serial_putc(struct uart_port *port, int ch)
  1067. {
  1068. unsigned timeout = 0xffff;
  1069. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  1070. while ((!(UART_GET_LSR(uart) & THRE)) && --timeout)
  1071. cpu_relax();
  1072. UART_PUT_CHAR(uart, ch);
  1073. }
  1074. static __init void early_serial_write(struct console *con, const char *s,
  1075. unsigned int n)
  1076. {
  1077. struct bfin_serial_port *uart = &bfin_serial_ports[con->index];
  1078. unsigned int i;
  1079. for (i = 0; i < n; i++, s++) {
  1080. if (*s == '\n')
  1081. early_serial_putc(&uart->port, '\r');
  1082. early_serial_putc(&uart->port, *s);
  1083. }
  1084. }
  1085. /*
  1086. * This should have a .setup or .early_setup in it, but then things get called
  1087. * without the command line options, and the baud rate gets messed up - so
  1088. * don't let the common infrastructure play with things. (see calls to setup
  1089. * & earlysetup in ./kernel/printk.c:register_console()
  1090. */
  1091. static struct __initdata console bfin_early_serial_console = {
  1092. .name = "early_BFuart",
  1093. .write = early_serial_write,
  1094. .device = uart_console_device,
  1095. .flags = CON_PRINTBUFFER,
  1096. .index = -1,
  1097. .data = &bfin_serial_reg,
  1098. };
  1099. struct console __init *bfin_earlyserial_init(unsigned int port,
  1100. unsigned int cflag)
  1101. {
  1102. struct bfin_serial_port *uart;
  1103. struct ktermios t;
  1104. if (port == -1 || port >= nr_active_ports)
  1105. port = 0;
  1106. bfin_serial_init_ports();
  1107. bfin_early_serial_console.index = port;
  1108. uart = &bfin_serial_ports[port];
  1109. t.c_cflag = cflag;
  1110. t.c_iflag = 0;
  1111. t.c_oflag = 0;
  1112. t.c_lflag = ICANON;
  1113. t.c_line = port;
  1114. bfin_serial_set_termios(&uart->port, &t, &t);
  1115. return &bfin_early_serial_console;
  1116. }
  1117. #endif /* CONFIG_EARLY_PRINTK */
  1118. static struct uart_driver bfin_serial_reg = {
  1119. .owner = THIS_MODULE,
  1120. .driver_name = "bfin-uart",
  1121. .dev_name = BFIN_SERIAL_NAME,
  1122. .major = BFIN_SERIAL_MAJOR,
  1123. .minor = BFIN_SERIAL_MINOR,
  1124. .nr = BFIN_UART_NR_PORTS,
  1125. .cons = BFIN_SERIAL_CONSOLE,
  1126. };
  1127. static int bfin_serial_suspend(struct platform_device *dev, pm_message_t state)
  1128. {
  1129. int i;
  1130. for (i = 0; i < nr_active_ports; i++) {
  1131. if (bfin_serial_ports[i].port.dev != &dev->dev)
  1132. continue;
  1133. uart_suspend_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1134. }
  1135. return 0;
  1136. }
  1137. static int bfin_serial_resume(struct platform_device *dev)
  1138. {
  1139. int i;
  1140. for (i = 0; i < nr_active_ports; i++) {
  1141. if (bfin_serial_ports[i].port.dev != &dev->dev)
  1142. continue;
  1143. uart_resume_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1144. }
  1145. return 0;
  1146. }
  1147. static int bfin_serial_probe(struct platform_device *dev)
  1148. {
  1149. struct resource *res = dev->resource;
  1150. int i;
  1151. for (i = 0; i < dev->num_resources; i++, res++)
  1152. if (res->flags & IORESOURCE_MEM)
  1153. break;
  1154. if (i < dev->num_resources) {
  1155. for (i = 0; i < nr_active_ports; i++, res++) {
  1156. if (bfin_serial_ports[i].port.mapbase != res->start)
  1157. continue;
  1158. bfin_serial_ports[i].port.dev = &dev->dev;
  1159. uart_add_one_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1160. }
  1161. }
  1162. return 0;
  1163. }
  1164. static int bfin_serial_remove(struct platform_device *dev)
  1165. {
  1166. int i;
  1167. for (i = 0; i < nr_active_ports; i++) {
  1168. if (bfin_serial_ports[i].port.dev != &dev->dev)
  1169. continue;
  1170. uart_remove_one_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1171. bfin_serial_ports[i].port.dev = NULL;
  1172. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  1173. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  1174. gpio_free(bfin_serial_ports[i].cts_pin);
  1175. gpio_free(bfin_serial_ports[i].rts_pin);
  1176. #endif
  1177. }
  1178. return 0;
  1179. }
  1180. static struct platform_driver bfin_serial_driver = {
  1181. .probe = bfin_serial_probe,
  1182. .remove = bfin_serial_remove,
  1183. .suspend = bfin_serial_suspend,
  1184. .resume = bfin_serial_resume,
  1185. .driver = {
  1186. .name = "bfin-uart",
  1187. .owner = THIS_MODULE,
  1188. },
  1189. };
  1190. static int __init bfin_serial_init(void)
  1191. {
  1192. int ret;
  1193. pr_info("Serial: Blackfin serial driver\n");
  1194. bfin_serial_init_ports();
  1195. ret = uart_register_driver(&bfin_serial_reg);
  1196. if (ret == 0) {
  1197. ret = platform_driver_register(&bfin_serial_driver);
  1198. if (ret) {
  1199. pr_debug("uart register failed\n");
  1200. uart_unregister_driver(&bfin_serial_reg);
  1201. }
  1202. }
  1203. return ret;
  1204. }
  1205. static void __exit bfin_serial_exit(void)
  1206. {
  1207. platform_driver_unregister(&bfin_serial_driver);
  1208. uart_unregister_driver(&bfin_serial_reg);
  1209. }
  1210. module_init(bfin_serial_init);
  1211. module_exit(bfin_serial_exit);
  1212. MODULE_AUTHOR("Aubrey.Li <aubrey.li@analog.com>");
  1213. MODULE_DESCRIPTION("Blackfin generic serial port driver");
  1214. MODULE_LICENSE("GPL");
  1215. MODULE_ALIAS_CHARDEV_MAJOR(BFIN_SERIAL_MAJOR);
  1216. MODULE_ALIAS("platform:bfin-uart");