fsl_udc_core.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771
  1. /*
  2. * Copyright (C) 2004-2007,2011 Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * Author: Li Yang <leoli@freescale.com>
  6. * Jiang Bo <tanya.jiang@freescale.com>
  7. *
  8. * Description:
  9. * Freescale high-speed USB SOC DR module device controller driver.
  10. * This can be found on MPC8349E/MPC8313E/MPC5121E cpus.
  11. * The driver is previously named as mpc_udc. Based on bare board
  12. * code from Dave Liu and Shlomi Gridish.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. */
  19. #undef VERBOSE
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/ioport.h>
  23. #include <linux/types.h>
  24. #include <linux/errno.h>
  25. #include <linux/slab.h>
  26. #include <linux/init.h>
  27. #include <linux/list.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/proc_fs.h>
  30. #include <linux/mm.h>
  31. #include <linux/moduleparam.h>
  32. #include <linux/device.h>
  33. #include <linux/usb/ch9.h>
  34. #include <linux/usb/gadget.h>
  35. #include <linux/usb/otg.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/fsl_devices.h>
  39. #include <linux/dmapool.h>
  40. #include <linux/delay.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/unaligned.h>
  45. #include <asm/dma.h>
  46. #include "fsl_usb2_udc.h"
  47. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  48. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  49. #define DRIVER_VERSION "Apr 20, 2007"
  50. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  51. static const char driver_name[] = "fsl-usb2-udc";
  52. static const char driver_desc[] = DRIVER_DESC;
  53. static struct usb_dr_device *dr_regs;
  54. #ifndef CONFIG_ARCH_MXC
  55. static struct usb_sys_interface *usb_sys_regs;
  56. #endif
  57. /* it is initialized in probe() */
  58. static struct fsl_udc *udc_controller = NULL;
  59. static const struct usb_endpoint_descriptor
  60. fsl_ep0_desc = {
  61. .bLength = USB_DT_ENDPOINT_SIZE,
  62. .bDescriptorType = USB_DT_ENDPOINT,
  63. .bEndpointAddress = 0,
  64. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  65. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  66. };
  67. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  68. #ifdef CONFIG_PPC32
  69. /*
  70. * On some SoCs, the USB controller registers can be big or little endian,
  71. * depending on the version of the chip. In order to be able to run the
  72. * same kernel binary on 2 different versions of an SoC, the BE/LE decision
  73. * must be made at run time. _fsl_readl and fsl_writel are pointers to the
  74. * BE or LE readl() and writel() functions, and fsl_readl() and fsl_writel()
  75. * call through those pointers. Platform code for SoCs that have BE USB
  76. * registers should set pdata->big_endian_mmio flag.
  77. *
  78. * This also applies to controller-to-cpu accessors for the USB descriptors,
  79. * since their endianness is also SoC dependant. Platform code for SoCs that
  80. * have BE USB descriptors should set pdata->big_endian_desc flag.
  81. */
  82. static u32 _fsl_readl_be(const unsigned __iomem *p)
  83. {
  84. return in_be32(p);
  85. }
  86. static u32 _fsl_readl_le(const unsigned __iomem *p)
  87. {
  88. return in_le32(p);
  89. }
  90. static void _fsl_writel_be(u32 v, unsigned __iomem *p)
  91. {
  92. out_be32(p, v);
  93. }
  94. static void _fsl_writel_le(u32 v, unsigned __iomem *p)
  95. {
  96. out_le32(p, v);
  97. }
  98. static u32 (*_fsl_readl)(const unsigned __iomem *p);
  99. static void (*_fsl_writel)(u32 v, unsigned __iomem *p);
  100. #define fsl_readl(p) (*_fsl_readl)((p))
  101. #define fsl_writel(v, p) (*_fsl_writel)((v), (p))
  102. static inline void fsl_set_accessors(struct fsl_usb2_platform_data *pdata)
  103. {
  104. if (pdata->big_endian_mmio) {
  105. _fsl_readl = _fsl_readl_be;
  106. _fsl_writel = _fsl_writel_be;
  107. } else {
  108. _fsl_readl = _fsl_readl_le;
  109. _fsl_writel = _fsl_writel_le;
  110. }
  111. }
  112. static inline u32 cpu_to_hc32(const u32 x)
  113. {
  114. return udc_controller->pdata->big_endian_desc
  115. ? (__force u32)cpu_to_be32(x)
  116. : (__force u32)cpu_to_le32(x);
  117. }
  118. static inline u32 hc32_to_cpu(const u32 x)
  119. {
  120. return udc_controller->pdata->big_endian_desc
  121. ? be32_to_cpu((__force __be32)x)
  122. : le32_to_cpu((__force __le32)x);
  123. }
  124. #else /* !CONFIG_PPC32 */
  125. static inline void fsl_set_accessors(struct fsl_usb2_platform_data *pdata) {}
  126. #define fsl_readl(addr) readl(addr)
  127. #define fsl_writel(val32, addr) writel(val32, addr)
  128. #define cpu_to_hc32(x) cpu_to_le32(x)
  129. #define hc32_to_cpu(x) le32_to_cpu(x)
  130. #endif /* CONFIG_PPC32 */
  131. /********************************************************************
  132. * Internal Used Function
  133. ********************************************************************/
  134. /*-----------------------------------------------------------------
  135. * done() - retire a request; caller blocked irqs
  136. * @status : request status to be set, only works when
  137. * request is still in progress.
  138. *--------------------------------------------------------------*/
  139. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  140. {
  141. struct fsl_udc *udc = NULL;
  142. unsigned char stopped = ep->stopped;
  143. struct ep_td_struct *curr_td, *next_td;
  144. int j;
  145. udc = (struct fsl_udc *)ep->udc;
  146. /* Removed the req from fsl_ep->queue */
  147. list_del_init(&req->queue);
  148. /* req.status should be set as -EINPROGRESS in ep_queue() */
  149. if (req->req.status == -EINPROGRESS)
  150. req->req.status = status;
  151. else
  152. status = req->req.status;
  153. /* Free dtd for the request */
  154. next_td = req->head;
  155. for (j = 0; j < req->dtd_count; j++) {
  156. curr_td = next_td;
  157. if (j != req->dtd_count - 1) {
  158. next_td = curr_td->next_td_virt;
  159. }
  160. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  161. }
  162. if (req->mapped) {
  163. dma_unmap_single(ep->udc->gadget.dev.parent,
  164. req->req.dma, req->req.length,
  165. ep_is_in(ep)
  166. ? DMA_TO_DEVICE
  167. : DMA_FROM_DEVICE);
  168. req->req.dma = DMA_ADDR_INVALID;
  169. req->mapped = 0;
  170. } else
  171. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  172. req->req.dma, req->req.length,
  173. ep_is_in(ep)
  174. ? DMA_TO_DEVICE
  175. : DMA_FROM_DEVICE);
  176. if (status && (status != -ESHUTDOWN))
  177. VDBG("complete %s req %p stat %d len %u/%u",
  178. ep->ep.name, &req->req, status,
  179. req->req.actual, req->req.length);
  180. ep->stopped = 1;
  181. spin_unlock(&ep->udc->lock);
  182. /* complete() is from gadget layer,
  183. * eg fsg->bulk_in_complete() */
  184. if (req->req.complete)
  185. req->req.complete(&ep->ep, &req->req);
  186. spin_lock(&ep->udc->lock);
  187. ep->stopped = stopped;
  188. }
  189. /*-----------------------------------------------------------------
  190. * nuke(): delete all requests related to this ep
  191. * called with spinlock held
  192. *--------------------------------------------------------------*/
  193. static void nuke(struct fsl_ep *ep, int status)
  194. {
  195. ep->stopped = 1;
  196. /* Flush fifo */
  197. fsl_ep_fifo_flush(&ep->ep);
  198. /* Whether this eq has request linked */
  199. while (!list_empty(&ep->queue)) {
  200. struct fsl_req *req = NULL;
  201. req = list_entry(ep->queue.next, struct fsl_req, queue);
  202. done(ep, req, status);
  203. }
  204. }
  205. /*------------------------------------------------------------------
  206. Internal Hardware related function
  207. ------------------------------------------------------------------*/
  208. static int dr_controller_setup(struct fsl_udc *udc)
  209. {
  210. unsigned int tmp, portctrl, ep_num;
  211. unsigned int max_no_of_ep;
  212. #ifndef CONFIG_ARCH_MXC
  213. unsigned int ctrl;
  214. #endif
  215. unsigned long timeout;
  216. #define FSL_UDC_RESET_TIMEOUT 1000
  217. /* Config PHY interface */
  218. portctrl = fsl_readl(&dr_regs->portsc1);
  219. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  220. switch (udc->phy_mode) {
  221. case FSL_USB2_PHY_ULPI:
  222. portctrl |= PORTSCX_PTS_ULPI;
  223. break;
  224. case FSL_USB2_PHY_UTMI_WIDE:
  225. portctrl |= PORTSCX_PTW_16BIT;
  226. /* fall through */
  227. case FSL_USB2_PHY_UTMI:
  228. portctrl |= PORTSCX_PTS_UTMI;
  229. break;
  230. case FSL_USB2_PHY_SERIAL:
  231. portctrl |= PORTSCX_PTS_FSLS;
  232. break;
  233. default:
  234. return -EINVAL;
  235. }
  236. fsl_writel(portctrl, &dr_regs->portsc1);
  237. /* Stop and reset the usb controller */
  238. tmp = fsl_readl(&dr_regs->usbcmd);
  239. tmp &= ~USB_CMD_RUN_STOP;
  240. fsl_writel(tmp, &dr_regs->usbcmd);
  241. tmp = fsl_readl(&dr_regs->usbcmd);
  242. tmp |= USB_CMD_CTRL_RESET;
  243. fsl_writel(tmp, &dr_regs->usbcmd);
  244. /* Wait for reset to complete */
  245. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  246. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  247. if (time_after(jiffies, timeout)) {
  248. ERR("udc reset timeout!\n");
  249. return -ETIMEDOUT;
  250. }
  251. cpu_relax();
  252. }
  253. /* Set the controller as device mode */
  254. tmp = fsl_readl(&dr_regs->usbmode);
  255. tmp &= ~USB_MODE_CTRL_MODE_MASK; /* clear mode bits */
  256. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  257. /* Disable Setup Lockout */
  258. tmp |= USB_MODE_SETUP_LOCK_OFF;
  259. if (udc->pdata->es)
  260. tmp |= USB_MODE_ES;
  261. fsl_writel(tmp, &dr_regs->usbmode);
  262. /* Clear the setup status */
  263. fsl_writel(0, &dr_regs->usbsts);
  264. tmp = udc->ep_qh_dma;
  265. tmp &= USB_EP_LIST_ADDRESS_MASK;
  266. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  267. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  268. udc->ep_qh, (int)tmp,
  269. fsl_readl(&dr_regs->endpointlistaddr));
  270. max_no_of_ep = (0x0000001F & fsl_readl(&dr_regs->dccparams));
  271. for (ep_num = 1; ep_num < max_no_of_ep; ep_num++) {
  272. tmp = fsl_readl(&dr_regs->endptctrl[ep_num]);
  273. tmp &= ~(EPCTRL_TX_TYPE | EPCTRL_RX_TYPE);
  274. tmp |= (EPCTRL_EP_TYPE_BULK << EPCTRL_TX_EP_TYPE_SHIFT)
  275. | (EPCTRL_EP_TYPE_BULK << EPCTRL_RX_EP_TYPE_SHIFT);
  276. fsl_writel(tmp, &dr_regs->endptctrl[ep_num]);
  277. }
  278. /* Config control enable i/o output, cpu endian register */
  279. #ifndef CONFIG_ARCH_MXC
  280. if (udc->pdata->have_sysif_regs) {
  281. ctrl = __raw_readl(&usb_sys_regs->control);
  282. ctrl |= USB_CTRL_IOENB;
  283. __raw_writel(ctrl, &usb_sys_regs->control);
  284. }
  285. #endif
  286. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  287. /* Turn on cache snooping hardware, since some PowerPC platforms
  288. * wholly rely on hardware to deal with cache coherent. */
  289. if (udc->pdata->have_sysif_regs) {
  290. /* Setup Snooping for all the 4GB space */
  291. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  292. __raw_writel(tmp, &usb_sys_regs->snoop1);
  293. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  294. __raw_writel(tmp, &usb_sys_regs->snoop2);
  295. }
  296. #endif
  297. return 0;
  298. }
  299. /* Enable DR irq and set controller to run state */
  300. static void dr_controller_run(struct fsl_udc *udc)
  301. {
  302. u32 temp;
  303. /* Enable DR irq reg */
  304. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  305. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  306. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  307. fsl_writel(temp, &dr_regs->usbintr);
  308. /* Clear stopped bit */
  309. udc->stopped = 0;
  310. /* Set the controller as device mode */
  311. temp = fsl_readl(&dr_regs->usbmode);
  312. temp |= USB_MODE_CTRL_MODE_DEVICE;
  313. fsl_writel(temp, &dr_regs->usbmode);
  314. /* Set controller to Run */
  315. temp = fsl_readl(&dr_regs->usbcmd);
  316. temp |= USB_CMD_RUN_STOP;
  317. fsl_writel(temp, &dr_regs->usbcmd);
  318. }
  319. static void dr_controller_stop(struct fsl_udc *udc)
  320. {
  321. unsigned int tmp;
  322. pr_debug("%s\n", __func__);
  323. /* if we're in OTG mode, and the Host is currently using the port,
  324. * stop now and don't rip the controller out from under the
  325. * ehci driver
  326. */
  327. if (udc->gadget.is_otg) {
  328. if (!(fsl_readl(&dr_regs->otgsc) & OTGSC_STS_USB_ID)) {
  329. pr_debug("udc: Leaving early\n");
  330. return;
  331. }
  332. }
  333. /* disable all INTR */
  334. fsl_writel(0, &dr_regs->usbintr);
  335. /* Set stopped bit for isr */
  336. udc->stopped = 1;
  337. /* disable IO output */
  338. /* usb_sys_regs->control = 0; */
  339. /* set controller to Stop */
  340. tmp = fsl_readl(&dr_regs->usbcmd);
  341. tmp &= ~USB_CMD_RUN_STOP;
  342. fsl_writel(tmp, &dr_regs->usbcmd);
  343. }
  344. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  345. unsigned char ep_type)
  346. {
  347. unsigned int tmp_epctrl = 0;
  348. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  349. if (dir) {
  350. if (ep_num)
  351. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  352. tmp_epctrl |= EPCTRL_TX_ENABLE;
  353. tmp_epctrl &= ~EPCTRL_TX_TYPE;
  354. tmp_epctrl |= ((unsigned int)(ep_type)
  355. << EPCTRL_TX_EP_TYPE_SHIFT);
  356. } else {
  357. if (ep_num)
  358. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  359. tmp_epctrl |= EPCTRL_RX_ENABLE;
  360. tmp_epctrl &= ~EPCTRL_RX_TYPE;
  361. tmp_epctrl |= ((unsigned int)(ep_type)
  362. << EPCTRL_RX_EP_TYPE_SHIFT);
  363. }
  364. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  365. }
  366. static void
  367. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  368. {
  369. u32 tmp_epctrl = 0;
  370. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  371. if (value) {
  372. /* set the stall bit */
  373. if (dir)
  374. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  375. else
  376. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  377. } else {
  378. /* clear the stall bit and reset data toggle */
  379. if (dir) {
  380. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  381. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  382. } else {
  383. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  384. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  385. }
  386. }
  387. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  388. }
  389. /* Get stall status of a specific ep
  390. Return: 0: not stalled; 1:stalled */
  391. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  392. {
  393. u32 epctrl;
  394. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  395. if (dir)
  396. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  397. else
  398. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  399. }
  400. /********************************************************************
  401. Internal Structure Build up functions
  402. ********************************************************************/
  403. /*------------------------------------------------------------------
  404. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  405. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  406. * @mult: Mult field
  407. ------------------------------------------------------------------*/
  408. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  409. unsigned char dir, unsigned char ep_type,
  410. unsigned int max_pkt_len,
  411. unsigned int zlt, unsigned char mult)
  412. {
  413. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  414. unsigned int tmp = 0;
  415. /* set the Endpoint Capabilites in QH */
  416. switch (ep_type) {
  417. case USB_ENDPOINT_XFER_CONTROL:
  418. /* Interrupt On Setup (IOS). for control ep */
  419. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  420. | EP_QUEUE_HEAD_IOS;
  421. break;
  422. case USB_ENDPOINT_XFER_ISOC:
  423. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  424. | (mult << EP_QUEUE_HEAD_MULT_POS);
  425. break;
  426. case USB_ENDPOINT_XFER_BULK:
  427. case USB_ENDPOINT_XFER_INT:
  428. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  429. break;
  430. default:
  431. VDBG("error ep type is %d", ep_type);
  432. return;
  433. }
  434. if (zlt)
  435. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  436. p_QH->max_pkt_length = cpu_to_hc32(tmp);
  437. p_QH->next_dtd_ptr = 1;
  438. p_QH->size_ioc_int_sts = 0;
  439. }
  440. /* Setup qh structure and ep register for ep0. */
  441. static void ep0_setup(struct fsl_udc *udc)
  442. {
  443. /* the intialization of an ep includes: fields in QH, Regs,
  444. * fsl_ep struct */
  445. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  446. USB_MAX_CTRL_PAYLOAD, 0, 0);
  447. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  448. USB_MAX_CTRL_PAYLOAD, 0, 0);
  449. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  450. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  451. return;
  452. }
  453. /***********************************************************************
  454. Endpoint Management Functions
  455. ***********************************************************************/
  456. /*-------------------------------------------------------------------------
  457. * when configurations are set, or when interface settings change
  458. * for example the do_set_interface() in gadget layer,
  459. * the driver will enable or disable the relevant endpoints
  460. * ep0 doesn't use this routine. It is always enabled.
  461. -------------------------------------------------------------------------*/
  462. static int fsl_ep_enable(struct usb_ep *_ep,
  463. const struct usb_endpoint_descriptor *desc)
  464. {
  465. struct fsl_udc *udc = NULL;
  466. struct fsl_ep *ep = NULL;
  467. unsigned short max = 0;
  468. unsigned char mult = 0, zlt;
  469. int retval = -EINVAL;
  470. unsigned long flags = 0;
  471. ep = container_of(_ep, struct fsl_ep, ep);
  472. /* catch various bogus parameters */
  473. if (!_ep || !desc || ep->desc
  474. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  475. return -EINVAL;
  476. udc = ep->udc;
  477. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  478. return -ESHUTDOWN;
  479. max = usb_endpoint_maxp(desc);
  480. /* Disable automatic zlp generation. Driver is responsible to indicate
  481. * explicitly through req->req.zero. This is needed to enable multi-td
  482. * request. */
  483. zlt = 1;
  484. /* Assume the max packet size from gadget is always correct */
  485. switch (desc->bmAttributes & 0x03) {
  486. case USB_ENDPOINT_XFER_CONTROL:
  487. case USB_ENDPOINT_XFER_BULK:
  488. case USB_ENDPOINT_XFER_INT:
  489. /* mult = 0. Execute N Transactions as demonstrated by
  490. * the USB variable length packet protocol where N is
  491. * computed using the Maximum Packet Length (dQH) and
  492. * the Total Bytes field (dTD) */
  493. mult = 0;
  494. break;
  495. case USB_ENDPOINT_XFER_ISOC:
  496. /* Calculate transactions needed for high bandwidth iso */
  497. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  498. max = max & 0x7ff; /* bit 0~10 */
  499. /* 3 transactions at most */
  500. if (mult > 3)
  501. goto en_done;
  502. break;
  503. default:
  504. goto en_done;
  505. }
  506. spin_lock_irqsave(&udc->lock, flags);
  507. ep->ep.maxpacket = max;
  508. ep->desc = desc;
  509. ep->stopped = 0;
  510. /* Controller related setup */
  511. /* Init EPx Queue Head (Ep Capabilites field in QH
  512. * according to max, zlt, mult) */
  513. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  514. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  515. ? USB_SEND : USB_RECV),
  516. (unsigned char) (desc->bmAttributes
  517. & USB_ENDPOINT_XFERTYPE_MASK),
  518. max, zlt, mult);
  519. /* Init endpoint ctrl register */
  520. dr_ep_setup((unsigned char) ep_index(ep),
  521. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  522. ? USB_SEND : USB_RECV),
  523. (unsigned char) (desc->bmAttributes
  524. & USB_ENDPOINT_XFERTYPE_MASK));
  525. spin_unlock_irqrestore(&udc->lock, flags);
  526. retval = 0;
  527. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  528. ep->desc->bEndpointAddress & 0x0f,
  529. (desc->bEndpointAddress & USB_DIR_IN)
  530. ? "in" : "out", max);
  531. en_done:
  532. return retval;
  533. }
  534. /*---------------------------------------------------------------------
  535. * @ep : the ep being unconfigured. May not be ep0
  536. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  537. *---------------------------------------------------------------------*/
  538. static int fsl_ep_disable(struct usb_ep *_ep)
  539. {
  540. struct fsl_udc *udc = NULL;
  541. struct fsl_ep *ep = NULL;
  542. unsigned long flags = 0;
  543. u32 epctrl;
  544. int ep_num;
  545. ep = container_of(_ep, struct fsl_ep, ep);
  546. if (!_ep || !ep->desc) {
  547. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  548. return -EINVAL;
  549. }
  550. /* disable ep on controller */
  551. ep_num = ep_index(ep);
  552. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  553. if (ep_is_in(ep)) {
  554. epctrl &= ~(EPCTRL_TX_ENABLE | EPCTRL_TX_TYPE);
  555. epctrl |= EPCTRL_EP_TYPE_BULK << EPCTRL_TX_EP_TYPE_SHIFT;
  556. } else {
  557. epctrl &= ~(EPCTRL_RX_ENABLE | EPCTRL_TX_TYPE);
  558. epctrl |= EPCTRL_EP_TYPE_BULK << EPCTRL_RX_EP_TYPE_SHIFT;
  559. }
  560. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  561. udc = (struct fsl_udc *)ep->udc;
  562. spin_lock_irqsave(&udc->lock, flags);
  563. /* nuke all pending requests (does flush) */
  564. nuke(ep, -ESHUTDOWN);
  565. ep->desc = NULL;
  566. ep->ep.desc = NULL;
  567. ep->stopped = 1;
  568. spin_unlock_irqrestore(&udc->lock, flags);
  569. VDBG("disabled %s OK", _ep->name);
  570. return 0;
  571. }
  572. /*---------------------------------------------------------------------
  573. * allocate a request object used by this endpoint
  574. * the main operation is to insert the req->queue to the eq->queue
  575. * Returns the request, or null if one could not be allocated
  576. *---------------------------------------------------------------------*/
  577. static struct usb_request *
  578. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  579. {
  580. struct fsl_req *req = NULL;
  581. req = kzalloc(sizeof *req, gfp_flags);
  582. if (!req)
  583. return NULL;
  584. req->req.dma = DMA_ADDR_INVALID;
  585. INIT_LIST_HEAD(&req->queue);
  586. return &req->req;
  587. }
  588. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  589. {
  590. struct fsl_req *req = NULL;
  591. req = container_of(_req, struct fsl_req, req);
  592. if (_req)
  593. kfree(req);
  594. }
  595. /* Actually add a dTD chain to an empty dQH and let go */
  596. static void fsl_prime_ep(struct fsl_ep *ep, struct ep_td_struct *td)
  597. {
  598. struct ep_queue_head *qh = get_qh_by_ep(ep);
  599. /* Write dQH next pointer and terminate bit to 0 */
  600. qh->next_dtd_ptr = cpu_to_hc32(td->td_dma
  601. & EP_QUEUE_HEAD_NEXT_POINTER_MASK);
  602. /* Clear active and halt bit */
  603. qh->size_ioc_int_sts &= cpu_to_hc32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  604. | EP_QUEUE_HEAD_STATUS_HALT));
  605. /* Ensure that updates to the QH will occur before priming. */
  606. wmb();
  607. /* Prime endpoint by writing correct bit to ENDPTPRIME */
  608. fsl_writel(ep_is_in(ep) ? (1 << (ep_index(ep) + 16))
  609. : (1 << (ep_index(ep))), &dr_regs->endpointprime);
  610. }
  611. /* Add dTD chain to the dQH of an EP */
  612. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  613. {
  614. u32 temp, bitmask, tmp_stat;
  615. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  616. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  617. bitmask = ep_is_in(ep)
  618. ? (1 << (ep_index(ep) + 16))
  619. : (1 << (ep_index(ep)));
  620. /* check if the pipe is empty */
  621. if (!(list_empty(&ep->queue))) {
  622. /* Add td to the end */
  623. struct fsl_req *lastreq;
  624. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  625. lastreq->tail->next_td_ptr =
  626. cpu_to_hc32(req->head->td_dma & DTD_ADDR_MASK);
  627. /* Read prime bit, if 1 goto done */
  628. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  629. return;
  630. do {
  631. /* Set ATDTW bit in USBCMD */
  632. temp = fsl_readl(&dr_regs->usbcmd);
  633. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  634. /* Read correct status bit */
  635. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  636. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  637. /* Write ATDTW bit to 0 */
  638. temp = fsl_readl(&dr_regs->usbcmd);
  639. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  640. if (tmp_stat)
  641. return;
  642. }
  643. fsl_prime_ep(ep, req->head);
  644. }
  645. /* Fill in the dTD structure
  646. * @req: request that the transfer belongs to
  647. * @length: return actually data length of the dTD
  648. * @dma: return dma address of the dTD
  649. * @is_last: return flag if it is the last dTD of the request
  650. * return: pointer to the built dTD */
  651. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  652. dma_addr_t *dma, int *is_last)
  653. {
  654. u32 swap_temp;
  655. struct ep_td_struct *dtd;
  656. /* how big will this transfer be? */
  657. *length = min(req->req.length - req->req.actual,
  658. (unsigned)EP_MAX_LENGTH_TRANSFER);
  659. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  660. if (dtd == NULL)
  661. return dtd;
  662. dtd->td_dma = *dma;
  663. /* Clear reserved field */
  664. swap_temp = hc32_to_cpu(dtd->size_ioc_sts);
  665. swap_temp &= ~DTD_RESERVED_FIELDS;
  666. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  667. /* Init all of buffer page pointers */
  668. swap_temp = (u32) (req->req.dma + req->req.actual);
  669. dtd->buff_ptr0 = cpu_to_hc32(swap_temp);
  670. dtd->buff_ptr1 = cpu_to_hc32(swap_temp + 0x1000);
  671. dtd->buff_ptr2 = cpu_to_hc32(swap_temp + 0x2000);
  672. dtd->buff_ptr3 = cpu_to_hc32(swap_temp + 0x3000);
  673. dtd->buff_ptr4 = cpu_to_hc32(swap_temp + 0x4000);
  674. req->req.actual += *length;
  675. /* zlp is needed if req->req.zero is set */
  676. if (req->req.zero) {
  677. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  678. *is_last = 1;
  679. else
  680. *is_last = 0;
  681. } else if (req->req.length == req->req.actual)
  682. *is_last = 1;
  683. else
  684. *is_last = 0;
  685. if ((*is_last) == 0)
  686. VDBG("multi-dtd request!");
  687. /* Fill in the transfer size; set active bit */
  688. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  689. /* Enable interrupt for the last dtd of a request */
  690. if (*is_last && !req->req.no_interrupt)
  691. swap_temp |= DTD_IOC;
  692. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  693. mb();
  694. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  695. return dtd;
  696. }
  697. /* Generate dtd chain for a request */
  698. static int fsl_req_to_dtd(struct fsl_req *req)
  699. {
  700. unsigned count;
  701. int is_last;
  702. int is_first =1;
  703. struct ep_td_struct *last_dtd = NULL, *dtd;
  704. dma_addr_t dma;
  705. do {
  706. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  707. if (dtd == NULL)
  708. return -ENOMEM;
  709. if (is_first) {
  710. is_first = 0;
  711. req->head = dtd;
  712. } else {
  713. last_dtd->next_td_ptr = cpu_to_hc32(dma);
  714. last_dtd->next_td_virt = dtd;
  715. }
  716. last_dtd = dtd;
  717. req->dtd_count++;
  718. } while (!is_last);
  719. dtd->next_td_ptr = cpu_to_hc32(DTD_NEXT_TERMINATE);
  720. req->tail = dtd;
  721. return 0;
  722. }
  723. /* queues (submits) an I/O request to an endpoint */
  724. static int
  725. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  726. {
  727. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  728. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  729. struct fsl_udc *udc;
  730. unsigned long flags;
  731. /* catch various bogus parameters */
  732. if (!_req || !req->req.complete || !req->req.buf
  733. || !list_empty(&req->queue)) {
  734. VDBG("%s, bad params", __func__);
  735. return -EINVAL;
  736. }
  737. if (unlikely(!_ep || !ep->desc)) {
  738. VDBG("%s, bad ep", __func__);
  739. return -EINVAL;
  740. }
  741. if (usb_endpoint_xfer_isoc(ep->desc)) {
  742. if (req->req.length > ep->ep.maxpacket)
  743. return -EMSGSIZE;
  744. }
  745. udc = ep->udc;
  746. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  747. return -ESHUTDOWN;
  748. req->ep = ep;
  749. /* map virtual address to hardware */
  750. if (req->req.dma == DMA_ADDR_INVALID) {
  751. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  752. req->req.buf,
  753. req->req.length, ep_is_in(ep)
  754. ? DMA_TO_DEVICE
  755. : DMA_FROM_DEVICE);
  756. req->mapped = 1;
  757. } else {
  758. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  759. req->req.dma, req->req.length,
  760. ep_is_in(ep)
  761. ? DMA_TO_DEVICE
  762. : DMA_FROM_DEVICE);
  763. req->mapped = 0;
  764. }
  765. req->req.status = -EINPROGRESS;
  766. req->req.actual = 0;
  767. req->dtd_count = 0;
  768. spin_lock_irqsave(&udc->lock, flags);
  769. /* build dtds and push them to device queue */
  770. if (!fsl_req_to_dtd(req)) {
  771. fsl_queue_td(ep, req);
  772. } else {
  773. spin_unlock_irqrestore(&udc->lock, flags);
  774. return -ENOMEM;
  775. }
  776. /* Update ep0 state */
  777. if ((ep_index(ep) == 0))
  778. udc->ep0_state = DATA_STATE_XMIT;
  779. /* irq handler advances the queue */
  780. if (req != NULL)
  781. list_add_tail(&req->queue, &ep->queue);
  782. spin_unlock_irqrestore(&udc->lock, flags);
  783. return 0;
  784. }
  785. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  786. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  787. {
  788. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  789. struct fsl_req *req;
  790. unsigned long flags;
  791. int ep_num, stopped, ret = 0;
  792. u32 epctrl;
  793. if (!_ep || !_req)
  794. return -EINVAL;
  795. spin_lock_irqsave(&ep->udc->lock, flags);
  796. stopped = ep->stopped;
  797. /* Stop the ep before we deal with the queue */
  798. ep->stopped = 1;
  799. ep_num = ep_index(ep);
  800. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  801. if (ep_is_in(ep))
  802. epctrl &= ~EPCTRL_TX_ENABLE;
  803. else
  804. epctrl &= ~EPCTRL_RX_ENABLE;
  805. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  806. /* make sure it's actually queued on this endpoint */
  807. list_for_each_entry(req, &ep->queue, queue) {
  808. if (&req->req == _req)
  809. break;
  810. }
  811. if (&req->req != _req) {
  812. ret = -EINVAL;
  813. goto out;
  814. }
  815. /* The request is in progress, or completed but not dequeued */
  816. if (ep->queue.next == &req->queue) {
  817. _req->status = -ECONNRESET;
  818. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  819. /* The request isn't the last request in this ep queue */
  820. if (req->queue.next != &ep->queue) {
  821. struct fsl_req *next_req;
  822. next_req = list_entry(req->queue.next, struct fsl_req,
  823. queue);
  824. /* prime with dTD of next request */
  825. fsl_prime_ep(ep, next_req->head);
  826. }
  827. /* The request hasn't been processed, patch up the TD chain */
  828. } else {
  829. struct fsl_req *prev_req;
  830. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  831. prev_req->tail->next_td_ptr = req->tail->next_td_ptr;
  832. }
  833. done(ep, req, -ECONNRESET);
  834. /* Enable EP */
  835. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  836. if (ep_is_in(ep))
  837. epctrl |= EPCTRL_TX_ENABLE;
  838. else
  839. epctrl |= EPCTRL_RX_ENABLE;
  840. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  841. ep->stopped = stopped;
  842. spin_unlock_irqrestore(&ep->udc->lock, flags);
  843. return ret;
  844. }
  845. /*-------------------------------------------------------------------------*/
  846. /*-----------------------------------------------------------------
  847. * modify the endpoint halt feature
  848. * @ep: the non-isochronous endpoint being stalled
  849. * @value: 1--set halt 0--clear halt
  850. * Returns zero, or a negative error code.
  851. *----------------------------------------------------------------*/
  852. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  853. {
  854. struct fsl_ep *ep = NULL;
  855. unsigned long flags = 0;
  856. int status = -EOPNOTSUPP; /* operation not supported */
  857. unsigned char ep_dir = 0, ep_num = 0;
  858. struct fsl_udc *udc = NULL;
  859. ep = container_of(_ep, struct fsl_ep, ep);
  860. udc = ep->udc;
  861. if (!_ep || !ep->desc) {
  862. status = -EINVAL;
  863. goto out;
  864. }
  865. if (usb_endpoint_xfer_isoc(ep->desc)) {
  866. status = -EOPNOTSUPP;
  867. goto out;
  868. }
  869. /* Attempt to halt IN ep will fail if any transfer requests
  870. * are still queue */
  871. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  872. status = -EAGAIN;
  873. goto out;
  874. }
  875. status = 0;
  876. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  877. ep_num = (unsigned char)(ep_index(ep));
  878. spin_lock_irqsave(&ep->udc->lock, flags);
  879. dr_ep_change_stall(ep_num, ep_dir, value);
  880. spin_unlock_irqrestore(&ep->udc->lock, flags);
  881. if (ep_index(ep) == 0) {
  882. udc->ep0_state = WAIT_FOR_SETUP;
  883. udc->ep0_dir = 0;
  884. }
  885. out:
  886. VDBG(" %s %s halt stat %d", ep->ep.name,
  887. value ? "set" : "clear", status);
  888. return status;
  889. }
  890. static int fsl_ep_fifo_status(struct usb_ep *_ep)
  891. {
  892. struct fsl_ep *ep;
  893. struct fsl_udc *udc;
  894. int size = 0;
  895. u32 bitmask;
  896. struct ep_queue_head *qh;
  897. ep = container_of(_ep, struct fsl_ep, ep);
  898. if (!_ep || (!ep->desc && ep_index(ep) != 0))
  899. return -ENODEV;
  900. udc = (struct fsl_udc *)ep->udc;
  901. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  902. return -ESHUTDOWN;
  903. qh = get_qh_by_ep(ep);
  904. bitmask = (ep_is_in(ep)) ? (1 << (ep_index(ep) + 16)) :
  905. (1 << (ep_index(ep)));
  906. if (fsl_readl(&dr_regs->endptstatus) & bitmask)
  907. size = (qh->size_ioc_int_sts & DTD_PACKET_SIZE)
  908. >> DTD_LENGTH_BIT_POS;
  909. pr_debug("%s %u\n", __func__, size);
  910. return size;
  911. }
  912. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  913. {
  914. struct fsl_ep *ep;
  915. int ep_num, ep_dir;
  916. u32 bits;
  917. unsigned long timeout;
  918. #define FSL_UDC_FLUSH_TIMEOUT 1000
  919. if (!_ep) {
  920. return;
  921. } else {
  922. ep = container_of(_ep, struct fsl_ep, ep);
  923. if (!ep->desc)
  924. return;
  925. }
  926. ep_num = ep_index(ep);
  927. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  928. if (ep_num == 0)
  929. bits = (1 << 16) | 1;
  930. else if (ep_dir == USB_SEND)
  931. bits = 1 << (16 + ep_num);
  932. else
  933. bits = 1 << ep_num;
  934. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  935. do {
  936. fsl_writel(bits, &dr_regs->endptflush);
  937. /* Wait until flush complete */
  938. while (fsl_readl(&dr_regs->endptflush)) {
  939. if (time_after(jiffies, timeout)) {
  940. ERR("ep flush timeout\n");
  941. return;
  942. }
  943. cpu_relax();
  944. }
  945. /* See if we need to flush again */
  946. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  947. }
  948. static struct usb_ep_ops fsl_ep_ops = {
  949. .enable = fsl_ep_enable,
  950. .disable = fsl_ep_disable,
  951. .alloc_request = fsl_alloc_request,
  952. .free_request = fsl_free_request,
  953. .queue = fsl_ep_queue,
  954. .dequeue = fsl_ep_dequeue,
  955. .set_halt = fsl_ep_set_halt,
  956. .fifo_status = fsl_ep_fifo_status,
  957. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  958. };
  959. /*-------------------------------------------------------------------------
  960. Gadget Driver Layer Operations
  961. -------------------------------------------------------------------------*/
  962. /*----------------------------------------------------------------------
  963. * Get the current frame number (from DR frame_index Reg )
  964. *----------------------------------------------------------------------*/
  965. static int fsl_get_frame(struct usb_gadget *gadget)
  966. {
  967. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  968. }
  969. /*-----------------------------------------------------------------------
  970. * Tries to wake up the host connected to this gadget
  971. -----------------------------------------------------------------------*/
  972. static int fsl_wakeup(struct usb_gadget *gadget)
  973. {
  974. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  975. u32 portsc;
  976. /* Remote wakeup feature not enabled by host */
  977. if (!udc->remote_wakeup)
  978. return -ENOTSUPP;
  979. portsc = fsl_readl(&dr_regs->portsc1);
  980. /* not suspended? */
  981. if (!(portsc & PORTSCX_PORT_SUSPEND))
  982. return 0;
  983. /* trigger force resume */
  984. portsc |= PORTSCX_PORT_FORCE_RESUME;
  985. fsl_writel(portsc, &dr_regs->portsc1);
  986. return 0;
  987. }
  988. static int can_pullup(struct fsl_udc *udc)
  989. {
  990. return udc->driver && udc->softconnect && udc->vbus_active;
  991. }
  992. /* Notify controller that VBUS is powered, Called by whatever
  993. detects VBUS sessions */
  994. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  995. {
  996. struct fsl_udc *udc;
  997. unsigned long flags;
  998. udc = container_of(gadget, struct fsl_udc, gadget);
  999. spin_lock_irqsave(&udc->lock, flags);
  1000. VDBG("VBUS %s", is_active ? "on" : "off");
  1001. udc->vbus_active = (is_active != 0);
  1002. if (can_pullup(udc))
  1003. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  1004. &dr_regs->usbcmd);
  1005. else
  1006. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  1007. &dr_regs->usbcmd);
  1008. spin_unlock_irqrestore(&udc->lock, flags);
  1009. return 0;
  1010. }
  1011. /* constrain controller's VBUS power usage
  1012. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1013. * reporting how much power the device may consume. For example, this
  1014. * could affect how quickly batteries are recharged.
  1015. *
  1016. * Returns zero on success, else negative errno.
  1017. */
  1018. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1019. {
  1020. struct fsl_udc *udc;
  1021. udc = container_of(gadget, struct fsl_udc, gadget);
  1022. if (udc->transceiver)
  1023. return otg_set_power(udc->transceiver, mA);
  1024. return -ENOTSUPP;
  1025. }
  1026. /* Change Data+ pullup status
  1027. * this func is used by usb_gadget_connect/disconnet
  1028. */
  1029. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  1030. {
  1031. struct fsl_udc *udc;
  1032. udc = container_of(gadget, struct fsl_udc, gadget);
  1033. udc->softconnect = (is_on != 0);
  1034. if (can_pullup(udc))
  1035. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  1036. &dr_regs->usbcmd);
  1037. else
  1038. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  1039. &dr_regs->usbcmd);
  1040. return 0;
  1041. }
  1042. static int fsl_start(struct usb_gadget_driver *driver,
  1043. int (*bind)(struct usb_gadget *));
  1044. static int fsl_stop(struct usb_gadget_driver *driver);
  1045. /* defined in gadget.h */
  1046. static struct usb_gadget_ops fsl_gadget_ops = {
  1047. .get_frame = fsl_get_frame,
  1048. .wakeup = fsl_wakeup,
  1049. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  1050. .vbus_session = fsl_vbus_session,
  1051. .vbus_draw = fsl_vbus_draw,
  1052. .pullup = fsl_pullup,
  1053. .start = fsl_start,
  1054. .stop = fsl_stop,
  1055. };
  1056. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  1057. on new transaction */
  1058. static void ep0stall(struct fsl_udc *udc)
  1059. {
  1060. u32 tmp;
  1061. /* must set tx and rx to stall at the same time */
  1062. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  1063. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  1064. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  1065. udc->ep0_state = WAIT_FOR_SETUP;
  1066. udc->ep0_dir = 0;
  1067. }
  1068. /* Prime a status phase for ep0 */
  1069. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  1070. {
  1071. struct fsl_req *req = udc->status_req;
  1072. struct fsl_ep *ep;
  1073. if (direction == EP_DIR_IN)
  1074. udc->ep0_dir = USB_DIR_IN;
  1075. else
  1076. udc->ep0_dir = USB_DIR_OUT;
  1077. ep = &udc->eps[0];
  1078. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1079. req->ep = ep;
  1080. req->req.length = 0;
  1081. req->req.status = -EINPROGRESS;
  1082. req->req.actual = 0;
  1083. req->req.complete = NULL;
  1084. req->dtd_count = 0;
  1085. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  1086. req->req.buf, req->req.length,
  1087. ep_is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1088. req->mapped = 1;
  1089. if (fsl_req_to_dtd(req) == 0)
  1090. fsl_queue_td(ep, req);
  1091. else
  1092. return -ENOMEM;
  1093. list_add_tail(&req->queue, &ep->queue);
  1094. return 0;
  1095. }
  1096. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  1097. {
  1098. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  1099. if (ep->name)
  1100. nuke(ep, -ESHUTDOWN);
  1101. }
  1102. /*
  1103. * ch9 Set address
  1104. */
  1105. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  1106. {
  1107. /* Save the new address to device struct */
  1108. udc->device_address = (u8) value;
  1109. /* Update usb state */
  1110. udc->usb_state = USB_STATE_ADDRESS;
  1111. /* Status phase */
  1112. if (ep0_prime_status(udc, EP_DIR_IN))
  1113. ep0stall(udc);
  1114. }
  1115. /*
  1116. * ch9 Get status
  1117. */
  1118. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1119. u16 index, u16 length)
  1120. {
  1121. u16 tmp = 0; /* Status, cpu endian */
  1122. struct fsl_req *req;
  1123. struct fsl_ep *ep;
  1124. ep = &udc->eps[0];
  1125. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1126. /* Get device status */
  1127. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1128. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1129. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1130. /* Get interface status */
  1131. /* We don't have interface information in udc driver */
  1132. tmp = 0;
  1133. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1134. /* Get endpoint status */
  1135. struct fsl_ep *target_ep;
  1136. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1137. /* stall if endpoint doesn't exist */
  1138. if (!target_ep->desc)
  1139. goto stall;
  1140. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1141. << USB_ENDPOINT_HALT;
  1142. }
  1143. udc->ep0_dir = USB_DIR_IN;
  1144. /* Borrow the per device status_req */
  1145. req = udc->status_req;
  1146. /* Fill in the reqest structure */
  1147. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1148. req->ep = ep;
  1149. req->req.length = 2;
  1150. req->req.status = -EINPROGRESS;
  1151. req->req.actual = 0;
  1152. req->req.complete = NULL;
  1153. req->dtd_count = 0;
  1154. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  1155. req->req.buf, req->req.length,
  1156. ep_is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1157. req->mapped = 1;
  1158. /* prime the data phase */
  1159. if ((fsl_req_to_dtd(req) == 0))
  1160. fsl_queue_td(ep, req);
  1161. else /* no mem */
  1162. goto stall;
  1163. list_add_tail(&req->queue, &ep->queue);
  1164. udc->ep0_state = DATA_STATE_XMIT;
  1165. return;
  1166. stall:
  1167. ep0stall(udc);
  1168. }
  1169. static void setup_received_irq(struct fsl_udc *udc,
  1170. struct usb_ctrlrequest *setup)
  1171. {
  1172. u16 wValue = le16_to_cpu(setup->wValue);
  1173. u16 wIndex = le16_to_cpu(setup->wIndex);
  1174. u16 wLength = le16_to_cpu(setup->wLength);
  1175. udc_reset_ep_queue(udc, 0);
  1176. /* We process some stardard setup requests here */
  1177. switch (setup->bRequest) {
  1178. case USB_REQ_GET_STATUS:
  1179. /* Data+Status phase from udc */
  1180. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1181. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1182. break;
  1183. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1184. return;
  1185. case USB_REQ_SET_ADDRESS:
  1186. /* Status phase from udc */
  1187. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1188. | USB_RECIP_DEVICE))
  1189. break;
  1190. ch9setaddress(udc, wValue, wIndex, wLength);
  1191. return;
  1192. case USB_REQ_CLEAR_FEATURE:
  1193. case USB_REQ_SET_FEATURE:
  1194. /* Status phase from udc */
  1195. {
  1196. int rc = -EOPNOTSUPP;
  1197. u16 ptc = 0;
  1198. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1199. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1200. int pipe = get_pipe_by_windex(wIndex);
  1201. struct fsl_ep *ep;
  1202. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1203. break;
  1204. ep = get_ep_by_pipe(udc, pipe);
  1205. spin_unlock(&udc->lock);
  1206. rc = fsl_ep_set_halt(&ep->ep,
  1207. (setup->bRequest == USB_REQ_SET_FEATURE)
  1208. ? 1 : 0);
  1209. spin_lock(&udc->lock);
  1210. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1211. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1212. | USB_TYPE_STANDARD)) {
  1213. /* Note: The driver has not include OTG support yet.
  1214. * This will be set when OTG support is added */
  1215. if (wValue == USB_DEVICE_TEST_MODE)
  1216. ptc = wIndex >> 8;
  1217. else if (gadget_is_otg(&udc->gadget)) {
  1218. if (setup->bRequest ==
  1219. USB_DEVICE_B_HNP_ENABLE)
  1220. udc->gadget.b_hnp_enable = 1;
  1221. else if (setup->bRequest ==
  1222. USB_DEVICE_A_HNP_SUPPORT)
  1223. udc->gadget.a_hnp_support = 1;
  1224. else if (setup->bRequest ==
  1225. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1226. udc->gadget.a_alt_hnp_support = 1;
  1227. }
  1228. rc = 0;
  1229. } else
  1230. break;
  1231. if (rc == 0) {
  1232. if (ep0_prime_status(udc, EP_DIR_IN))
  1233. ep0stall(udc);
  1234. }
  1235. if (ptc) {
  1236. u32 tmp;
  1237. mdelay(10);
  1238. tmp = fsl_readl(&dr_regs->portsc1) | (ptc << 16);
  1239. fsl_writel(tmp, &dr_regs->portsc1);
  1240. printk(KERN_INFO "udc: switch to test mode %d.\n", ptc);
  1241. }
  1242. return;
  1243. }
  1244. default:
  1245. break;
  1246. }
  1247. /* Requests handled by gadget */
  1248. if (wLength) {
  1249. /* Data phase from gadget, status phase from udc */
  1250. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1251. ? USB_DIR_IN : USB_DIR_OUT;
  1252. spin_unlock(&udc->lock);
  1253. if (udc->driver->setup(&udc->gadget,
  1254. &udc->local_setup_buff) < 0)
  1255. ep0stall(udc);
  1256. spin_lock(&udc->lock);
  1257. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1258. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1259. } else {
  1260. /* No data phase, IN status from gadget */
  1261. udc->ep0_dir = USB_DIR_IN;
  1262. spin_unlock(&udc->lock);
  1263. if (udc->driver->setup(&udc->gadget,
  1264. &udc->local_setup_buff) < 0)
  1265. ep0stall(udc);
  1266. spin_lock(&udc->lock);
  1267. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1268. }
  1269. }
  1270. /* Process request for Data or Status phase of ep0
  1271. * prime status phase if needed */
  1272. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1273. struct fsl_req *req)
  1274. {
  1275. if (udc->usb_state == USB_STATE_ADDRESS) {
  1276. /* Set the new address */
  1277. u32 new_address = (u32) udc->device_address;
  1278. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1279. &dr_regs->deviceaddr);
  1280. }
  1281. done(ep0, req, 0);
  1282. switch (udc->ep0_state) {
  1283. case DATA_STATE_XMIT:
  1284. /* receive status phase */
  1285. if (ep0_prime_status(udc, EP_DIR_OUT))
  1286. ep0stall(udc);
  1287. break;
  1288. case DATA_STATE_RECV:
  1289. /* send status phase */
  1290. if (ep0_prime_status(udc, EP_DIR_IN))
  1291. ep0stall(udc);
  1292. break;
  1293. case WAIT_FOR_OUT_STATUS:
  1294. udc->ep0_state = WAIT_FOR_SETUP;
  1295. break;
  1296. case WAIT_FOR_SETUP:
  1297. ERR("Unexpect ep0 packets\n");
  1298. break;
  1299. default:
  1300. ep0stall(udc);
  1301. break;
  1302. }
  1303. }
  1304. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1305. * being corrupted by another incoming setup packet */
  1306. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1307. {
  1308. u32 temp;
  1309. struct ep_queue_head *qh;
  1310. struct fsl_usb2_platform_data *pdata = udc->pdata;
  1311. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1312. /* Clear bit in ENDPTSETUPSTAT */
  1313. temp = fsl_readl(&dr_regs->endptsetupstat);
  1314. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1315. /* while a hazard exists when setup package arrives */
  1316. do {
  1317. /* Set Setup Tripwire */
  1318. temp = fsl_readl(&dr_regs->usbcmd);
  1319. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1320. /* Copy the setup packet to local buffer */
  1321. if (pdata->le_setup_buf) {
  1322. u32 *p = (u32 *)buffer_ptr;
  1323. u32 *s = (u32 *)qh->setup_buffer;
  1324. /* Convert little endian setup buffer to CPU endian */
  1325. *p++ = le32_to_cpu(*s++);
  1326. *p = le32_to_cpu(*s);
  1327. } else {
  1328. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1329. }
  1330. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1331. /* Clear Setup Tripwire */
  1332. temp = fsl_readl(&dr_regs->usbcmd);
  1333. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1334. }
  1335. /* process-ep_req(): free the completed Tds for this req */
  1336. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1337. struct fsl_req *curr_req)
  1338. {
  1339. struct ep_td_struct *curr_td;
  1340. int td_complete, actual, remaining_length, j, tmp;
  1341. int status = 0;
  1342. int errors = 0;
  1343. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1344. int direction = pipe % 2;
  1345. curr_td = curr_req->head;
  1346. td_complete = 0;
  1347. actual = curr_req->req.length;
  1348. for (j = 0; j < curr_req->dtd_count; j++) {
  1349. remaining_length = (hc32_to_cpu(curr_td->size_ioc_sts)
  1350. & DTD_PACKET_SIZE)
  1351. >> DTD_LENGTH_BIT_POS;
  1352. actual -= remaining_length;
  1353. errors = hc32_to_cpu(curr_td->size_ioc_sts);
  1354. if (errors & DTD_ERROR_MASK) {
  1355. if (errors & DTD_STATUS_HALTED) {
  1356. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1357. /* Clear the errors and Halt condition */
  1358. tmp = hc32_to_cpu(curr_qh->size_ioc_int_sts);
  1359. tmp &= ~errors;
  1360. curr_qh->size_ioc_int_sts = cpu_to_hc32(tmp);
  1361. status = -EPIPE;
  1362. /* FIXME: continue with next queued TD? */
  1363. break;
  1364. }
  1365. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1366. VDBG("Transfer overflow");
  1367. status = -EPROTO;
  1368. break;
  1369. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1370. VDBG("ISO error");
  1371. status = -EILSEQ;
  1372. break;
  1373. } else
  1374. ERR("Unknown error has occurred (0x%x)!\n",
  1375. errors);
  1376. } else if (hc32_to_cpu(curr_td->size_ioc_sts)
  1377. & DTD_STATUS_ACTIVE) {
  1378. VDBG("Request not complete");
  1379. status = REQ_UNCOMPLETE;
  1380. return status;
  1381. } else if (remaining_length) {
  1382. if (direction) {
  1383. VDBG("Transmit dTD remaining length not zero");
  1384. status = -EPROTO;
  1385. break;
  1386. } else {
  1387. td_complete++;
  1388. break;
  1389. }
  1390. } else {
  1391. td_complete++;
  1392. VDBG("dTD transmitted successful");
  1393. }
  1394. if (j != curr_req->dtd_count - 1)
  1395. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1396. }
  1397. if (status)
  1398. return status;
  1399. curr_req->req.actual = actual;
  1400. return 0;
  1401. }
  1402. /* Process a DTD completion interrupt */
  1403. static void dtd_complete_irq(struct fsl_udc *udc)
  1404. {
  1405. u32 bit_pos;
  1406. int i, ep_num, direction, bit_mask, status;
  1407. struct fsl_ep *curr_ep;
  1408. struct fsl_req *curr_req, *temp_req;
  1409. /* Clear the bits in the register */
  1410. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1411. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1412. if (!bit_pos)
  1413. return;
  1414. for (i = 0; i < udc->max_ep * 2; i++) {
  1415. ep_num = i >> 1;
  1416. direction = i % 2;
  1417. bit_mask = 1 << (ep_num + 16 * direction);
  1418. if (!(bit_pos & bit_mask))
  1419. continue;
  1420. curr_ep = get_ep_by_pipe(udc, i);
  1421. /* If the ep is configured */
  1422. if (curr_ep->name == NULL) {
  1423. WARNING("Invalid EP?");
  1424. continue;
  1425. }
  1426. /* process the req queue until an uncomplete request */
  1427. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1428. queue) {
  1429. status = process_ep_req(udc, i, curr_req);
  1430. VDBG("status of process_ep_req= %d, ep = %d",
  1431. status, ep_num);
  1432. if (status == REQ_UNCOMPLETE)
  1433. break;
  1434. /* write back status to req */
  1435. curr_req->req.status = status;
  1436. if (ep_num == 0) {
  1437. ep0_req_complete(udc, curr_ep, curr_req);
  1438. break;
  1439. } else
  1440. done(curr_ep, curr_req, status);
  1441. }
  1442. }
  1443. }
  1444. static inline enum usb_device_speed portscx_device_speed(u32 reg)
  1445. {
  1446. switch (reg & PORTSCX_PORT_SPEED_MASK) {
  1447. case PORTSCX_PORT_SPEED_HIGH:
  1448. return USB_SPEED_HIGH;
  1449. case PORTSCX_PORT_SPEED_FULL:
  1450. return USB_SPEED_FULL;
  1451. case PORTSCX_PORT_SPEED_LOW:
  1452. return USB_SPEED_LOW;
  1453. default:
  1454. return USB_SPEED_UNKNOWN;
  1455. }
  1456. }
  1457. /* Process a port change interrupt */
  1458. static void port_change_irq(struct fsl_udc *udc)
  1459. {
  1460. if (udc->bus_reset)
  1461. udc->bus_reset = 0;
  1462. /* Bus resetting is finished */
  1463. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET))
  1464. /* Get the speed */
  1465. udc->gadget.speed =
  1466. portscx_device_speed(fsl_readl(&dr_regs->portsc1));
  1467. /* Update USB state */
  1468. if (!udc->resume_state)
  1469. udc->usb_state = USB_STATE_DEFAULT;
  1470. }
  1471. /* Process suspend interrupt */
  1472. static void suspend_irq(struct fsl_udc *udc)
  1473. {
  1474. udc->resume_state = udc->usb_state;
  1475. udc->usb_state = USB_STATE_SUSPENDED;
  1476. /* report suspend to the driver, serial.c does not support this */
  1477. if (udc->driver->suspend)
  1478. udc->driver->suspend(&udc->gadget);
  1479. }
  1480. static void bus_resume(struct fsl_udc *udc)
  1481. {
  1482. udc->usb_state = udc->resume_state;
  1483. udc->resume_state = 0;
  1484. /* report resume to the driver, serial.c does not support this */
  1485. if (udc->driver->resume)
  1486. udc->driver->resume(&udc->gadget);
  1487. }
  1488. /* Clear up all ep queues */
  1489. static int reset_queues(struct fsl_udc *udc)
  1490. {
  1491. u8 pipe;
  1492. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1493. udc_reset_ep_queue(udc, pipe);
  1494. /* report disconnect; the driver is already quiesced */
  1495. spin_unlock(&udc->lock);
  1496. udc->driver->disconnect(&udc->gadget);
  1497. spin_lock(&udc->lock);
  1498. return 0;
  1499. }
  1500. /* Process reset interrupt */
  1501. static void reset_irq(struct fsl_udc *udc)
  1502. {
  1503. u32 temp;
  1504. unsigned long timeout;
  1505. /* Clear the device address */
  1506. temp = fsl_readl(&dr_regs->deviceaddr);
  1507. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1508. udc->device_address = 0;
  1509. /* Clear usb state */
  1510. udc->resume_state = 0;
  1511. udc->ep0_dir = 0;
  1512. udc->ep0_state = WAIT_FOR_SETUP;
  1513. udc->remote_wakeup = 0; /* default to 0 on reset */
  1514. udc->gadget.b_hnp_enable = 0;
  1515. udc->gadget.a_hnp_support = 0;
  1516. udc->gadget.a_alt_hnp_support = 0;
  1517. /* Clear all the setup token semaphores */
  1518. temp = fsl_readl(&dr_regs->endptsetupstat);
  1519. fsl_writel(temp, &dr_regs->endptsetupstat);
  1520. /* Clear all the endpoint complete status bits */
  1521. temp = fsl_readl(&dr_regs->endptcomplete);
  1522. fsl_writel(temp, &dr_regs->endptcomplete);
  1523. timeout = jiffies + 100;
  1524. while (fsl_readl(&dr_regs->endpointprime)) {
  1525. /* Wait until all endptprime bits cleared */
  1526. if (time_after(jiffies, timeout)) {
  1527. ERR("Timeout for reset\n");
  1528. break;
  1529. }
  1530. cpu_relax();
  1531. }
  1532. /* Write 1s to the flush register */
  1533. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1534. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1535. VDBG("Bus reset");
  1536. /* Bus is reseting */
  1537. udc->bus_reset = 1;
  1538. /* Reset all the queues, include XD, dTD, EP queue
  1539. * head and TR Queue */
  1540. reset_queues(udc);
  1541. udc->usb_state = USB_STATE_DEFAULT;
  1542. } else {
  1543. VDBG("Controller reset");
  1544. /* initialize usb hw reg except for regs for EP, not
  1545. * touch usbintr reg */
  1546. dr_controller_setup(udc);
  1547. /* Reset all internal used Queues */
  1548. reset_queues(udc);
  1549. ep0_setup(udc);
  1550. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1551. dr_controller_run(udc);
  1552. udc->usb_state = USB_STATE_ATTACHED;
  1553. }
  1554. }
  1555. /*
  1556. * USB device controller interrupt handler
  1557. */
  1558. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1559. {
  1560. struct fsl_udc *udc = _udc;
  1561. u32 irq_src;
  1562. irqreturn_t status = IRQ_NONE;
  1563. unsigned long flags;
  1564. /* Disable ISR for OTG host mode */
  1565. if (udc->stopped)
  1566. return IRQ_NONE;
  1567. spin_lock_irqsave(&udc->lock, flags);
  1568. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1569. /* Clear notification bits */
  1570. fsl_writel(irq_src, &dr_regs->usbsts);
  1571. /* VDBG("irq_src [0x%8x]", irq_src); */
  1572. /* Need to resume? */
  1573. if (udc->usb_state == USB_STATE_SUSPENDED)
  1574. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1575. bus_resume(udc);
  1576. /* USB Interrupt */
  1577. if (irq_src & USB_STS_INT) {
  1578. VDBG("Packet int");
  1579. /* Setup package, we only support ep0 as control ep */
  1580. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1581. tripwire_handler(udc, 0,
  1582. (u8 *) (&udc->local_setup_buff));
  1583. setup_received_irq(udc, &udc->local_setup_buff);
  1584. status = IRQ_HANDLED;
  1585. }
  1586. /* completion of dtd */
  1587. if (fsl_readl(&dr_regs->endptcomplete)) {
  1588. dtd_complete_irq(udc);
  1589. status = IRQ_HANDLED;
  1590. }
  1591. }
  1592. /* SOF (for ISO transfer) */
  1593. if (irq_src & USB_STS_SOF) {
  1594. status = IRQ_HANDLED;
  1595. }
  1596. /* Port Change */
  1597. if (irq_src & USB_STS_PORT_CHANGE) {
  1598. port_change_irq(udc);
  1599. status = IRQ_HANDLED;
  1600. }
  1601. /* Reset Received */
  1602. if (irq_src & USB_STS_RESET) {
  1603. VDBG("reset int");
  1604. reset_irq(udc);
  1605. status = IRQ_HANDLED;
  1606. }
  1607. /* Sleep Enable (Suspend) */
  1608. if (irq_src & USB_STS_SUSPEND) {
  1609. suspend_irq(udc);
  1610. status = IRQ_HANDLED;
  1611. }
  1612. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1613. VDBG("Error IRQ %x", irq_src);
  1614. }
  1615. spin_unlock_irqrestore(&udc->lock, flags);
  1616. return status;
  1617. }
  1618. /*----------------------------------------------------------------*
  1619. * Hook to gadget drivers
  1620. * Called by initialization code of gadget drivers
  1621. *----------------------------------------------------------------*/
  1622. static int fsl_start(struct usb_gadget_driver *driver,
  1623. int (*bind)(struct usb_gadget *))
  1624. {
  1625. int retval = -ENODEV;
  1626. unsigned long flags = 0;
  1627. if (!udc_controller)
  1628. return -ENODEV;
  1629. if (!driver || driver->max_speed < USB_SPEED_FULL
  1630. || !bind || !driver->disconnect || !driver->setup)
  1631. return -EINVAL;
  1632. if (udc_controller->driver)
  1633. return -EBUSY;
  1634. /* lock is needed but whether should use this lock or another */
  1635. spin_lock_irqsave(&udc_controller->lock, flags);
  1636. driver->driver.bus = NULL;
  1637. /* hook up the driver */
  1638. udc_controller->driver = driver;
  1639. udc_controller->gadget.dev.driver = &driver->driver;
  1640. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1641. /* bind udc driver to gadget driver */
  1642. retval = bind(&udc_controller->gadget);
  1643. if (retval) {
  1644. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1645. udc_controller->gadget.dev.driver = NULL;
  1646. udc_controller->driver = NULL;
  1647. goto out;
  1648. }
  1649. if (udc_controller->transceiver) {
  1650. /* Suspend the controller until OTG enable it */
  1651. udc_controller->stopped = 1;
  1652. printk(KERN_INFO "Suspend udc for OTG auto detect\n");
  1653. /* connect to bus through transceiver */
  1654. if (udc_controller->transceiver) {
  1655. retval = otg_set_peripheral(udc_controller->transceiver,
  1656. &udc_controller->gadget);
  1657. if (retval < 0) {
  1658. ERR("can't bind to transceiver\n");
  1659. driver->unbind(&udc_controller->gadget);
  1660. udc_controller->gadget.dev.driver = 0;
  1661. udc_controller->driver = 0;
  1662. return retval;
  1663. }
  1664. }
  1665. } else {
  1666. /* Enable DR IRQ reg and set USBCMD reg Run bit */
  1667. dr_controller_run(udc_controller);
  1668. udc_controller->usb_state = USB_STATE_ATTACHED;
  1669. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1670. udc_controller->ep0_dir = 0;
  1671. }
  1672. printk(KERN_INFO "%s: bind to driver %s\n",
  1673. udc_controller->gadget.name, driver->driver.name);
  1674. out:
  1675. if (retval)
  1676. printk(KERN_WARNING "gadget driver register failed %d\n",
  1677. retval);
  1678. return retval;
  1679. }
  1680. /* Disconnect from gadget driver */
  1681. static int fsl_stop(struct usb_gadget_driver *driver)
  1682. {
  1683. struct fsl_ep *loop_ep;
  1684. unsigned long flags;
  1685. if (!udc_controller)
  1686. return -ENODEV;
  1687. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1688. return -EINVAL;
  1689. if (udc_controller->transceiver)
  1690. otg_set_peripheral(udc_controller->transceiver, NULL);
  1691. /* stop DR, disable intr */
  1692. dr_controller_stop(udc_controller);
  1693. /* in fact, no needed */
  1694. udc_controller->usb_state = USB_STATE_ATTACHED;
  1695. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1696. udc_controller->ep0_dir = 0;
  1697. /* stand operation */
  1698. spin_lock_irqsave(&udc_controller->lock, flags);
  1699. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1700. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1701. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1702. ep.ep_list)
  1703. nuke(loop_ep, -ESHUTDOWN);
  1704. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1705. /* report disconnect; the controller is already quiesced */
  1706. driver->disconnect(&udc_controller->gadget);
  1707. /* unbind gadget and unhook driver. */
  1708. driver->unbind(&udc_controller->gadget);
  1709. udc_controller->gadget.dev.driver = NULL;
  1710. udc_controller->driver = NULL;
  1711. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1712. driver->driver.name);
  1713. return 0;
  1714. }
  1715. /*-------------------------------------------------------------------------
  1716. PROC File System Support
  1717. -------------------------------------------------------------------------*/
  1718. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1719. #include <linux/seq_file.h>
  1720. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1721. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1722. int *eof, void *_dev)
  1723. {
  1724. char *buf = page;
  1725. char *next = buf;
  1726. unsigned size = count;
  1727. unsigned long flags;
  1728. int t, i;
  1729. u32 tmp_reg;
  1730. struct fsl_ep *ep = NULL;
  1731. struct fsl_req *req;
  1732. struct fsl_udc *udc = udc_controller;
  1733. if (off != 0)
  1734. return 0;
  1735. spin_lock_irqsave(&udc->lock, flags);
  1736. /* ------basic driver information ---- */
  1737. t = scnprintf(next, size,
  1738. DRIVER_DESC "\n"
  1739. "%s version: %s\n"
  1740. "Gadget driver: %s\n\n",
  1741. driver_name, DRIVER_VERSION,
  1742. udc->driver ? udc->driver->driver.name : "(none)");
  1743. size -= t;
  1744. next += t;
  1745. /* ------ DR Registers ----- */
  1746. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1747. t = scnprintf(next, size,
  1748. "USBCMD reg:\n"
  1749. "SetupTW: %d\n"
  1750. "Run/Stop: %s\n\n",
  1751. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1752. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1753. size -= t;
  1754. next += t;
  1755. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1756. t = scnprintf(next, size,
  1757. "USB Status Reg:\n"
  1758. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1759. "USB Error Interrupt: %s\n\n",
  1760. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1761. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1762. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1763. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1764. size -= t;
  1765. next += t;
  1766. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1767. t = scnprintf(next, size,
  1768. "USB Intrrupt Enable Reg:\n"
  1769. "Sleep Enable: %d SOF Received Enable: %d "
  1770. "Reset Enable: %d\n"
  1771. "System Error Enable: %d "
  1772. "Port Change Dectected Enable: %d\n"
  1773. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1774. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1775. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1776. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1777. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1778. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1779. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1780. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1781. size -= t;
  1782. next += t;
  1783. tmp_reg = fsl_readl(&dr_regs->frindex);
  1784. t = scnprintf(next, size,
  1785. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1786. (tmp_reg & USB_FRINDEX_MASKS));
  1787. size -= t;
  1788. next += t;
  1789. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1790. t = scnprintf(next, size,
  1791. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1792. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1793. size -= t;
  1794. next += t;
  1795. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1796. t = scnprintf(next, size,
  1797. "USB Endpoint List Address Reg: "
  1798. "Device Addr is 0x%x\n\n",
  1799. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1800. size -= t;
  1801. next += t;
  1802. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1803. t = scnprintf(next, size,
  1804. "USB Port Status&Control Reg:\n"
  1805. "Port Transceiver Type : %s Port Speed: %s\n"
  1806. "PHY Low Power Suspend: %s Port Reset: %s "
  1807. "Port Suspend Mode: %s\n"
  1808. "Over-current Change: %s "
  1809. "Port Enable/Disable Change: %s\n"
  1810. "Port Enabled/Disabled: %s "
  1811. "Current Connect Status: %s\n\n", ( {
  1812. char *s;
  1813. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1814. case PORTSCX_PTS_UTMI:
  1815. s = "UTMI"; break;
  1816. case PORTSCX_PTS_ULPI:
  1817. s = "ULPI "; break;
  1818. case PORTSCX_PTS_FSLS:
  1819. s = "FS/LS Serial"; break;
  1820. default:
  1821. s = "None"; break;
  1822. }
  1823. s;} ),
  1824. usb_speed_string(portscx_device_speed(tmp_reg)),
  1825. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1826. "Normal PHY mode" : "Low power mode",
  1827. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1828. "Not in Reset",
  1829. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1830. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1831. "No",
  1832. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1833. "Not change",
  1834. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1835. "Not correct",
  1836. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1837. "Attached" : "Not-Att");
  1838. size -= t;
  1839. next += t;
  1840. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1841. t = scnprintf(next, size,
  1842. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1843. char *s;
  1844. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1845. case USB_MODE_CTRL_MODE_IDLE:
  1846. s = "Idle"; break;
  1847. case USB_MODE_CTRL_MODE_DEVICE:
  1848. s = "Device Controller"; break;
  1849. case USB_MODE_CTRL_MODE_HOST:
  1850. s = "Host Controller"; break;
  1851. default:
  1852. s = "None"; break;
  1853. }
  1854. s;
  1855. } ));
  1856. size -= t;
  1857. next += t;
  1858. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1859. t = scnprintf(next, size,
  1860. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1861. (tmp_reg & EP_SETUP_STATUS_MASK));
  1862. size -= t;
  1863. next += t;
  1864. for (i = 0; i < udc->max_ep / 2; i++) {
  1865. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1866. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1867. i, tmp_reg);
  1868. size -= t;
  1869. next += t;
  1870. }
  1871. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1872. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1873. size -= t;
  1874. next += t;
  1875. #ifndef CONFIG_ARCH_MXC
  1876. if (udc->pdata->have_sysif_regs) {
  1877. tmp_reg = usb_sys_regs->snoop1;
  1878. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1879. size -= t;
  1880. next += t;
  1881. tmp_reg = usb_sys_regs->control;
  1882. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1883. tmp_reg);
  1884. size -= t;
  1885. next += t;
  1886. }
  1887. #endif
  1888. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1889. ep = &udc->eps[0];
  1890. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1891. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1892. size -= t;
  1893. next += t;
  1894. if (list_empty(&ep->queue)) {
  1895. t = scnprintf(next, size, "its req queue is empty\n\n");
  1896. size -= t;
  1897. next += t;
  1898. } else {
  1899. list_for_each_entry(req, &ep->queue, queue) {
  1900. t = scnprintf(next, size,
  1901. "req %p actual 0x%x length 0x%x buf %p\n",
  1902. &req->req, req->req.actual,
  1903. req->req.length, req->req.buf);
  1904. size -= t;
  1905. next += t;
  1906. }
  1907. }
  1908. /* other gadget->eplist ep */
  1909. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1910. if (ep->desc) {
  1911. t = scnprintf(next, size,
  1912. "\nFor %s Maxpkt is 0x%x "
  1913. "index is 0x%x\n",
  1914. ep->ep.name, ep_maxpacket(ep),
  1915. ep_index(ep));
  1916. size -= t;
  1917. next += t;
  1918. if (list_empty(&ep->queue)) {
  1919. t = scnprintf(next, size,
  1920. "its req queue is empty\n\n");
  1921. size -= t;
  1922. next += t;
  1923. } else {
  1924. list_for_each_entry(req, &ep->queue, queue) {
  1925. t = scnprintf(next, size,
  1926. "req %p actual 0x%x length "
  1927. "0x%x buf %p\n",
  1928. &req->req, req->req.actual,
  1929. req->req.length, req->req.buf);
  1930. size -= t;
  1931. next += t;
  1932. } /* end for each_entry of ep req */
  1933. } /* end for else */
  1934. } /* end for if(ep->queue) */
  1935. } /* end (ep->desc) */
  1936. spin_unlock_irqrestore(&udc->lock, flags);
  1937. *eof = 1;
  1938. return count - size;
  1939. }
  1940. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1941. 0, NULL, fsl_proc_read, NULL)
  1942. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1943. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1944. #define create_proc_file() do {} while (0)
  1945. #define remove_proc_file() do {} while (0)
  1946. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1947. /*-------------------------------------------------------------------------*/
  1948. /* Release udc structures */
  1949. static void fsl_udc_release(struct device *dev)
  1950. {
  1951. complete(udc_controller->done);
  1952. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1953. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1954. kfree(udc_controller);
  1955. }
  1956. /******************************************************************
  1957. Internal structure setup functions
  1958. *******************************************************************/
  1959. /*------------------------------------------------------------------
  1960. * init resource for globle controller
  1961. * Return the udc handle on success or NULL on failure
  1962. ------------------------------------------------------------------*/
  1963. static int __init struct_udc_setup(struct fsl_udc *udc,
  1964. struct platform_device *pdev)
  1965. {
  1966. struct fsl_usb2_platform_data *pdata;
  1967. size_t size;
  1968. pdata = pdev->dev.platform_data;
  1969. udc->phy_mode = pdata->phy_mode;
  1970. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1971. if (!udc->eps) {
  1972. ERR("malloc fsl_ep failed\n");
  1973. return -1;
  1974. }
  1975. /* initialized QHs, take care of alignment */
  1976. size = udc->max_ep * sizeof(struct ep_queue_head);
  1977. if (size < QH_ALIGNMENT)
  1978. size = QH_ALIGNMENT;
  1979. else if ((size % QH_ALIGNMENT) != 0) {
  1980. size += QH_ALIGNMENT + 1;
  1981. size &= ~(QH_ALIGNMENT - 1);
  1982. }
  1983. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1984. &udc->ep_qh_dma, GFP_KERNEL);
  1985. if (!udc->ep_qh) {
  1986. ERR("malloc QHs for udc failed\n");
  1987. kfree(udc->eps);
  1988. return -1;
  1989. }
  1990. udc->ep_qh_size = size;
  1991. /* Initialize ep0 status request structure */
  1992. /* FIXME: fsl_alloc_request() ignores ep argument */
  1993. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1994. struct fsl_req, req);
  1995. /* allocate a small amount of memory to get valid address */
  1996. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1997. udc->resume_state = USB_STATE_NOTATTACHED;
  1998. udc->usb_state = USB_STATE_POWERED;
  1999. udc->ep0_dir = 0;
  2000. udc->remote_wakeup = 0; /* default to 0 on reset */
  2001. return 0;
  2002. }
  2003. /*----------------------------------------------------------------
  2004. * Setup the fsl_ep struct for eps
  2005. * Link fsl_ep->ep to gadget->ep_list
  2006. * ep0out is not used so do nothing here
  2007. * ep0in should be taken care
  2008. *--------------------------------------------------------------*/
  2009. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  2010. char *name, int link)
  2011. {
  2012. struct fsl_ep *ep = &udc->eps[index];
  2013. ep->udc = udc;
  2014. strcpy(ep->name, name);
  2015. ep->ep.name = ep->name;
  2016. ep->ep.ops = &fsl_ep_ops;
  2017. ep->stopped = 0;
  2018. /* for ep0: maxP defined in desc
  2019. * for other eps, maxP is set by epautoconfig() called by gadget layer
  2020. */
  2021. ep->ep.maxpacket = (unsigned short) ~0;
  2022. /* the queue lists any req for this ep */
  2023. INIT_LIST_HEAD(&ep->queue);
  2024. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  2025. if (link)
  2026. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  2027. ep->gadget = &udc->gadget;
  2028. ep->qh = &udc->ep_qh[index];
  2029. return 0;
  2030. }
  2031. /* Driver probe function
  2032. * all intialization operations implemented here except enabling usb_intr reg
  2033. * board setup should have been done in the platform code
  2034. */
  2035. static int __init fsl_udc_probe(struct platform_device *pdev)
  2036. {
  2037. struct fsl_usb2_platform_data *pdata;
  2038. struct resource *res;
  2039. int ret = -ENODEV;
  2040. unsigned int i;
  2041. u32 dccparams;
  2042. if (strcmp(pdev->name, driver_name)) {
  2043. VDBG("Wrong device");
  2044. return -ENODEV;
  2045. }
  2046. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  2047. if (udc_controller == NULL) {
  2048. ERR("malloc udc failed\n");
  2049. return -ENOMEM;
  2050. }
  2051. pdata = pdev->dev.platform_data;
  2052. udc_controller->pdata = pdata;
  2053. spin_lock_init(&udc_controller->lock);
  2054. udc_controller->stopped = 1;
  2055. #ifdef CONFIG_USB_OTG
  2056. if (pdata->operating_mode == FSL_USB2_DR_OTG) {
  2057. udc_controller->transceiver = otg_get_transceiver();
  2058. if (!udc_controller->transceiver) {
  2059. ERR("Can't find OTG driver!\n");
  2060. ret = -ENODEV;
  2061. goto err_kfree;
  2062. }
  2063. }
  2064. #endif
  2065. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2066. if (!res) {
  2067. ret = -ENXIO;
  2068. goto err_kfree;
  2069. }
  2070. if (pdata->operating_mode == FSL_USB2_DR_DEVICE) {
  2071. if (!request_mem_region(res->start, resource_size(res),
  2072. driver_name)) {
  2073. ERR("request mem region for %s failed\n", pdev->name);
  2074. ret = -EBUSY;
  2075. goto err_kfree;
  2076. }
  2077. }
  2078. dr_regs = ioremap(res->start, resource_size(res));
  2079. if (!dr_regs) {
  2080. ret = -ENOMEM;
  2081. goto err_release_mem_region;
  2082. }
  2083. pdata->regs = (void *)dr_regs;
  2084. /*
  2085. * do platform specific init: check the clock, grab/config pins, etc.
  2086. */
  2087. if (pdata->init && pdata->init(pdev)) {
  2088. ret = -ENODEV;
  2089. goto err_iounmap_noclk;
  2090. }
  2091. /* Set accessors only after pdata->init() ! */
  2092. fsl_set_accessors(pdata);
  2093. #ifndef CONFIG_ARCH_MXC
  2094. if (pdata->have_sysif_regs)
  2095. usb_sys_regs = (void *)dr_regs + USB_DR_SYS_OFFSET;
  2096. #endif
  2097. /* Initialize USB clocks */
  2098. ret = fsl_udc_clk_init(pdev);
  2099. if (ret < 0)
  2100. goto err_iounmap_noclk;
  2101. /* Read Device Controller Capability Parameters register */
  2102. dccparams = fsl_readl(&dr_regs->dccparams);
  2103. if (!(dccparams & DCCPARAMS_DC)) {
  2104. ERR("This SOC doesn't support device role\n");
  2105. ret = -ENODEV;
  2106. goto err_iounmap;
  2107. }
  2108. /* Get max device endpoints */
  2109. /* DEN is bidirectional ep number, max_ep doubles the number */
  2110. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  2111. udc_controller->irq = platform_get_irq(pdev, 0);
  2112. if (!udc_controller->irq) {
  2113. ret = -ENODEV;
  2114. goto err_iounmap;
  2115. }
  2116. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  2117. driver_name, udc_controller);
  2118. if (ret != 0) {
  2119. ERR("cannot request irq %d err %d\n",
  2120. udc_controller->irq, ret);
  2121. goto err_iounmap;
  2122. }
  2123. /* Initialize the udc structure including QH member and other member */
  2124. if (struct_udc_setup(udc_controller, pdev)) {
  2125. ERR("Can't initialize udc data structure\n");
  2126. ret = -ENOMEM;
  2127. goto err_free_irq;
  2128. }
  2129. if (!udc_controller->transceiver) {
  2130. /* initialize usb hw reg except for regs for EP,
  2131. * leave usbintr reg untouched */
  2132. dr_controller_setup(udc_controller);
  2133. }
  2134. fsl_udc_clk_finalize(pdev);
  2135. /* Setup gadget structure */
  2136. udc_controller->gadget.ops = &fsl_gadget_ops;
  2137. udc_controller->gadget.max_speed = USB_SPEED_HIGH;
  2138. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  2139. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  2140. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  2141. udc_controller->gadget.name = driver_name;
  2142. /* Setup gadget.dev and register with kernel */
  2143. dev_set_name(&udc_controller->gadget.dev, "gadget");
  2144. udc_controller->gadget.dev.release = fsl_udc_release;
  2145. udc_controller->gadget.dev.parent = &pdev->dev;
  2146. ret = device_register(&udc_controller->gadget.dev);
  2147. if (ret < 0)
  2148. goto err_free_irq;
  2149. if (udc_controller->transceiver)
  2150. udc_controller->gadget.is_otg = 1;
  2151. /* setup QH and epctrl for ep0 */
  2152. ep0_setup(udc_controller);
  2153. /* setup udc->eps[] for ep0 */
  2154. struct_ep_setup(udc_controller, 0, "ep0", 0);
  2155. /* for ep0: the desc defined here;
  2156. * for other eps, gadget layer called ep_enable with defined desc
  2157. */
  2158. udc_controller->eps[0].desc = &fsl_ep0_desc;
  2159. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  2160. /* setup the udc->eps[] for non-control endpoints and link
  2161. * to gadget.ep_list */
  2162. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  2163. char name[14];
  2164. sprintf(name, "ep%dout", i);
  2165. struct_ep_setup(udc_controller, i * 2, name, 1);
  2166. sprintf(name, "ep%din", i);
  2167. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  2168. }
  2169. /* use dma_pool for TD management */
  2170. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2171. sizeof(struct ep_td_struct),
  2172. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2173. if (udc_controller->td_pool == NULL) {
  2174. ret = -ENOMEM;
  2175. goto err_unregister;
  2176. }
  2177. ret = usb_add_gadget_udc(&pdev->dev, &udc_controller->gadget);
  2178. if (ret)
  2179. goto err_del_udc;
  2180. create_proc_file();
  2181. return 0;
  2182. err_del_udc:
  2183. dma_pool_destroy(udc_controller->td_pool);
  2184. err_unregister:
  2185. device_unregister(&udc_controller->gadget.dev);
  2186. err_free_irq:
  2187. free_irq(udc_controller->irq, udc_controller);
  2188. err_iounmap:
  2189. if (pdata->exit)
  2190. pdata->exit(pdev);
  2191. fsl_udc_clk_release();
  2192. err_iounmap_noclk:
  2193. iounmap(dr_regs);
  2194. err_release_mem_region:
  2195. if (pdata->operating_mode == FSL_USB2_DR_DEVICE)
  2196. release_mem_region(res->start, resource_size(res));
  2197. err_kfree:
  2198. kfree(udc_controller);
  2199. udc_controller = NULL;
  2200. return ret;
  2201. }
  2202. /* Driver removal function
  2203. * Free resources and finish pending transactions
  2204. */
  2205. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2206. {
  2207. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2208. struct fsl_usb2_platform_data *pdata = pdev->dev.platform_data;
  2209. DECLARE_COMPLETION(done);
  2210. if (!udc_controller)
  2211. return -ENODEV;
  2212. usb_del_gadget_udc(&udc_controller->gadget);
  2213. udc_controller->done = &done;
  2214. fsl_udc_clk_release();
  2215. /* DR has been stopped in usb_gadget_unregister_driver() */
  2216. remove_proc_file();
  2217. /* Free allocated memory */
  2218. kfree(udc_controller->status_req->req.buf);
  2219. kfree(udc_controller->status_req);
  2220. kfree(udc_controller->eps);
  2221. dma_pool_destroy(udc_controller->td_pool);
  2222. free_irq(udc_controller->irq, udc_controller);
  2223. iounmap(dr_regs);
  2224. if (pdata->operating_mode == FSL_USB2_DR_DEVICE)
  2225. release_mem_region(res->start, resource_size(res));
  2226. device_unregister(&udc_controller->gadget.dev);
  2227. /* free udc --wait for the release() finished */
  2228. wait_for_completion(&done);
  2229. /*
  2230. * do platform specific un-initialization:
  2231. * release iomux pins, etc.
  2232. */
  2233. if (pdata->exit)
  2234. pdata->exit(pdev);
  2235. return 0;
  2236. }
  2237. /*-----------------------------------------------------------------
  2238. * Modify Power management attributes
  2239. * Used by OTG statemachine to disable gadget temporarily
  2240. -----------------------------------------------------------------*/
  2241. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2242. {
  2243. dr_controller_stop(udc_controller);
  2244. return 0;
  2245. }
  2246. /*-----------------------------------------------------------------
  2247. * Invoked on USB resume. May be called in_interrupt.
  2248. * Here we start the DR controller and enable the irq
  2249. *-----------------------------------------------------------------*/
  2250. static int fsl_udc_resume(struct platform_device *pdev)
  2251. {
  2252. /* Enable DR irq reg and set controller Run */
  2253. if (udc_controller->stopped) {
  2254. dr_controller_setup(udc_controller);
  2255. dr_controller_run(udc_controller);
  2256. }
  2257. udc_controller->usb_state = USB_STATE_ATTACHED;
  2258. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2259. udc_controller->ep0_dir = 0;
  2260. return 0;
  2261. }
  2262. static int fsl_udc_otg_suspend(struct device *dev, pm_message_t state)
  2263. {
  2264. struct fsl_udc *udc = udc_controller;
  2265. u32 mode, usbcmd;
  2266. mode = fsl_readl(&dr_regs->usbmode) & USB_MODE_CTRL_MODE_MASK;
  2267. pr_debug("%s(): mode 0x%x stopped %d\n", __func__, mode, udc->stopped);
  2268. /*
  2269. * If the controller is already stopped, then this must be a
  2270. * PM suspend. Remember this fact, so that we will leave the
  2271. * controller stopped at PM resume time.
  2272. */
  2273. if (udc->stopped) {
  2274. pr_debug("gadget already stopped, leaving early\n");
  2275. udc->already_stopped = 1;
  2276. return 0;
  2277. }
  2278. if (mode != USB_MODE_CTRL_MODE_DEVICE) {
  2279. pr_debug("gadget not in device mode, leaving early\n");
  2280. return 0;
  2281. }
  2282. /* stop the controller */
  2283. usbcmd = fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP;
  2284. fsl_writel(usbcmd, &dr_regs->usbcmd);
  2285. udc->stopped = 1;
  2286. pr_info("USB Gadget suspended\n");
  2287. return 0;
  2288. }
  2289. static int fsl_udc_otg_resume(struct device *dev)
  2290. {
  2291. pr_debug("%s(): stopped %d already_stopped %d\n", __func__,
  2292. udc_controller->stopped, udc_controller->already_stopped);
  2293. /*
  2294. * If the controller was stopped at suspend time, then
  2295. * don't resume it now.
  2296. */
  2297. if (udc_controller->already_stopped) {
  2298. udc_controller->already_stopped = 0;
  2299. pr_debug("gadget was already stopped, leaving early\n");
  2300. return 0;
  2301. }
  2302. pr_info("USB Gadget resume\n");
  2303. return fsl_udc_resume(NULL);
  2304. }
  2305. /*-------------------------------------------------------------------------
  2306. Register entry point for the peripheral controller driver
  2307. --------------------------------------------------------------------------*/
  2308. static struct platform_driver udc_driver = {
  2309. .remove = __exit_p(fsl_udc_remove),
  2310. /* these suspend and resume are not usb suspend and resume */
  2311. .suspend = fsl_udc_suspend,
  2312. .resume = fsl_udc_resume,
  2313. .driver = {
  2314. .name = (char *)driver_name,
  2315. .owner = THIS_MODULE,
  2316. /* udc suspend/resume called from OTG driver */
  2317. .suspend = fsl_udc_otg_suspend,
  2318. .resume = fsl_udc_otg_resume,
  2319. },
  2320. };
  2321. static int __init udc_init(void)
  2322. {
  2323. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2324. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2325. }
  2326. module_init(udc_init);
  2327. static void __exit udc_exit(void)
  2328. {
  2329. platform_driver_unregister(&udc_driver);
  2330. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2331. }
  2332. module_exit(udc_exit);
  2333. MODULE_DESCRIPTION(DRIVER_DESC);
  2334. MODULE_AUTHOR(DRIVER_AUTHOR);
  2335. MODULE_LICENSE("GPL");
  2336. MODULE_ALIAS("platform:fsl-usb2-udc");