gadget.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.num_sgs) {
  62. int mapped;
  63. mapped = dma_map_sg(dwc->dev, req->request.sg,
  64. req->request.num_sgs,
  65. req->direction ? DMA_TO_DEVICE
  66. : DMA_FROM_DEVICE);
  67. if (mapped < 0) {
  68. dev_err(dwc->dev, "failed to map SGs\n");
  69. return;
  70. }
  71. req->request.num_mapped_sgs = mapped;
  72. return;
  73. }
  74. if (req->request.dma == DMA_ADDR_INVALID) {
  75. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  76. req->request.length, req->direction
  77. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  78. req->mapped = true;
  79. }
  80. }
  81. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  82. {
  83. struct dwc3 *dwc = req->dep->dwc;
  84. if (req->request.length == 0) {
  85. req->request.dma = DMA_ADDR_INVALID;
  86. return;
  87. }
  88. if (req->request.num_mapped_sgs) {
  89. req->request.dma = DMA_ADDR_INVALID;
  90. dma_unmap_sg(dwc->dev, req->request.sg,
  91. req->request.num_sgs,
  92. req->direction ? DMA_TO_DEVICE
  93. : DMA_FROM_DEVICE);
  94. req->request.num_mapped_sgs = 0;
  95. return;
  96. }
  97. if (req->mapped) {
  98. dma_unmap_single(dwc->dev, req->request.dma,
  99. req->request.length, req->direction
  100. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  101. req->mapped = 0;
  102. req->request.dma = DMA_ADDR_INVALID;
  103. }
  104. }
  105. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  106. int status)
  107. {
  108. struct dwc3 *dwc = dep->dwc;
  109. if (req->queued) {
  110. if (req->request.num_mapped_sgs)
  111. dep->busy_slot += req->request.num_mapped_sgs;
  112. else
  113. dep->busy_slot++;
  114. /*
  115. * Skip LINK TRB. We can't use req->trb and check for
  116. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  117. * completed (not the LINK TRB).
  118. */
  119. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  120. usb_endpoint_xfer_isoc(dep->desc))
  121. dep->busy_slot++;
  122. }
  123. list_del(&req->list);
  124. req->trb = NULL;
  125. if (req->request.status == -EINPROGRESS)
  126. req->request.status = status;
  127. dwc3_unmap_buffer_from_dma(req);
  128. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  129. req, dep->name, req->request.actual,
  130. req->request.length, status);
  131. spin_unlock(&dwc->lock);
  132. req->request.complete(&req->dep->endpoint, &req->request);
  133. spin_lock(&dwc->lock);
  134. }
  135. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  136. {
  137. switch (cmd) {
  138. case DWC3_DEPCMD_DEPSTARTCFG:
  139. return "Start New Configuration";
  140. case DWC3_DEPCMD_ENDTRANSFER:
  141. return "End Transfer";
  142. case DWC3_DEPCMD_UPDATETRANSFER:
  143. return "Update Transfer";
  144. case DWC3_DEPCMD_STARTTRANSFER:
  145. return "Start Transfer";
  146. case DWC3_DEPCMD_CLEARSTALL:
  147. return "Clear Stall";
  148. case DWC3_DEPCMD_SETSTALL:
  149. return "Set Stall";
  150. case DWC3_DEPCMD_GETSEQNUMBER:
  151. return "Get Data Sequence Number";
  152. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  153. return "Set Endpoint Transfer Resource";
  154. case DWC3_DEPCMD_SETEPCONFIG:
  155. return "Set Endpoint Configuration";
  156. default:
  157. return "UNKNOWN command";
  158. }
  159. }
  160. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  161. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  162. {
  163. struct dwc3_ep *dep = dwc->eps[ep];
  164. u32 timeout = 500;
  165. u32 reg;
  166. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  167. dep->name,
  168. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  169. params->param1, params->param2);
  170. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  171. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  172. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  173. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  174. do {
  175. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  176. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  177. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  178. DWC3_DEPCMD_STATUS(reg));
  179. return 0;
  180. }
  181. /*
  182. * We can't sleep here, because it is also called from
  183. * interrupt context.
  184. */
  185. timeout--;
  186. if (!timeout)
  187. return -ETIMEDOUT;
  188. udelay(1);
  189. } while (1);
  190. }
  191. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  192. struct dwc3_trb_hw *trb)
  193. {
  194. u32 offset = (char *) trb - (char *) dep->trb_pool;
  195. return dep->trb_pool_dma + offset;
  196. }
  197. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  198. {
  199. struct dwc3 *dwc = dep->dwc;
  200. if (dep->trb_pool)
  201. return 0;
  202. if (dep->number == 0 || dep->number == 1)
  203. return 0;
  204. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  205. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  206. &dep->trb_pool_dma, GFP_KERNEL);
  207. if (!dep->trb_pool) {
  208. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  209. dep->name);
  210. return -ENOMEM;
  211. }
  212. return 0;
  213. }
  214. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  215. {
  216. struct dwc3 *dwc = dep->dwc;
  217. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  218. dep->trb_pool, dep->trb_pool_dma);
  219. dep->trb_pool = NULL;
  220. dep->trb_pool_dma = 0;
  221. }
  222. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  223. {
  224. struct dwc3_gadget_ep_cmd_params params;
  225. u32 cmd;
  226. memset(&params, 0x00, sizeof(params));
  227. if (dep->number != 1) {
  228. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  229. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  230. if (dep->number > 1) {
  231. if (dwc->start_config_issued)
  232. return 0;
  233. dwc->start_config_issued = true;
  234. cmd |= DWC3_DEPCMD_PARAM(2);
  235. }
  236. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  237. }
  238. return 0;
  239. }
  240. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  241. const struct usb_endpoint_descriptor *desc,
  242. const struct usb_ss_ep_comp_descriptor *comp_desc)
  243. {
  244. struct dwc3_gadget_ep_cmd_params params;
  245. memset(&params, 0x00, sizeof(params));
  246. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  247. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  248. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  249. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  250. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  251. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  252. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  253. | DWC3_DEPCFG_STREAM_EVENT_EN;
  254. dep->stream_capable = true;
  255. }
  256. if (usb_endpoint_xfer_isoc(desc))
  257. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  258. /*
  259. * We are doing 1:1 mapping for endpoints, meaning
  260. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  261. * so on. We consider the direction bit as part of the physical
  262. * endpoint number. So USB endpoint 0x81 is 0x03.
  263. */
  264. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  265. /*
  266. * We must use the lower 16 TX FIFOs even though
  267. * HW might have more
  268. */
  269. if (dep->direction)
  270. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  271. if (desc->bInterval) {
  272. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  273. dep->interval = 1 << (desc->bInterval - 1);
  274. }
  275. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  276. DWC3_DEPCMD_SETEPCONFIG, &params);
  277. }
  278. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  279. {
  280. struct dwc3_gadget_ep_cmd_params params;
  281. memset(&params, 0x00, sizeof(params));
  282. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  283. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  284. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  285. }
  286. /**
  287. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  288. * @dep: endpoint to be initialized
  289. * @desc: USB Endpoint Descriptor
  290. *
  291. * Caller should take care of locking
  292. */
  293. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  294. const struct usb_endpoint_descriptor *desc,
  295. const struct usb_ss_ep_comp_descriptor *comp_desc)
  296. {
  297. struct dwc3 *dwc = dep->dwc;
  298. u32 reg;
  299. int ret = -ENOMEM;
  300. if (!(dep->flags & DWC3_EP_ENABLED)) {
  301. ret = dwc3_gadget_start_config(dwc, dep);
  302. if (ret)
  303. return ret;
  304. }
  305. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
  306. if (ret)
  307. return ret;
  308. if (!(dep->flags & DWC3_EP_ENABLED)) {
  309. struct dwc3_trb_hw *trb_st_hw;
  310. struct dwc3_trb_hw *trb_link_hw;
  311. struct dwc3_trb trb_link;
  312. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  313. if (ret)
  314. return ret;
  315. dep->desc = desc;
  316. dep->comp_desc = comp_desc;
  317. dep->type = usb_endpoint_type(desc);
  318. dep->flags |= DWC3_EP_ENABLED;
  319. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  320. reg |= DWC3_DALEPENA_EP(dep->number);
  321. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  322. if (!usb_endpoint_xfer_isoc(desc))
  323. return 0;
  324. memset(&trb_link, 0, sizeof(trb_link));
  325. /* Link TRB for ISOC. The HWO but is never reset */
  326. trb_st_hw = &dep->trb_pool[0];
  327. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  328. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  329. trb_link.hwo = true;
  330. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  331. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  332. }
  333. return 0;
  334. }
  335. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  336. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  337. {
  338. struct dwc3_request *req;
  339. if (!list_empty(&dep->req_queued))
  340. dwc3_stop_active_transfer(dwc, dep->number);
  341. while (!list_empty(&dep->request_list)) {
  342. req = next_request(&dep->request_list);
  343. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  344. }
  345. }
  346. /**
  347. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  348. * @dep: the endpoint to disable
  349. *
  350. * This function also removes requests which are currently processed ny the
  351. * hardware and those which are not yet scheduled.
  352. * Caller should take care of locking.
  353. */
  354. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  355. {
  356. struct dwc3 *dwc = dep->dwc;
  357. u32 reg;
  358. dwc3_remove_requests(dwc, dep);
  359. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  360. reg &= ~DWC3_DALEPENA_EP(dep->number);
  361. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  362. dep->stream_capable = false;
  363. dep->desc = NULL;
  364. dep->endpoint.desc = NULL;
  365. dep->comp_desc = NULL;
  366. dep->type = 0;
  367. dep->flags = 0;
  368. return 0;
  369. }
  370. /* -------------------------------------------------------------------------- */
  371. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  372. const struct usb_endpoint_descriptor *desc)
  373. {
  374. return -EINVAL;
  375. }
  376. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  377. {
  378. return -EINVAL;
  379. }
  380. /* -------------------------------------------------------------------------- */
  381. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  382. const struct usb_endpoint_descriptor *desc)
  383. {
  384. struct dwc3_ep *dep;
  385. struct dwc3 *dwc;
  386. unsigned long flags;
  387. int ret;
  388. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  389. pr_debug("dwc3: invalid parameters\n");
  390. return -EINVAL;
  391. }
  392. if (!desc->wMaxPacketSize) {
  393. pr_debug("dwc3: missing wMaxPacketSize\n");
  394. return -EINVAL;
  395. }
  396. dep = to_dwc3_ep(ep);
  397. dwc = dep->dwc;
  398. switch (usb_endpoint_type(desc)) {
  399. case USB_ENDPOINT_XFER_CONTROL:
  400. strncat(dep->name, "-control", sizeof(dep->name));
  401. break;
  402. case USB_ENDPOINT_XFER_ISOC:
  403. strncat(dep->name, "-isoc", sizeof(dep->name));
  404. break;
  405. case USB_ENDPOINT_XFER_BULK:
  406. strncat(dep->name, "-bulk", sizeof(dep->name));
  407. break;
  408. case USB_ENDPOINT_XFER_INT:
  409. strncat(dep->name, "-int", sizeof(dep->name));
  410. break;
  411. default:
  412. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  413. }
  414. if (dep->flags & DWC3_EP_ENABLED) {
  415. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  416. dep->name);
  417. return 0;
  418. }
  419. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  420. spin_lock_irqsave(&dwc->lock, flags);
  421. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
  422. spin_unlock_irqrestore(&dwc->lock, flags);
  423. return ret;
  424. }
  425. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  426. {
  427. struct dwc3_ep *dep;
  428. struct dwc3 *dwc;
  429. unsigned long flags;
  430. int ret;
  431. if (!ep) {
  432. pr_debug("dwc3: invalid parameters\n");
  433. return -EINVAL;
  434. }
  435. dep = to_dwc3_ep(ep);
  436. dwc = dep->dwc;
  437. if (!(dep->flags & DWC3_EP_ENABLED)) {
  438. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  439. dep->name);
  440. return 0;
  441. }
  442. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  443. dep->number >> 1,
  444. (dep->number & 1) ? "in" : "out");
  445. spin_lock_irqsave(&dwc->lock, flags);
  446. ret = __dwc3_gadget_ep_disable(dep);
  447. spin_unlock_irqrestore(&dwc->lock, flags);
  448. return ret;
  449. }
  450. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  451. gfp_t gfp_flags)
  452. {
  453. struct dwc3_request *req;
  454. struct dwc3_ep *dep = to_dwc3_ep(ep);
  455. struct dwc3 *dwc = dep->dwc;
  456. req = kzalloc(sizeof(*req), gfp_flags);
  457. if (!req) {
  458. dev_err(dwc->dev, "not enough memory\n");
  459. return NULL;
  460. }
  461. req->epnum = dep->number;
  462. req->dep = dep;
  463. req->request.dma = DMA_ADDR_INVALID;
  464. return &req->request;
  465. }
  466. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  467. struct usb_request *request)
  468. {
  469. struct dwc3_request *req = to_dwc3_request(request);
  470. kfree(req);
  471. }
  472. /**
  473. * dwc3_prepare_one_trb - setup one TRB from one request
  474. * @dep: endpoint for which this request is prepared
  475. * @req: dwc3_request pointer
  476. */
  477. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  478. struct dwc3_request *req, dma_addr_t dma,
  479. unsigned length, unsigned last, unsigned chain)
  480. {
  481. struct dwc3 *dwc = dep->dwc;
  482. struct dwc3_trb_hw *trb_hw;
  483. struct dwc3_trb trb;
  484. unsigned int cur_slot;
  485. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  486. dep->name, req, (unsigned long long) dma,
  487. length, last ? " last" : "",
  488. chain ? " chain" : "");
  489. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  490. cur_slot = dep->free_slot;
  491. dep->free_slot++;
  492. /* Skip the LINK-TRB on ISOC */
  493. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  494. usb_endpoint_xfer_isoc(dep->desc))
  495. return;
  496. memset(&trb, 0, sizeof(trb));
  497. if (!req->trb) {
  498. dwc3_gadget_move_request_queued(req);
  499. req->trb = trb_hw;
  500. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  501. }
  502. if (usb_endpoint_xfer_isoc(dep->desc)) {
  503. trb.isp_imi = true;
  504. trb.csp = true;
  505. } else {
  506. trb.chn = chain;
  507. trb.lst = last;
  508. }
  509. if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
  510. trb.sid_sofn = req->request.stream_id;
  511. switch (usb_endpoint_type(dep->desc)) {
  512. case USB_ENDPOINT_XFER_CONTROL:
  513. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  514. break;
  515. case USB_ENDPOINT_XFER_ISOC:
  516. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  517. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  518. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  519. trb.ioc = last;
  520. break;
  521. case USB_ENDPOINT_XFER_BULK:
  522. case USB_ENDPOINT_XFER_INT:
  523. trb.trbctl = DWC3_TRBCTL_NORMAL;
  524. break;
  525. default:
  526. /*
  527. * This is only possible with faulty memory because we
  528. * checked it already :)
  529. */
  530. BUG();
  531. }
  532. trb.length = length;
  533. trb.bplh = dma;
  534. trb.hwo = true;
  535. dwc3_trb_to_hw(&trb, trb_hw);
  536. }
  537. /*
  538. * dwc3_prepare_trbs - setup TRBs from requests
  539. * @dep: endpoint for which requests are being prepared
  540. * @starting: true if the endpoint is idle and no requests are queued.
  541. *
  542. * The functions goes through the requests list and setups TRBs for the
  543. * transfers. The functions returns once there are not more TRBs available or
  544. * it run out of requests.
  545. */
  546. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  547. {
  548. struct dwc3_request *req, *n;
  549. u32 trbs_left;
  550. unsigned int last_one = 0;
  551. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  552. /* the first request must not be queued */
  553. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  554. /*
  555. * if busy & slot are equal than it is either full or empty. If we are
  556. * starting to proceed requests then we are empty. Otherwise we ar
  557. * full and don't do anything
  558. */
  559. if (!trbs_left) {
  560. if (!starting)
  561. return;
  562. trbs_left = DWC3_TRB_NUM;
  563. /*
  564. * In case we start from scratch, we queue the ISOC requests
  565. * starting from slot 1. This is done because we use ring
  566. * buffer and have no LST bit to stop us. Instead, we place
  567. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  568. * after the first request so we start at slot 1 and have
  569. * 7 requests proceed before we hit the first IOC.
  570. * Other transfer types don't use the ring buffer and are
  571. * processed from the first TRB until the last one. Since we
  572. * don't wrap around we have to start at the beginning.
  573. */
  574. if (usb_endpoint_xfer_isoc(dep->desc)) {
  575. dep->busy_slot = 1;
  576. dep->free_slot = 1;
  577. } else {
  578. dep->busy_slot = 0;
  579. dep->free_slot = 0;
  580. }
  581. }
  582. /* The last TRB is a link TRB, not used for xfer */
  583. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  584. return;
  585. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  586. unsigned length;
  587. dma_addr_t dma;
  588. if (req->request.num_mapped_sgs > 0) {
  589. struct usb_request *request = &req->request;
  590. struct scatterlist *sg = request->sg;
  591. struct scatterlist *s;
  592. int i;
  593. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  594. unsigned chain = true;
  595. length = sg_dma_len(s);
  596. dma = sg_dma_address(s);
  597. if (i == (request->num_mapped_sgs - 1)
  598. || sg_is_last(s)) {
  599. last_one = true;
  600. chain = false;
  601. }
  602. trbs_left--;
  603. if (!trbs_left)
  604. last_one = true;
  605. if (last_one)
  606. chain = false;
  607. dwc3_prepare_one_trb(dep, req, dma, length,
  608. last_one, chain);
  609. if (last_one)
  610. break;
  611. }
  612. } else {
  613. dma = req->request.dma;
  614. length = req->request.length;
  615. trbs_left--;
  616. if (!trbs_left)
  617. last_one = 1;
  618. /* Is this the last request? */
  619. if (list_is_last(&req->list, &dep->request_list))
  620. last_one = 1;
  621. dwc3_prepare_one_trb(dep, req, dma, length,
  622. last_one, false);
  623. if (last_one)
  624. break;
  625. }
  626. }
  627. }
  628. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  629. int start_new)
  630. {
  631. struct dwc3_gadget_ep_cmd_params params;
  632. struct dwc3_request *req;
  633. struct dwc3 *dwc = dep->dwc;
  634. int ret;
  635. u32 cmd;
  636. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  637. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  638. return -EBUSY;
  639. }
  640. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  641. /*
  642. * If we are getting here after a short-out-packet we don't enqueue any
  643. * new requests as we try to set the IOC bit only on the last request.
  644. */
  645. if (start_new) {
  646. if (list_empty(&dep->req_queued))
  647. dwc3_prepare_trbs(dep, start_new);
  648. /* req points to the first request which will be sent */
  649. req = next_request(&dep->req_queued);
  650. } else {
  651. dwc3_prepare_trbs(dep, start_new);
  652. /*
  653. * req points to the first request where HWO changed
  654. * from 0 to 1
  655. */
  656. req = next_request(&dep->req_queued);
  657. }
  658. if (!req) {
  659. dep->flags |= DWC3_EP_PENDING_REQUEST;
  660. return 0;
  661. }
  662. memset(&params, 0, sizeof(params));
  663. params.param0 = upper_32_bits(req->trb_dma);
  664. params.param1 = lower_32_bits(req->trb_dma);
  665. if (start_new)
  666. cmd = DWC3_DEPCMD_STARTTRANSFER;
  667. else
  668. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  669. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  670. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  671. if (ret < 0) {
  672. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  673. /*
  674. * FIXME we need to iterate over the list of requests
  675. * here and stop, unmap, free and del each of the linked
  676. * requests instead of we do now.
  677. */
  678. dwc3_unmap_buffer_from_dma(req);
  679. list_del(&req->list);
  680. return ret;
  681. }
  682. dep->flags |= DWC3_EP_BUSY;
  683. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  684. dep->number);
  685. WARN_ON_ONCE(!dep->res_trans_idx);
  686. return 0;
  687. }
  688. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  689. {
  690. req->request.actual = 0;
  691. req->request.status = -EINPROGRESS;
  692. req->direction = dep->direction;
  693. req->epnum = dep->number;
  694. /*
  695. * We only add to our list of requests now and
  696. * start consuming the list once we get XferNotReady
  697. * IRQ.
  698. *
  699. * That way, we avoid doing anything that we don't need
  700. * to do now and defer it until the point we receive a
  701. * particular token from the Host side.
  702. *
  703. * This will also avoid Host cancelling URBs due to too
  704. * many NACKs.
  705. */
  706. dwc3_map_buffer_to_dma(req);
  707. list_add_tail(&req->list, &dep->request_list);
  708. /*
  709. * There is one special case: XferNotReady with
  710. * empty list of requests. We need to kick the
  711. * transfer here in that situation, otherwise
  712. * we will be NAKing forever.
  713. *
  714. * If we get XferNotReady before gadget driver
  715. * has a chance to queue a request, we will ACK
  716. * the IRQ but won't be able to receive the data
  717. * until the next request is queued. The following
  718. * code is handling exactly that.
  719. */
  720. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  721. int ret;
  722. int start_trans;
  723. start_trans = 1;
  724. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  725. dep->flags & DWC3_EP_BUSY)
  726. start_trans = 0;
  727. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  728. if (ret && ret != -EBUSY) {
  729. struct dwc3 *dwc = dep->dwc;
  730. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  731. dep->name);
  732. }
  733. };
  734. return 0;
  735. }
  736. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  737. gfp_t gfp_flags)
  738. {
  739. struct dwc3_request *req = to_dwc3_request(request);
  740. struct dwc3_ep *dep = to_dwc3_ep(ep);
  741. struct dwc3 *dwc = dep->dwc;
  742. unsigned long flags;
  743. int ret;
  744. if (!dep->desc) {
  745. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  746. request, ep->name);
  747. return -ESHUTDOWN;
  748. }
  749. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  750. request, ep->name, request->length);
  751. spin_lock_irqsave(&dwc->lock, flags);
  752. ret = __dwc3_gadget_ep_queue(dep, req);
  753. spin_unlock_irqrestore(&dwc->lock, flags);
  754. return ret;
  755. }
  756. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  757. struct usb_request *request)
  758. {
  759. struct dwc3_request *req = to_dwc3_request(request);
  760. struct dwc3_request *r = NULL;
  761. struct dwc3_ep *dep = to_dwc3_ep(ep);
  762. struct dwc3 *dwc = dep->dwc;
  763. unsigned long flags;
  764. int ret = 0;
  765. spin_lock_irqsave(&dwc->lock, flags);
  766. list_for_each_entry(r, &dep->request_list, list) {
  767. if (r == req)
  768. break;
  769. }
  770. if (r != req) {
  771. list_for_each_entry(r, &dep->req_queued, list) {
  772. if (r == req)
  773. break;
  774. }
  775. if (r == req) {
  776. /* wait until it is processed */
  777. dwc3_stop_active_transfer(dwc, dep->number);
  778. goto out0;
  779. }
  780. dev_err(dwc->dev, "request %p was not queued to %s\n",
  781. request, ep->name);
  782. ret = -EINVAL;
  783. goto out0;
  784. }
  785. /* giveback the request */
  786. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  787. out0:
  788. spin_unlock_irqrestore(&dwc->lock, flags);
  789. return ret;
  790. }
  791. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  792. {
  793. struct dwc3_gadget_ep_cmd_params params;
  794. struct dwc3 *dwc = dep->dwc;
  795. int ret;
  796. memset(&params, 0x00, sizeof(params));
  797. if (value) {
  798. if (dep->number == 0 || dep->number == 1) {
  799. /*
  800. * Whenever EP0 is stalled, we will restart
  801. * the state machine, thus moving back to
  802. * Setup Phase
  803. */
  804. dwc->ep0state = EP0_SETUP_PHASE;
  805. }
  806. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  807. DWC3_DEPCMD_SETSTALL, &params);
  808. if (ret)
  809. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  810. value ? "set" : "clear",
  811. dep->name);
  812. else
  813. dep->flags |= DWC3_EP_STALL;
  814. } else {
  815. if (dep->flags & DWC3_EP_WEDGE)
  816. return 0;
  817. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  818. DWC3_DEPCMD_CLEARSTALL, &params);
  819. if (ret)
  820. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  821. value ? "set" : "clear",
  822. dep->name);
  823. else
  824. dep->flags &= ~DWC3_EP_STALL;
  825. }
  826. return ret;
  827. }
  828. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  829. {
  830. struct dwc3_ep *dep = to_dwc3_ep(ep);
  831. struct dwc3 *dwc = dep->dwc;
  832. unsigned long flags;
  833. int ret;
  834. spin_lock_irqsave(&dwc->lock, flags);
  835. if (usb_endpoint_xfer_isoc(dep->desc)) {
  836. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  837. ret = -EINVAL;
  838. goto out;
  839. }
  840. ret = __dwc3_gadget_ep_set_halt(dep, value);
  841. out:
  842. spin_unlock_irqrestore(&dwc->lock, flags);
  843. return ret;
  844. }
  845. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  846. {
  847. struct dwc3_ep *dep = to_dwc3_ep(ep);
  848. dep->flags |= DWC3_EP_WEDGE;
  849. return dwc3_gadget_ep_set_halt(ep, 1);
  850. }
  851. /* -------------------------------------------------------------------------- */
  852. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  853. .bLength = USB_DT_ENDPOINT_SIZE,
  854. .bDescriptorType = USB_DT_ENDPOINT,
  855. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  856. };
  857. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  858. .enable = dwc3_gadget_ep0_enable,
  859. .disable = dwc3_gadget_ep0_disable,
  860. .alloc_request = dwc3_gadget_ep_alloc_request,
  861. .free_request = dwc3_gadget_ep_free_request,
  862. .queue = dwc3_gadget_ep0_queue,
  863. .dequeue = dwc3_gadget_ep_dequeue,
  864. .set_halt = dwc3_gadget_ep_set_halt,
  865. .set_wedge = dwc3_gadget_ep_set_wedge,
  866. };
  867. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  868. .enable = dwc3_gadget_ep_enable,
  869. .disable = dwc3_gadget_ep_disable,
  870. .alloc_request = dwc3_gadget_ep_alloc_request,
  871. .free_request = dwc3_gadget_ep_free_request,
  872. .queue = dwc3_gadget_ep_queue,
  873. .dequeue = dwc3_gadget_ep_dequeue,
  874. .set_halt = dwc3_gadget_ep_set_halt,
  875. .set_wedge = dwc3_gadget_ep_set_wedge,
  876. };
  877. /* -------------------------------------------------------------------------- */
  878. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  879. {
  880. struct dwc3 *dwc = gadget_to_dwc(g);
  881. u32 reg;
  882. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  883. return DWC3_DSTS_SOFFN(reg);
  884. }
  885. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  886. {
  887. struct dwc3 *dwc = gadget_to_dwc(g);
  888. unsigned long timeout;
  889. unsigned long flags;
  890. u32 reg;
  891. int ret = 0;
  892. u8 link_state;
  893. u8 speed;
  894. spin_lock_irqsave(&dwc->lock, flags);
  895. /*
  896. * According to the Databook Remote wakeup request should
  897. * be issued only when the device is in early suspend state.
  898. *
  899. * We can check that via USB Link State bits in DSTS register.
  900. */
  901. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  902. speed = reg & DWC3_DSTS_CONNECTSPD;
  903. if (speed == DWC3_DSTS_SUPERSPEED) {
  904. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  905. ret = -EINVAL;
  906. goto out;
  907. }
  908. link_state = DWC3_DSTS_USBLNKST(reg);
  909. switch (link_state) {
  910. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  911. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  912. break;
  913. default:
  914. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  915. link_state);
  916. ret = -EINVAL;
  917. goto out;
  918. }
  919. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  920. /*
  921. * Switch link state to Recovery. In HS/FS/LS this means
  922. * RemoteWakeup Request
  923. */
  924. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  925. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  926. /* wait for at least 2000us */
  927. usleep_range(2000, 2500);
  928. /* write zeroes to Link Change Request */
  929. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  930. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  931. /* pool until Link State change to ON */
  932. timeout = jiffies + msecs_to_jiffies(100);
  933. while (!(time_after(jiffies, timeout))) {
  934. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  935. /* in HS, means ON */
  936. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  937. break;
  938. }
  939. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  940. dev_err(dwc->dev, "failed to send remote wakeup\n");
  941. ret = -EINVAL;
  942. }
  943. out:
  944. spin_unlock_irqrestore(&dwc->lock, flags);
  945. return ret;
  946. }
  947. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  948. int is_selfpowered)
  949. {
  950. struct dwc3 *dwc = gadget_to_dwc(g);
  951. dwc->is_selfpowered = !!is_selfpowered;
  952. return 0;
  953. }
  954. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  955. {
  956. u32 reg;
  957. u32 timeout = 500;
  958. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  959. if (is_on)
  960. reg |= DWC3_DCTL_RUN_STOP;
  961. else
  962. reg &= ~DWC3_DCTL_RUN_STOP;
  963. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  964. do {
  965. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  966. if (is_on) {
  967. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  968. break;
  969. } else {
  970. if (reg & DWC3_DSTS_DEVCTRLHLT)
  971. break;
  972. }
  973. timeout--;
  974. if (!timeout)
  975. break;
  976. udelay(1);
  977. } while (1);
  978. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  979. dwc->gadget_driver
  980. ? dwc->gadget_driver->function : "no-function",
  981. is_on ? "connect" : "disconnect");
  982. }
  983. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  984. {
  985. struct dwc3 *dwc = gadget_to_dwc(g);
  986. unsigned long flags;
  987. is_on = !!is_on;
  988. spin_lock_irqsave(&dwc->lock, flags);
  989. dwc3_gadget_run_stop(dwc, is_on);
  990. spin_unlock_irqrestore(&dwc->lock, flags);
  991. return 0;
  992. }
  993. static int dwc3_gadget_start(struct usb_gadget *g,
  994. struct usb_gadget_driver *driver)
  995. {
  996. struct dwc3 *dwc = gadget_to_dwc(g);
  997. struct dwc3_ep *dep;
  998. unsigned long flags;
  999. int ret = 0;
  1000. u32 reg;
  1001. spin_lock_irqsave(&dwc->lock, flags);
  1002. if (dwc->gadget_driver) {
  1003. dev_err(dwc->dev, "%s is already bound to %s\n",
  1004. dwc->gadget.name,
  1005. dwc->gadget_driver->driver.name);
  1006. ret = -EBUSY;
  1007. goto err0;
  1008. }
  1009. dwc->gadget_driver = driver;
  1010. dwc->gadget.dev.driver = &driver->driver;
  1011. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1012. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1013. reg |= dwc->maximum_speed;
  1014. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1015. dwc->start_config_issued = false;
  1016. /* Start with SuperSpeed Default */
  1017. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1018. dep = dwc->eps[0];
  1019. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1020. if (ret) {
  1021. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1022. goto err0;
  1023. }
  1024. dep = dwc->eps[1];
  1025. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1026. if (ret) {
  1027. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1028. goto err1;
  1029. }
  1030. /* begin to receive SETUP packets */
  1031. dwc->ep0state = EP0_SETUP_PHASE;
  1032. dwc3_ep0_out_start(dwc);
  1033. spin_unlock_irqrestore(&dwc->lock, flags);
  1034. return 0;
  1035. err1:
  1036. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1037. err0:
  1038. spin_unlock_irqrestore(&dwc->lock, flags);
  1039. return ret;
  1040. }
  1041. static int dwc3_gadget_stop(struct usb_gadget *g,
  1042. struct usb_gadget_driver *driver)
  1043. {
  1044. struct dwc3 *dwc = gadget_to_dwc(g);
  1045. unsigned long flags;
  1046. spin_lock_irqsave(&dwc->lock, flags);
  1047. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1048. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1049. dwc->gadget_driver = NULL;
  1050. dwc->gadget.dev.driver = NULL;
  1051. spin_unlock_irqrestore(&dwc->lock, flags);
  1052. return 0;
  1053. }
  1054. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1055. .get_frame = dwc3_gadget_get_frame,
  1056. .wakeup = dwc3_gadget_wakeup,
  1057. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1058. .pullup = dwc3_gadget_pullup,
  1059. .udc_start = dwc3_gadget_start,
  1060. .udc_stop = dwc3_gadget_stop,
  1061. };
  1062. /* -------------------------------------------------------------------------- */
  1063. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1064. {
  1065. struct dwc3_ep *dep;
  1066. u8 epnum;
  1067. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1068. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1069. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1070. if (!dep) {
  1071. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1072. epnum);
  1073. return -ENOMEM;
  1074. }
  1075. dep->dwc = dwc;
  1076. dep->number = epnum;
  1077. dwc->eps[epnum] = dep;
  1078. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1079. (epnum & 1) ? "in" : "out");
  1080. dep->endpoint.name = dep->name;
  1081. dep->direction = (epnum & 1);
  1082. if (epnum == 0 || epnum == 1) {
  1083. dep->endpoint.maxpacket = 512;
  1084. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1085. if (!epnum)
  1086. dwc->gadget.ep0 = &dep->endpoint;
  1087. } else {
  1088. int ret;
  1089. dep->endpoint.maxpacket = 1024;
  1090. dep->endpoint.max_streams = 15;
  1091. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1092. list_add_tail(&dep->endpoint.ep_list,
  1093. &dwc->gadget.ep_list);
  1094. ret = dwc3_alloc_trb_pool(dep);
  1095. if (ret)
  1096. return ret;
  1097. }
  1098. INIT_LIST_HEAD(&dep->request_list);
  1099. INIT_LIST_HEAD(&dep->req_queued);
  1100. }
  1101. return 0;
  1102. }
  1103. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1104. {
  1105. struct dwc3_ep *dep;
  1106. u8 epnum;
  1107. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1108. dep = dwc->eps[epnum];
  1109. dwc3_free_trb_pool(dep);
  1110. if (epnum != 0 && epnum != 1)
  1111. list_del(&dep->endpoint.ep_list);
  1112. kfree(dep);
  1113. }
  1114. }
  1115. static void dwc3_gadget_release(struct device *dev)
  1116. {
  1117. dev_dbg(dev, "%s\n", __func__);
  1118. }
  1119. /* -------------------------------------------------------------------------- */
  1120. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1121. const struct dwc3_event_depevt *event, int status)
  1122. {
  1123. struct dwc3_request *req;
  1124. struct dwc3_trb trb;
  1125. unsigned int count;
  1126. unsigned int s_pkt = 0;
  1127. do {
  1128. req = next_request(&dep->req_queued);
  1129. if (!req) {
  1130. WARN_ON_ONCE(1);
  1131. return 1;
  1132. }
  1133. dwc3_trb_to_nat(req->trb, &trb);
  1134. if (trb.hwo && status != -ESHUTDOWN)
  1135. /*
  1136. * We continue despite the error. There is not much we
  1137. * can do. If we don't clean in up we loop for ever. If
  1138. * we skip the TRB than it gets overwritten reused after
  1139. * a while since we use them in a ring buffer. a BUG()
  1140. * would help. Lets hope that if this occures, someone
  1141. * fixes the root cause instead of looking away :)
  1142. */
  1143. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1144. dep->name, req->trb);
  1145. count = trb.length;
  1146. if (dep->direction) {
  1147. if (count) {
  1148. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1149. dep->name);
  1150. status = -ECONNRESET;
  1151. }
  1152. } else {
  1153. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1154. s_pkt = 1;
  1155. }
  1156. /*
  1157. * We assume here we will always receive the entire data block
  1158. * which we should receive. Meaning, if we program RX to
  1159. * receive 4K but we receive only 2K, we assume that's all we
  1160. * should receive and we simply bounce the request back to the
  1161. * gadget driver for further processing.
  1162. */
  1163. req->request.actual += req->request.length - count;
  1164. dwc3_gadget_giveback(dep, req, status);
  1165. if (s_pkt)
  1166. break;
  1167. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1168. break;
  1169. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1170. break;
  1171. } while (1);
  1172. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1173. return 0;
  1174. return 1;
  1175. }
  1176. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1177. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1178. int start_new)
  1179. {
  1180. unsigned status = 0;
  1181. int clean_busy;
  1182. if (event->status & DEPEVT_STATUS_BUSERR)
  1183. status = -ECONNRESET;
  1184. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1185. if (clean_busy) {
  1186. dep->flags &= ~DWC3_EP_BUSY;
  1187. dep->res_trans_idx = 0;
  1188. }
  1189. /*
  1190. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1191. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1192. */
  1193. if (dwc->revision < DWC3_REVISION_183A) {
  1194. u32 reg;
  1195. int i;
  1196. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1197. struct dwc3_ep *dep = dwc->eps[i];
  1198. if (!(dep->flags & DWC3_EP_ENABLED))
  1199. continue;
  1200. if (!list_empty(&dep->req_queued))
  1201. return;
  1202. }
  1203. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1204. reg |= dwc->u1u2;
  1205. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1206. dwc->u1u2 = 0;
  1207. }
  1208. }
  1209. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1210. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1211. {
  1212. u32 uf;
  1213. if (list_empty(&dep->request_list)) {
  1214. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1215. dep->name);
  1216. return;
  1217. }
  1218. if (event->parameters) {
  1219. u32 mask;
  1220. mask = ~(dep->interval - 1);
  1221. uf = event->parameters & mask;
  1222. /* 4 micro frames in the future */
  1223. uf += dep->interval * 4;
  1224. } else {
  1225. uf = 0;
  1226. }
  1227. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1228. }
  1229. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1230. const struct dwc3_event_depevt *event)
  1231. {
  1232. struct dwc3 *dwc = dep->dwc;
  1233. struct dwc3_event_depevt mod_ev = *event;
  1234. /*
  1235. * We were asked to remove one requests. It is possible that this
  1236. * request and a few other were started together and have the same
  1237. * transfer index. Since we stopped the complete endpoint we don't
  1238. * know how many requests were already completed (and not yet)
  1239. * reported and how could be done (later). We purge them all until
  1240. * the end of the list.
  1241. */
  1242. mod_ev.status = DEPEVT_STATUS_LST;
  1243. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1244. dep->flags &= ~DWC3_EP_BUSY;
  1245. /* pending requets are ignored and are queued on XferNotReady */
  1246. }
  1247. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1248. const struct dwc3_event_depevt *event)
  1249. {
  1250. u32 param = event->parameters;
  1251. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1252. switch (cmd_type) {
  1253. case DWC3_DEPCMD_ENDTRANSFER:
  1254. dwc3_process_ep_cmd_complete(dep, event);
  1255. break;
  1256. case DWC3_DEPCMD_STARTTRANSFER:
  1257. dep->res_trans_idx = param & 0x7f;
  1258. break;
  1259. default:
  1260. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1261. __func__, cmd_type);
  1262. break;
  1263. };
  1264. }
  1265. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1266. const struct dwc3_event_depevt *event)
  1267. {
  1268. struct dwc3_ep *dep;
  1269. u8 epnum = event->endpoint_number;
  1270. dep = dwc->eps[epnum];
  1271. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1272. dwc3_ep_event_string(event->endpoint_event));
  1273. if (epnum == 0 || epnum == 1) {
  1274. dwc3_ep0_interrupt(dwc, event);
  1275. return;
  1276. }
  1277. switch (event->endpoint_event) {
  1278. case DWC3_DEPEVT_XFERCOMPLETE:
  1279. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1280. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1281. dep->name);
  1282. return;
  1283. }
  1284. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1285. break;
  1286. case DWC3_DEPEVT_XFERINPROGRESS:
  1287. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1288. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1289. dep->name);
  1290. return;
  1291. }
  1292. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1293. break;
  1294. case DWC3_DEPEVT_XFERNOTREADY:
  1295. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1296. dwc3_gadget_start_isoc(dwc, dep, event);
  1297. } else {
  1298. int ret;
  1299. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1300. dep->name, event->status
  1301. ? "Transfer Active"
  1302. : "Transfer Not Active");
  1303. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1304. if (!ret || ret == -EBUSY)
  1305. return;
  1306. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1307. dep->name);
  1308. }
  1309. break;
  1310. case DWC3_DEPEVT_STREAMEVT:
  1311. if (!usb_endpoint_xfer_bulk(dep->desc)) {
  1312. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1313. dep->name);
  1314. return;
  1315. }
  1316. switch (event->status) {
  1317. case DEPEVT_STREAMEVT_FOUND:
  1318. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1319. event->parameters);
  1320. break;
  1321. case DEPEVT_STREAMEVT_NOTFOUND:
  1322. /* FALLTHROUGH */
  1323. default:
  1324. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1325. }
  1326. break;
  1327. case DWC3_DEPEVT_RXTXFIFOEVT:
  1328. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1329. break;
  1330. case DWC3_DEPEVT_EPCMDCMPLT:
  1331. dwc3_ep_cmd_compl(dep, event);
  1332. break;
  1333. }
  1334. }
  1335. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1336. {
  1337. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1338. spin_unlock(&dwc->lock);
  1339. dwc->gadget_driver->disconnect(&dwc->gadget);
  1340. spin_lock(&dwc->lock);
  1341. }
  1342. }
  1343. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1344. {
  1345. struct dwc3_ep *dep;
  1346. struct dwc3_gadget_ep_cmd_params params;
  1347. u32 cmd;
  1348. int ret;
  1349. dep = dwc->eps[epnum];
  1350. WARN_ON(!dep->res_trans_idx);
  1351. if (dep->res_trans_idx) {
  1352. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1353. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1354. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1355. memset(&params, 0, sizeof(params));
  1356. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1357. WARN_ON_ONCE(ret);
  1358. dep->res_trans_idx = 0;
  1359. }
  1360. }
  1361. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1362. {
  1363. u32 epnum;
  1364. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1365. struct dwc3_ep *dep;
  1366. dep = dwc->eps[epnum];
  1367. if (!(dep->flags & DWC3_EP_ENABLED))
  1368. continue;
  1369. dwc3_remove_requests(dwc, dep);
  1370. }
  1371. }
  1372. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1373. {
  1374. u32 epnum;
  1375. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1376. struct dwc3_ep *dep;
  1377. struct dwc3_gadget_ep_cmd_params params;
  1378. int ret;
  1379. dep = dwc->eps[epnum];
  1380. if (!(dep->flags & DWC3_EP_STALL))
  1381. continue;
  1382. dep->flags &= ~DWC3_EP_STALL;
  1383. memset(&params, 0, sizeof(params));
  1384. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1385. DWC3_DEPCMD_CLEARSTALL, &params);
  1386. WARN_ON_ONCE(ret);
  1387. }
  1388. }
  1389. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1390. {
  1391. dev_vdbg(dwc->dev, "%s\n", __func__);
  1392. #if 0
  1393. XXX
  1394. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1395. enable it before we can disable it.
  1396. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1397. reg &= ~DWC3_DCTL_INITU1ENA;
  1398. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1399. reg &= ~DWC3_DCTL_INITU2ENA;
  1400. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1401. #endif
  1402. dwc3_stop_active_transfers(dwc);
  1403. dwc3_disconnect_gadget(dwc);
  1404. dwc->start_config_issued = false;
  1405. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1406. dwc->setup_packet_pending = false;
  1407. }
  1408. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1409. {
  1410. u32 reg;
  1411. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1412. if (on)
  1413. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1414. else
  1415. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1416. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1417. }
  1418. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1419. {
  1420. u32 reg;
  1421. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1422. if (on)
  1423. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1424. else
  1425. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1426. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1427. }
  1428. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1429. {
  1430. u32 reg;
  1431. dev_vdbg(dwc->dev, "%s\n", __func__);
  1432. /*
  1433. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1434. * would cause a missing Disconnect Event if there's a
  1435. * pending Setup Packet in the FIFO.
  1436. *
  1437. * There's no suggested workaround on the official Bug
  1438. * report, which states that "unless the driver/application
  1439. * is doing any special handling of a disconnect event,
  1440. * there is no functional issue".
  1441. *
  1442. * Unfortunately, it turns out that we _do_ some special
  1443. * handling of a disconnect event, namely complete all
  1444. * pending transfers, notify gadget driver of the
  1445. * disconnection, and so on.
  1446. *
  1447. * Our suggested workaround is to follow the Disconnect
  1448. * Event steps here, instead, based on a setup_packet_pending
  1449. * flag. Such flag gets set whenever we have a XferNotReady
  1450. * event on EP0 and gets cleared on XferComplete for the
  1451. * same endpoint.
  1452. *
  1453. * Refers to:
  1454. *
  1455. * STAR#9000466709: RTL: Device : Disconnect event not
  1456. * generated if setup packet pending in FIFO
  1457. */
  1458. if (dwc->revision < DWC3_REVISION_188A) {
  1459. if (dwc->setup_packet_pending)
  1460. dwc3_gadget_disconnect_interrupt(dwc);
  1461. }
  1462. /* after reset -> Default State */
  1463. dwc->dev_state = DWC3_DEFAULT_STATE;
  1464. /* Enable PHYs */
  1465. dwc3_gadget_usb2_phy_power(dwc, true);
  1466. dwc3_gadget_usb3_phy_power(dwc, true);
  1467. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1468. dwc3_disconnect_gadget(dwc);
  1469. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1470. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1471. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1472. dwc3_stop_active_transfers(dwc);
  1473. dwc3_clear_stall_all_ep(dwc);
  1474. dwc->start_config_issued = false;
  1475. /* Reset device address to zero */
  1476. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1477. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1478. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1479. }
  1480. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1481. {
  1482. u32 reg;
  1483. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1484. /*
  1485. * We change the clock only at SS but I dunno why I would want to do
  1486. * this. Maybe it becomes part of the power saving plan.
  1487. */
  1488. if (speed != DWC3_DSTS_SUPERSPEED)
  1489. return;
  1490. /*
  1491. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1492. * each time on Connect Done.
  1493. */
  1494. if (!usb30_clock)
  1495. return;
  1496. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1497. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1498. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1499. }
  1500. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1501. {
  1502. switch (speed) {
  1503. case USB_SPEED_SUPER:
  1504. dwc3_gadget_usb2_phy_power(dwc, false);
  1505. break;
  1506. case USB_SPEED_HIGH:
  1507. case USB_SPEED_FULL:
  1508. case USB_SPEED_LOW:
  1509. dwc3_gadget_usb3_phy_power(dwc, false);
  1510. break;
  1511. }
  1512. }
  1513. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1514. {
  1515. struct dwc3_gadget_ep_cmd_params params;
  1516. struct dwc3_ep *dep;
  1517. int ret;
  1518. u32 reg;
  1519. u8 speed;
  1520. dev_vdbg(dwc->dev, "%s\n", __func__);
  1521. memset(&params, 0x00, sizeof(params));
  1522. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1523. speed = reg & DWC3_DSTS_CONNECTSPD;
  1524. dwc->speed = speed;
  1525. dwc3_update_ram_clk_sel(dwc, speed);
  1526. switch (speed) {
  1527. case DWC3_DCFG_SUPERSPEED:
  1528. /*
  1529. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1530. * would cause a missing USB3 Reset event.
  1531. *
  1532. * In such situations, we should force a USB3 Reset
  1533. * event by calling our dwc3_gadget_reset_interrupt()
  1534. * routine.
  1535. *
  1536. * Refers to:
  1537. *
  1538. * STAR#9000483510: RTL: SS : USB3 reset event may
  1539. * not be generated always when the link enters poll
  1540. */
  1541. if (dwc->revision < DWC3_REVISION_190A)
  1542. dwc3_gadget_reset_interrupt(dwc);
  1543. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1544. dwc->gadget.ep0->maxpacket = 512;
  1545. dwc->gadget.speed = USB_SPEED_SUPER;
  1546. break;
  1547. case DWC3_DCFG_HIGHSPEED:
  1548. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1549. dwc->gadget.ep0->maxpacket = 64;
  1550. dwc->gadget.speed = USB_SPEED_HIGH;
  1551. break;
  1552. case DWC3_DCFG_FULLSPEED2:
  1553. case DWC3_DCFG_FULLSPEED1:
  1554. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1555. dwc->gadget.ep0->maxpacket = 64;
  1556. dwc->gadget.speed = USB_SPEED_FULL;
  1557. break;
  1558. case DWC3_DCFG_LOWSPEED:
  1559. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1560. dwc->gadget.ep0->maxpacket = 8;
  1561. dwc->gadget.speed = USB_SPEED_LOW;
  1562. break;
  1563. }
  1564. /* Disable unneded PHY */
  1565. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1566. dep = dwc->eps[0];
  1567. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1568. if (ret) {
  1569. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1570. return;
  1571. }
  1572. dep = dwc->eps[1];
  1573. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1574. if (ret) {
  1575. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1576. return;
  1577. }
  1578. /*
  1579. * Configure PHY via GUSB3PIPECTLn if required.
  1580. *
  1581. * Update GTXFIFOSIZn
  1582. *
  1583. * In both cases reset values should be sufficient.
  1584. */
  1585. }
  1586. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1587. {
  1588. dev_vdbg(dwc->dev, "%s\n", __func__);
  1589. /*
  1590. * TODO take core out of low power mode when that's
  1591. * implemented.
  1592. */
  1593. dwc->gadget_driver->resume(&dwc->gadget);
  1594. }
  1595. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1596. unsigned int evtinfo)
  1597. {
  1598. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1599. /*
  1600. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1601. * on the link partner, the USB session might do multiple entry/exit
  1602. * of low power states before a transfer takes place.
  1603. *
  1604. * Due to this problem, we might experience lower throughput. The
  1605. * suggested workaround is to disable DCTL[12:9] bits if we're
  1606. * transitioning from U1/U2 to U0 and enable those bits again
  1607. * after a transfer completes and there are no pending transfers
  1608. * on any of the enabled endpoints.
  1609. *
  1610. * This is the first half of that workaround.
  1611. *
  1612. * Refers to:
  1613. *
  1614. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1615. * core send LGO_Ux entering U0
  1616. */
  1617. if (dwc->revision < DWC3_REVISION_183A) {
  1618. if (next == DWC3_LINK_STATE_U0) {
  1619. u32 u1u2;
  1620. u32 reg;
  1621. switch (dwc->link_state) {
  1622. case DWC3_LINK_STATE_U1:
  1623. case DWC3_LINK_STATE_U2:
  1624. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1625. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1626. | DWC3_DCTL_ACCEPTU2ENA
  1627. | DWC3_DCTL_INITU1ENA
  1628. | DWC3_DCTL_ACCEPTU1ENA);
  1629. if (!dwc->u1u2)
  1630. dwc->u1u2 = reg & u1u2;
  1631. reg &= ~u1u2;
  1632. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1633. break;
  1634. default:
  1635. /* do nothing */
  1636. break;
  1637. }
  1638. }
  1639. }
  1640. dwc->link_state = next;
  1641. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1642. }
  1643. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1644. const struct dwc3_event_devt *event)
  1645. {
  1646. switch (event->type) {
  1647. case DWC3_DEVICE_EVENT_DISCONNECT:
  1648. dwc3_gadget_disconnect_interrupt(dwc);
  1649. break;
  1650. case DWC3_DEVICE_EVENT_RESET:
  1651. dwc3_gadget_reset_interrupt(dwc);
  1652. break;
  1653. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1654. dwc3_gadget_conndone_interrupt(dwc);
  1655. break;
  1656. case DWC3_DEVICE_EVENT_WAKEUP:
  1657. dwc3_gadget_wakeup_interrupt(dwc);
  1658. break;
  1659. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1660. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1661. break;
  1662. case DWC3_DEVICE_EVENT_EOPF:
  1663. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1664. break;
  1665. case DWC3_DEVICE_EVENT_SOF:
  1666. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1667. break;
  1668. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1669. dev_vdbg(dwc->dev, "Erratic Error\n");
  1670. break;
  1671. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1672. dev_vdbg(dwc->dev, "Command Complete\n");
  1673. break;
  1674. case DWC3_DEVICE_EVENT_OVERFLOW:
  1675. dev_vdbg(dwc->dev, "Overflow\n");
  1676. break;
  1677. default:
  1678. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1679. }
  1680. }
  1681. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1682. const union dwc3_event *event)
  1683. {
  1684. /* Endpoint IRQ, handle it and return early */
  1685. if (event->type.is_devspec == 0) {
  1686. /* depevt */
  1687. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1688. }
  1689. switch (event->type.type) {
  1690. case DWC3_EVENT_TYPE_DEV:
  1691. dwc3_gadget_interrupt(dwc, &event->devt);
  1692. break;
  1693. /* REVISIT what to do with Carkit and I2C events ? */
  1694. default:
  1695. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1696. }
  1697. }
  1698. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1699. {
  1700. struct dwc3_event_buffer *evt;
  1701. int left;
  1702. u32 count;
  1703. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1704. count &= DWC3_GEVNTCOUNT_MASK;
  1705. if (!count)
  1706. return IRQ_NONE;
  1707. evt = dwc->ev_buffs[buf];
  1708. left = count;
  1709. while (left > 0) {
  1710. union dwc3_event event;
  1711. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1712. dwc3_process_event_entry(dwc, &event);
  1713. /*
  1714. * XXX we wrap around correctly to the next entry as almost all
  1715. * entries are 4 bytes in size. There is one entry which has 12
  1716. * bytes which is a regular entry followed by 8 bytes data. ATM
  1717. * I don't know how things are organized if were get next to the
  1718. * a boundary so I worry about that once we try to handle that.
  1719. */
  1720. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1721. left -= 4;
  1722. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1723. }
  1724. return IRQ_HANDLED;
  1725. }
  1726. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1727. {
  1728. struct dwc3 *dwc = _dwc;
  1729. int i;
  1730. irqreturn_t ret = IRQ_NONE;
  1731. spin_lock(&dwc->lock);
  1732. for (i = 0; i < dwc->num_event_buffers; i++) {
  1733. irqreturn_t status;
  1734. status = dwc3_process_event_buf(dwc, i);
  1735. if (status == IRQ_HANDLED)
  1736. ret = status;
  1737. }
  1738. spin_unlock(&dwc->lock);
  1739. return ret;
  1740. }
  1741. /**
  1742. * dwc3_gadget_init - Initializes gadget related registers
  1743. * @dwc: Pointer to out controller context structure
  1744. *
  1745. * Returns 0 on success otherwise negative errno.
  1746. */
  1747. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1748. {
  1749. u32 reg;
  1750. int ret;
  1751. int irq;
  1752. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1753. &dwc->ctrl_req_addr, GFP_KERNEL);
  1754. if (!dwc->ctrl_req) {
  1755. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1756. ret = -ENOMEM;
  1757. goto err0;
  1758. }
  1759. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1760. &dwc->ep0_trb_addr, GFP_KERNEL);
  1761. if (!dwc->ep0_trb) {
  1762. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1763. ret = -ENOMEM;
  1764. goto err1;
  1765. }
  1766. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1767. sizeof(*dwc->setup_buf) * 2,
  1768. &dwc->setup_buf_addr, GFP_KERNEL);
  1769. if (!dwc->setup_buf) {
  1770. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1771. ret = -ENOMEM;
  1772. goto err2;
  1773. }
  1774. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1775. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1776. if (!dwc->ep0_bounce) {
  1777. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1778. ret = -ENOMEM;
  1779. goto err3;
  1780. }
  1781. dev_set_name(&dwc->gadget.dev, "gadget");
  1782. dwc->gadget.ops = &dwc3_gadget_ops;
  1783. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1784. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1785. dwc->gadget.dev.parent = dwc->dev;
  1786. dwc->gadget.sg_supported = true;
  1787. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1788. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1789. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1790. dwc->gadget.dev.release = dwc3_gadget_release;
  1791. dwc->gadget.name = "dwc3-gadget";
  1792. /*
  1793. * REVISIT: Here we should clear all pending IRQs to be
  1794. * sure we're starting from a well known location.
  1795. */
  1796. ret = dwc3_gadget_init_endpoints(dwc);
  1797. if (ret)
  1798. goto err4;
  1799. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1800. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1801. "dwc3", dwc);
  1802. if (ret) {
  1803. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1804. irq, ret);
  1805. goto err5;
  1806. }
  1807. /* Enable all but Start and End of Frame IRQs */
  1808. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1809. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1810. DWC3_DEVTEN_CMDCMPLTEN |
  1811. DWC3_DEVTEN_ERRTICERREN |
  1812. DWC3_DEVTEN_WKUPEVTEN |
  1813. DWC3_DEVTEN_ULSTCNGEN |
  1814. DWC3_DEVTEN_CONNECTDONEEN |
  1815. DWC3_DEVTEN_USBRSTEN |
  1816. DWC3_DEVTEN_DISCONNEVTEN);
  1817. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1818. ret = device_register(&dwc->gadget.dev);
  1819. if (ret) {
  1820. dev_err(dwc->dev, "failed to register gadget device\n");
  1821. put_device(&dwc->gadget.dev);
  1822. goto err6;
  1823. }
  1824. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1825. if (ret) {
  1826. dev_err(dwc->dev, "failed to register udc\n");
  1827. goto err7;
  1828. }
  1829. return 0;
  1830. err7:
  1831. device_unregister(&dwc->gadget.dev);
  1832. err6:
  1833. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1834. free_irq(irq, dwc);
  1835. err5:
  1836. dwc3_gadget_free_endpoints(dwc);
  1837. err4:
  1838. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1839. dwc->ep0_bounce_addr);
  1840. err3:
  1841. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1842. dwc->setup_buf, dwc->setup_buf_addr);
  1843. err2:
  1844. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1845. dwc->ep0_trb, dwc->ep0_trb_addr);
  1846. err1:
  1847. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1848. dwc->ctrl_req, dwc->ctrl_req_addr);
  1849. err0:
  1850. return ret;
  1851. }
  1852. void dwc3_gadget_exit(struct dwc3 *dwc)
  1853. {
  1854. int irq;
  1855. usb_del_gadget_udc(&dwc->gadget);
  1856. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1857. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1858. free_irq(irq, dwc);
  1859. dwc3_gadget_free_endpoints(dwc);
  1860. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1861. dwc->ep0_bounce_addr);
  1862. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1863. dwc->setup_buf, dwc->setup_buf_addr);
  1864. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1865. dwc->ep0_trb, dwc->ep0_trb_addr);
  1866. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1867. dwc->ctrl_req, dwc->ctrl_req_addr);
  1868. device_unregister(&dwc->gadget.dev);
  1869. }