main.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 7 <="
  78. " log_num_mgm_entry_size <= 12."
  79. " To activate device managed"
  80. " flow steering when available, set to -1");
  81. static bool enable_64b_cqe_eqe;
  82. module_param(enable_64b_cqe_eqe, bool, 0444);
  83. MODULE_PARM_DESC(enable_64b_cqe_eqe,
  84. "Enable 64 byte CQEs/EQEs when the the FW supports this");
  85. #define HCA_GLOBAL_CAP_MASK 0
  86. #define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
  87. static char mlx4_version[] =
  88. DRV_NAME ": Mellanox ConnectX core driver v"
  89. DRV_VERSION " (" DRV_RELDATE ")\n";
  90. static struct mlx4_profile default_profile = {
  91. .num_qp = 1 << 18,
  92. .num_srq = 1 << 16,
  93. .rdmarc_per_qp = 1 << 4,
  94. .num_cq = 1 << 16,
  95. .num_mcg = 1 << 13,
  96. .num_mpt = 1 << 19,
  97. .num_mtt = 1 << 20, /* It is really num mtt segements */
  98. };
  99. static int log_num_mac = 7;
  100. module_param_named(log_num_mac, log_num_mac, int, 0444);
  101. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  102. static int log_num_vlan;
  103. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  104. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  105. /* Log2 max number of VLANs per ETH port (0-7) */
  106. #define MLX4_LOG_NUM_VLANS 7
  107. static bool use_prio;
  108. module_param_named(use_prio, use_prio, bool, 0444);
  109. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  110. "(0/1, default 0)");
  111. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  112. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  113. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  114. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  115. static int arr_argc = 2;
  116. module_param_array(port_type_array, int, &arr_argc, 0444);
  117. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  118. "1 for IB, 2 for Ethernet");
  119. struct mlx4_port_config {
  120. struct list_head list;
  121. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  122. struct pci_dev *pdev;
  123. };
  124. int mlx4_check_port_params(struct mlx4_dev *dev,
  125. enum mlx4_port_type *port_type)
  126. {
  127. int i;
  128. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  129. if (port_type[i] != port_type[i + 1]) {
  130. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  131. mlx4_err(dev, "Only same port types supported "
  132. "on this HCA, aborting.\n");
  133. return -EINVAL;
  134. }
  135. }
  136. }
  137. for (i = 0; i < dev->caps.num_ports; i++) {
  138. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  139. mlx4_err(dev, "Requested port type for port %d is not "
  140. "supported on this HCA\n", i + 1);
  141. return -EINVAL;
  142. }
  143. }
  144. return 0;
  145. }
  146. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  147. {
  148. int i;
  149. for (i = 1; i <= dev->caps.num_ports; ++i)
  150. dev->caps.port_mask[i] = dev->caps.port_type[i];
  151. }
  152. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  153. {
  154. int err;
  155. int i;
  156. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  157. if (err) {
  158. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  159. return err;
  160. }
  161. if (dev_cap->min_page_sz > PAGE_SIZE) {
  162. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  163. "kernel PAGE_SIZE of %ld, aborting.\n",
  164. dev_cap->min_page_sz, PAGE_SIZE);
  165. return -ENODEV;
  166. }
  167. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  168. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  169. "aborting.\n",
  170. dev_cap->num_ports, MLX4_MAX_PORTS);
  171. return -ENODEV;
  172. }
  173. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  174. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  175. "PCI resource 2 size of 0x%llx, aborting.\n",
  176. dev_cap->uar_size,
  177. (unsigned long long) pci_resource_len(dev->pdev, 2));
  178. return -ENODEV;
  179. }
  180. dev->caps.num_ports = dev_cap->num_ports;
  181. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  182. for (i = 1; i <= dev->caps.num_ports; ++i) {
  183. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  184. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  185. dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
  186. dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
  187. /* set gid and pkey table operating lengths by default
  188. * to non-sriov values */
  189. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  190. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  191. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  192. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  193. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  194. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  195. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  196. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  197. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  198. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  199. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  200. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  201. }
  202. dev->caps.uar_page_size = PAGE_SIZE;
  203. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  204. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  205. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  206. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  207. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  208. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  209. dev->caps.max_wqes = dev_cap->max_qp_sz;
  210. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  211. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  212. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  213. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  214. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  215. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  216. /*
  217. * Subtract 1 from the limit because we need to allocate a
  218. * spare CQE so the HCA HW can tell the difference between an
  219. * empty CQ and a full CQ.
  220. */
  221. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  222. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  223. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  224. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  225. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  226. /* The first 128 UARs are used for EQ doorbells */
  227. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  228. dev->caps.reserved_pds = dev_cap->reserved_pds;
  229. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  230. dev_cap->reserved_xrcds : 0;
  231. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  232. dev_cap->max_xrcds : 0;
  233. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  234. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  235. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  236. dev->caps.flags = dev_cap->flags;
  237. dev->caps.flags2 = dev_cap->flags2;
  238. dev->caps.bmme_flags = dev_cap->bmme_flags;
  239. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  240. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  241. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  242. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  243. /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
  244. if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
  245. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  246. /* Don't do sense port on multifunction devices (for now at least) */
  247. if (mlx4_is_mfunc(dev))
  248. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  249. dev->caps.log_num_macs = log_num_mac;
  250. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  251. dev->caps.log_num_prios = use_prio ? 3 : 0;
  252. for (i = 1; i <= dev->caps.num_ports; ++i) {
  253. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  254. if (dev->caps.supported_type[i]) {
  255. /* if only ETH is supported - assign ETH */
  256. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  257. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  258. /* if only IB is supported, assign IB */
  259. else if (dev->caps.supported_type[i] ==
  260. MLX4_PORT_TYPE_IB)
  261. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  262. else {
  263. /* if IB and ETH are supported, we set the port
  264. * type according to user selection of port type;
  265. * if user selected none, take the FW hint */
  266. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  267. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  268. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  269. else
  270. dev->caps.port_type[i] = port_type_array[i - 1];
  271. }
  272. }
  273. /*
  274. * Link sensing is allowed on the port if 3 conditions are true:
  275. * 1. Both protocols are supported on the port.
  276. * 2. Different types are supported on the port
  277. * 3. FW declared that it supports link sensing
  278. */
  279. mlx4_priv(dev)->sense.sense_allowed[i] =
  280. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  281. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  282. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  283. /*
  284. * If "default_sense" bit is set, we move the port to "AUTO" mode
  285. * and perform sense_port FW command to try and set the correct
  286. * port type from beginning
  287. */
  288. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  289. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  290. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  291. mlx4_SENSE_PORT(dev, i, &sensed_port);
  292. if (sensed_port != MLX4_PORT_TYPE_NONE)
  293. dev->caps.port_type[i] = sensed_port;
  294. } else {
  295. dev->caps.possible_type[i] = dev->caps.port_type[i];
  296. }
  297. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  298. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  299. mlx4_warn(dev, "Requested number of MACs is too much "
  300. "for port %d, reducing to %d.\n",
  301. i, 1 << dev->caps.log_num_macs);
  302. }
  303. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  304. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  305. mlx4_warn(dev, "Requested number of VLANs is too much "
  306. "for port %d, reducing to %d.\n",
  307. i, 1 << dev->caps.log_num_vlans);
  308. }
  309. }
  310. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  311. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  312. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  313. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  314. (1 << dev->caps.log_num_macs) *
  315. (1 << dev->caps.log_num_vlans) *
  316. (1 << dev->caps.log_num_prios) *
  317. dev->caps.num_ports;
  318. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  319. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  320. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  321. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  322. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  323. dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
  324. if (!enable_64b_cqe_eqe) {
  325. if (dev_cap->flags &
  326. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
  327. mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
  328. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  329. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  330. }
  331. }
  332. if ((dev->caps.flags &
  333. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
  334. mlx4_is_master(dev))
  335. dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
  336. return 0;
  337. }
  338. /*The function checks if there are live vf, return the num of them*/
  339. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  340. {
  341. struct mlx4_priv *priv = mlx4_priv(dev);
  342. struct mlx4_slave_state *s_state;
  343. int i;
  344. int ret = 0;
  345. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  346. s_state = &priv->mfunc.master.slave_state[i];
  347. if (s_state->active && s_state->last_cmd !=
  348. MLX4_COMM_CMD_RESET) {
  349. mlx4_warn(dev, "%s: slave: %d is still active\n",
  350. __func__, i);
  351. ret++;
  352. }
  353. }
  354. return ret;
  355. }
  356. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  357. {
  358. u32 qk = MLX4_RESERVED_QKEY_BASE;
  359. if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  360. qpn < dev->phys_caps.base_proxy_sqpn)
  361. return -EINVAL;
  362. if (qpn >= dev->phys_caps.base_tunnel_sqpn)
  363. /* tunnel qp */
  364. qk += qpn - dev->phys_caps.base_tunnel_sqpn;
  365. else
  366. qk += qpn - dev->phys_caps.base_proxy_sqpn;
  367. *qkey = qk;
  368. return 0;
  369. }
  370. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  371. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
  372. {
  373. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  374. if (!mlx4_is_master(dev))
  375. return;
  376. priv->virt2phys_pkey[slave][port - 1][i] = val;
  377. }
  378. EXPORT_SYMBOL(mlx4_sync_pkey_table);
  379. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
  380. {
  381. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  382. if (!mlx4_is_master(dev))
  383. return;
  384. priv->slave_node_guids[slave] = guid;
  385. }
  386. EXPORT_SYMBOL(mlx4_put_slave_node_guid);
  387. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
  388. {
  389. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  390. if (!mlx4_is_master(dev))
  391. return 0;
  392. return priv->slave_node_guids[slave];
  393. }
  394. EXPORT_SYMBOL(mlx4_get_slave_node_guid);
  395. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  396. {
  397. struct mlx4_priv *priv = mlx4_priv(dev);
  398. struct mlx4_slave_state *s_slave;
  399. if (!mlx4_is_master(dev))
  400. return 0;
  401. s_slave = &priv->mfunc.master.slave_state[slave];
  402. return !!s_slave->active;
  403. }
  404. EXPORT_SYMBOL(mlx4_is_slave_active);
  405. static void slave_adjust_steering_mode(struct mlx4_dev *dev,
  406. struct mlx4_dev_cap *dev_cap,
  407. struct mlx4_init_hca_param *hca_param)
  408. {
  409. dev->caps.steering_mode = hca_param->steering_mode;
  410. if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  411. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  412. dev->caps.fs_log_max_ucast_qp_range_size =
  413. dev_cap->fs_log_max_ucast_qp_range_size;
  414. } else
  415. dev->caps.num_qp_per_mgm =
  416. 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
  417. mlx4_dbg(dev, "Steering mode is: %s\n",
  418. mlx4_steering_mode_str(dev->caps.steering_mode));
  419. }
  420. static int mlx4_slave_cap(struct mlx4_dev *dev)
  421. {
  422. int err;
  423. u32 page_size;
  424. struct mlx4_dev_cap dev_cap;
  425. struct mlx4_func_cap func_cap;
  426. struct mlx4_init_hca_param hca_param;
  427. int i;
  428. memset(&hca_param, 0, sizeof(hca_param));
  429. err = mlx4_QUERY_HCA(dev, &hca_param);
  430. if (err) {
  431. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  432. return err;
  433. }
  434. /*fail if the hca has an unknown capability */
  435. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  436. HCA_GLOBAL_CAP_MASK) {
  437. mlx4_err(dev, "Unknown hca global capabilities\n");
  438. return -ENOSYS;
  439. }
  440. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  441. dev->caps.hca_core_clock = hca_param.hca_core_clock;
  442. memset(&dev_cap, 0, sizeof(dev_cap));
  443. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  444. err = mlx4_dev_cap(dev, &dev_cap);
  445. if (err) {
  446. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  447. return err;
  448. }
  449. err = mlx4_QUERY_FW(dev);
  450. if (err)
  451. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  452. page_size = ~dev->caps.page_size_cap + 1;
  453. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  454. if (page_size > PAGE_SIZE) {
  455. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  456. "kernel PAGE_SIZE of %ld, aborting.\n",
  457. page_size, PAGE_SIZE);
  458. return -ENODEV;
  459. }
  460. /* slave gets uar page size from QUERY_HCA fw command */
  461. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  462. /* TODO: relax this assumption */
  463. if (dev->caps.uar_page_size != PAGE_SIZE) {
  464. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  465. dev->caps.uar_page_size, PAGE_SIZE);
  466. return -ENODEV;
  467. }
  468. memset(&func_cap, 0, sizeof(func_cap));
  469. err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
  470. if (err) {
  471. mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
  472. err);
  473. return err;
  474. }
  475. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  476. PF_CONTEXT_BEHAVIOUR_MASK) {
  477. mlx4_err(dev, "Unknown pf context behaviour\n");
  478. return -ENOSYS;
  479. }
  480. dev->caps.num_ports = func_cap.num_ports;
  481. dev->caps.num_qps = func_cap.qp_quota;
  482. dev->caps.num_srqs = func_cap.srq_quota;
  483. dev->caps.num_cqs = func_cap.cq_quota;
  484. dev->caps.num_eqs = func_cap.max_eq;
  485. dev->caps.reserved_eqs = func_cap.reserved_eq;
  486. dev->caps.num_mpts = func_cap.mpt_quota;
  487. dev->caps.num_mtts = func_cap.mtt_quota;
  488. dev->caps.num_pds = MLX4_NUM_PDS;
  489. dev->caps.num_mgms = 0;
  490. dev->caps.num_amgms = 0;
  491. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  492. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  493. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  494. return -ENODEV;
  495. }
  496. dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  497. dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  498. dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  499. dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  500. if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
  501. !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
  502. err = -ENOMEM;
  503. goto err_mem;
  504. }
  505. for (i = 1; i <= dev->caps.num_ports; ++i) {
  506. err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
  507. if (err) {
  508. mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
  509. " port %d, aborting (%d).\n", i, err);
  510. goto err_mem;
  511. }
  512. dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
  513. dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
  514. dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
  515. dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
  516. dev->caps.port_mask[i] = dev->caps.port_type[i];
  517. if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  518. &dev->caps.gid_table_len[i],
  519. &dev->caps.pkey_table_len[i]))
  520. goto err_mem;
  521. }
  522. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  523. dev->caps.reserved_uars) >
  524. pci_resource_len(dev->pdev, 2)) {
  525. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  526. "PCI resource 2 size of 0x%llx, aborting.\n",
  527. dev->caps.uar_page_size * dev->caps.num_uars,
  528. (unsigned long long) pci_resource_len(dev->pdev, 2));
  529. goto err_mem;
  530. }
  531. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
  532. dev->caps.eqe_size = 64;
  533. dev->caps.eqe_factor = 1;
  534. } else {
  535. dev->caps.eqe_size = 32;
  536. dev->caps.eqe_factor = 0;
  537. }
  538. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
  539. dev->caps.cqe_size = 64;
  540. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  541. } else {
  542. dev->caps.cqe_size = 32;
  543. }
  544. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  545. mlx4_warn(dev, "Timestamping is not supported in slave mode.\n");
  546. slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
  547. return 0;
  548. err_mem:
  549. kfree(dev->caps.qp0_tunnel);
  550. kfree(dev->caps.qp0_proxy);
  551. kfree(dev->caps.qp1_tunnel);
  552. kfree(dev->caps.qp1_proxy);
  553. dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
  554. dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
  555. return err;
  556. }
  557. /*
  558. * Change the port configuration of the device.
  559. * Every user of this function must hold the port mutex.
  560. */
  561. int mlx4_change_port_types(struct mlx4_dev *dev,
  562. enum mlx4_port_type *port_types)
  563. {
  564. int err = 0;
  565. int change = 0;
  566. int port;
  567. for (port = 0; port < dev->caps.num_ports; port++) {
  568. /* Change the port type only if the new type is different
  569. * from the current, and not set to Auto */
  570. if (port_types[port] != dev->caps.port_type[port + 1])
  571. change = 1;
  572. }
  573. if (change) {
  574. mlx4_unregister_device(dev);
  575. for (port = 1; port <= dev->caps.num_ports; port++) {
  576. mlx4_CLOSE_PORT(dev, port);
  577. dev->caps.port_type[port] = port_types[port - 1];
  578. err = mlx4_SET_PORT(dev, port, -1);
  579. if (err) {
  580. mlx4_err(dev, "Failed to set port %d, "
  581. "aborting\n", port);
  582. goto out;
  583. }
  584. }
  585. mlx4_set_port_mask(dev);
  586. err = mlx4_register_device(dev);
  587. }
  588. out:
  589. return err;
  590. }
  591. static ssize_t show_port_type(struct device *dev,
  592. struct device_attribute *attr,
  593. char *buf)
  594. {
  595. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  596. port_attr);
  597. struct mlx4_dev *mdev = info->dev;
  598. char type[8];
  599. sprintf(type, "%s",
  600. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  601. "ib" : "eth");
  602. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  603. sprintf(buf, "auto (%s)\n", type);
  604. else
  605. sprintf(buf, "%s\n", type);
  606. return strlen(buf);
  607. }
  608. static ssize_t set_port_type(struct device *dev,
  609. struct device_attribute *attr,
  610. const char *buf, size_t count)
  611. {
  612. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  613. port_attr);
  614. struct mlx4_dev *mdev = info->dev;
  615. struct mlx4_priv *priv = mlx4_priv(mdev);
  616. enum mlx4_port_type types[MLX4_MAX_PORTS];
  617. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  618. int i;
  619. int err = 0;
  620. if (!strcmp(buf, "ib\n"))
  621. info->tmp_type = MLX4_PORT_TYPE_IB;
  622. else if (!strcmp(buf, "eth\n"))
  623. info->tmp_type = MLX4_PORT_TYPE_ETH;
  624. else if (!strcmp(buf, "auto\n"))
  625. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  626. else {
  627. mlx4_err(mdev, "%s is not supported port type\n", buf);
  628. return -EINVAL;
  629. }
  630. mlx4_stop_sense(mdev);
  631. mutex_lock(&priv->port_mutex);
  632. /* Possible type is always the one that was delivered */
  633. mdev->caps.possible_type[info->port] = info->tmp_type;
  634. for (i = 0; i < mdev->caps.num_ports; i++) {
  635. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  636. mdev->caps.possible_type[i+1];
  637. if (types[i] == MLX4_PORT_TYPE_AUTO)
  638. types[i] = mdev->caps.port_type[i+1];
  639. }
  640. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  641. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  642. for (i = 1; i <= mdev->caps.num_ports; i++) {
  643. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  644. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  645. err = -EINVAL;
  646. }
  647. }
  648. }
  649. if (err) {
  650. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  651. "Set only 'eth' or 'ib' for both ports "
  652. "(should be the same)\n");
  653. goto out;
  654. }
  655. mlx4_do_sense_ports(mdev, new_types, types);
  656. err = mlx4_check_port_params(mdev, new_types);
  657. if (err)
  658. goto out;
  659. /* We are about to apply the changes after the configuration
  660. * was verified, no need to remember the temporary types
  661. * any more */
  662. for (i = 0; i < mdev->caps.num_ports; i++)
  663. priv->port[i + 1].tmp_type = 0;
  664. err = mlx4_change_port_types(mdev, new_types);
  665. out:
  666. mlx4_start_sense(mdev);
  667. mutex_unlock(&priv->port_mutex);
  668. return err ? err : count;
  669. }
  670. enum ibta_mtu {
  671. IB_MTU_256 = 1,
  672. IB_MTU_512 = 2,
  673. IB_MTU_1024 = 3,
  674. IB_MTU_2048 = 4,
  675. IB_MTU_4096 = 5
  676. };
  677. static inline int int_to_ibta_mtu(int mtu)
  678. {
  679. switch (mtu) {
  680. case 256: return IB_MTU_256;
  681. case 512: return IB_MTU_512;
  682. case 1024: return IB_MTU_1024;
  683. case 2048: return IB_MTU_2048;
  684. case 4096: return IB_MTU_4096;
  685. default: return -1;
  686. }
  687. }
  688. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  689. {
  690. switch (mtu) {
  691. case IB_MTU_256: return 256;
  692. case IB_MTU_512: return 512;
  693. case IB_MTU_1024: return 1024;
  694. case IB_MTU_2048: return 2048;
  695. case IB_MTU_4096: return 4096;
  696. default: return -1;
  697. }
  698. }
  699. static ssize_t show_port_ib_mtu(struct device *dev,
  700. struct device_attribute *attr,
  701. char *buf)
  702. {
  703. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  704. port_mtu_attr);
  705. struct mlx4_dev *mdev = info->dev;
  706. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  707. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  708. sprintf(buf, "%d\n",
  709. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  710. return strlen(buf);
  711. }
  712. static ssize_t set_port_ib_mtu(struct device *dev,
  713. struct device_attribute *attr,
  714. const char *buf, size_t count)
  715. {
  716. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  717. port_mtu_attr);
  718. struct mlx4_dev *mdev = info->dev;
  719. struct mlx4_priv *priv = mlx4_priv(mdev);
  720. int err, port, mtu, ibta_mtu = -1;
  721. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  722. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  723. return -EINVAL;
  724. }
  725. err = sscanf(buf, "%d", &mtu);
  726. if (err > 0)
  727. ibta_mtu = int_to_ibta_mtu(mtu);
  728. if (err <= 0 || ibta_mtu < 0) {
  729. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  730. return -EINVAL;
  731. }
  732. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  733. mlx4_stop_sense(mdev);
  734. mutex_lock(&priv->port_mutex);
  735. mlx4_unregister_device(mdev);
  736. for (port = 1; port <= mdev->caps.num_ports; port++) {
  737. mlx4_CLOSE_PORT(mdev, port);
  738. err = mlx4_SET_PORT(mdev, port, -1);
  739. if (err) {
  740. mlx4_err(mdev, "Failed to set port %d, "
  741. "aborting\n", port);
  742. goto err_set_port;
  743. }
  744. }
  745. err = mlx4_register_device(mdev);
  746. err_set_port:
  747. mutex_unlock(&priv->port_mutex);
  748. mlx4_start_sense(mdev);
  749. return err ? err : count;
  750. }
  751. static int mlx4_load_fw(struct mlx4_dev *dev)
  752. {
  753. struct mlx4_priv *priv = mlx4_priv(dev);
  754. int err;
  755. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  756. GFP_HIGHUSER | __GFP_NOWARN, 0);
  757. if (!priv->fw.fw_icm) {
  758. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  759. return -ENOMEM;
  760. }
  761. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  762. if (err) {
  763. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  764. goto err_free;
  765. }
  766. err = mlx4_RUN_FW(dev);
  767. if (err) {
  768. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  769. goto err_unmap_fa;
  770. }
  771. return 0;
  772. err_unmap_fa:
  773. mlx4_UNMAP_FA(dev);
  774. err_free:
  775. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  776. return err;
  777. }
  778. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  779. int cmpt_entry_sz)
  780. {
  781. struct mlx4_priv *priv = mlx4_priv(dev);
  782. int err;
  783. int num_eqs;
  784. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  785. cmpt_base +
  786. ((u64) (MLX4_CMPT_TYPE_QP *
  787. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  788. cmpt_entry_sz, dev->caps.num_qps,
  789. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  790. 0, 0);
  791. if (err)
  792. goto err;
  793. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  794. cmpt_base +
  795. ((u64) (MLX4_CMPT_TYPE_SRQ *
  796. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  797. cmpt_entry_sz, dev->caps.num_srqs,
  798. dev->caps.reserved_srqs, 0, 0);
  799. if (err)
  800. goto err_qp;
  801. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  802. cmpt_base +
  803. ((u64) (MLX4_CMPT_TYPE_CQ *
  804. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  805. cmpt_entry_sz, dev->caps.num_cqs,
  806. dev->caps.reserved_cqs, 0, 0);
  807. if (err)
  808. goto err_srq;
  809. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  810. dev->caps.num_eqs;
  811. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  812. cmpt_base +
  813. ((u64) (MLX4_CMPT_TYPE_EQ *
  814. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  815. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  816. if (err)
  817. goto err_cq;
  818. return 0;
  819. err_cq:
  820. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  821. err_srq:
  822. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  823. err_qp:
  824. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  825. err:
  826. return err;
  827. }
  828. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  829. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  830. {
  831. struct mlx4_priv *priv = mlx4_priv(dev);
  832. u64 aux_pages;
  833. int num_eqs;
  834. int err;
  835. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  836. if (err) {
  837. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  838. return err;
  839. }
  840. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  841. (unsigned long long) icm_size >> 10,
  842. (unsigned long long) aux_pages << 2);
  843. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  844. GFP_HIGHUSER | __GFP_NOWARN, 0);
  845. if (!priv->fw.aux_icm) {
  846. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  847. return -ENOMEM;
  848. }
  849. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  850. if (err) {
  851. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  852. goto err_free_aux;
  853. }
  854. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  855. if (err) {
  856. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  857. goto err_unmap_aux;
  858. }
  859. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  860. dev->caps.num_eqs;
  861. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  862. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  863. num_eqs, num_eqs, 0, 0);
  864. if (err) {
  865. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  866. goto err_unmap_cmpt;
  867. }
  868. /*
  869. * Reserved MTT entries must be aligned up to a cacheline
  870. * boundary, since the FW will write to them, while the driver
  871. * writes to all other MTT entries. (The variable
  872. * dev->caps.mtt_entry_sz below is really the MTT segment
  873. * size, not the raw entry size)
  874. */
  875. dev->caps.reserved_mtts =
  876. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  877. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  878. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  879. init_hca->mtt_base,
  880. dev->caps.mtt_entry_sz,
  881. dev->caps.num_mtts,
  882. dev->caps.reserved_mtts, 1, 0);
  883. if (err) {
  884. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  885. goto err_unmap_eq;
  886. }
  887. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  888. init_hca->dmpt_base,
  889. dev_cap->dmpt_entry_sz,
  890. dev->caps.num_mpts,
  891. dev->caps.reserved_mrws, 1, 1);
  892. if (err) {
  893. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  894. goto err_unmap_mtt;
  895. }
  896. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  897. init_hca->qpc_base,
  898. dev_cap->qpc_entry_sz,
  899. dev->caps.num_qps,
  900. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  901. 0, 0);
  902. if (err) {
  903. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  904. goto err_unmap_dmpt;
  905. }
  906. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  907. init_hca->auxc_base,
  908. dev_cap->aux_entry_sz,
  909. dev->caps.num_qps,
  910. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  911. 0, 0);
  912. if (err) {
  913. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  914. goto err_unmap_qp;
  915. }
  916. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  917. init_hca->altc_base,
  918. dev_cap->altc_entry_sz,
  919. dev->caps.num_qps,
  920. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  921. 0, 0);
  922. if (err) {
  923. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  924. goto err_unmap_auxc;
  925. }
  926. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  927. init_hca->rdmarc_base,
  928. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  929. dev->caps.num_qps,
  930. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  931. 0, 0);
  932. if (err) {
  933. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  934. goto err_unmap_altc;
  935. }
  936. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  937. init_hca->cqc_base,
  938. dev_cap->cqc_entry_sz,
  939. dev->caps.num_cqs,
  940. dev->caps.reserved_cqs, 0, 0);
  941. if (err) {
  942. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  943. goto err_unmap_rdmarc;
  944. }
  945. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  946. init_hca->srqc_base,
  947. dev_cap->srq_entry_sz,
  948. dev->caps.num_srqs,
  949. dev->caps.reserved_srqs, 0, 0);
  950. if (err) {
  951. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  952. goto err_unmap_cq;
  953. }
  954. /*
  955. * For flow steering device managed mode it is required to use
  956. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  957. * required, but for simplicity just map the whole multicast
  958. * group table now. The table isn't very big and it's a lot
  959. * easier than trying to track ref counts.
  960. */
  961. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  962. init_hca->mc_base,
  963. mlx4_get_mgm_entry_size(dev),
  964. dev->caps.num_mgms + dev->caps.num_amgms,
  965. dev->caps.num_mgms + dev->caps.num_amgms,
  966. 0, 0);
  967. if (err) {
  968. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  969. goto err_unmap_srq;
  970. }
  971. return 0;
  972. err_unmap_srq:
  973. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  974. err_unmap_cq:
  975. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  976. err_unmap_rdmarc:
  977. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  978. err_unmap_altc:
  979. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  980. err_unmap_auxc:
  981. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  982. err_unmap_qp:
  983. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  984. err_unmap_dmpt:
  985. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  986. err_unmap_mtt:
  987. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  988. err_unmap_eq:
  989. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  990. err_unmap_cmpt:
  991. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  992. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  993. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  994. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  995. err_unmap_aux:
  996. mlx4_UNMAP_ICM_AUX(dev);
  997. err_free_aux:
  998. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  999. return err;
  1000. }
  1001. static void mlx4_free_icms(struct mlx4_dev *dev)
  1002. {
  1003. struct mlx4_priv *priv = mlx4_priv(dev);
  1004. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  1005. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1006. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1007. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1008. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1009. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1010. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1011. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1012. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1013. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1014. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1015. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1016. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1017. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1018. mlx4_UNMAP_ICM_AUX(dev);
  1019. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1020. }
  1021. static void mlx4_slave_exit(struct mlx4_dev *dev)
  1022. {
  1023. struct mlx4_priv *priv = mlx4_priv(dev);
  1024. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1025. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  1026. mlx4_warn(dev, "Failed to close slave function.\n");
  1027. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1028. }
  1029. static int map_bf_area(struct mlx4_dev *dev)
  1030. {
  1031. struct mlx4_priv *priv = mlx4_priv(dev);
  1032. resource_size_t bf_start;
  1033. resource_size_t bf_len;
  1034. int err = 0;
  1035. if (!dev->caps.bf_reg_size)
  1036. return -ENXIO;
  1037. bf_start = pci_resource_start(dev->pdev, 2) +
  1038. (dev->caps.num_uars << PAGE_SHIFT);
  1039. bf_len = pci_resource_len(dev->pdev, 2) -
  1040. (dev->caps.num_uars << PAGE_SHIFT);
  1041. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  1042. if (!priv->bf_mapping)
  1043. err = -ENOMEM;
  1044. return err;
  1045. }
  1046. static void unmap_bf_area(struct mlx4_dev *dev)
  1047. {
  1048. if (mlx4_priv(dev)->bf_mapping)
  1049. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  1050. }
  1051. cycle_t mlx4_read_clock(struct mlx4_dev *dev)
  1052. {
  1053. u32 clockhi, clocklo, clockhi1;
  1054. cycle_t cycles;
  1055. int i;
  1056. struct mlx4_priv *priv = mlx4_priv(dev);
  1057. for (i = 0; i < 10; i++) {
  1058. clockhi = swab32(readl(priv->clock_mapping));
  1059. clocklo = swab32(readl(priv->clock_mapping + 4));
  1060. clockhi1 = swab32(readl(priv->clock_mapping));
  1061. if (clockhi == clockhi1)
  1062. break;
  1063. }
  1064. cycles = (u64) clockhi << 32 | (u64) clocklo;
  1065. return cycles;
  1066. }
  1067. EXPORT_SYMBOL_GPL(mlx4_read_clock);
  1068. static int map_internal_clock(struct mlx4_dev *dev)
  1069. {
  1070. struct mlx4_priv *priv = mlx4_priv(dev);
  1071. priv->clock_mapping =
  1072. ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
  1073. priv->fw.clock_offset, MLX4_CLOCK_SIZE);
  1074. if (!priv->clock_mapping)
  1075. return -ENOMEM;
  1076. return 0;
  1077. }
  1078. static void unmap_internal_clock(struct mlx4_dev *dev)
  1079. {
  1080. struct mlx4_priv *priv = mlx4_priv(dev);
  1081. if (priv->clock_mapping)
  1082. iounmap(priv->clock_mapping);
  1083. }
  1084. static void mlx4_close_hca(struct mlx4_dev *dev)
  1085. {
  1086. unmap_internal_clock(dev);
  1087. unmap_bf_area(dev);
  1088. if (mlx4_is_slave(dev))
  1089. mlx4_slave_exit(dev);
  1090. else {
  1091. mlx4_CLOSE_HCA(dev, 0);
  1092. mlx4_free_icms(dev);
  1093. mlx4_UNMAP_FA(dev);
  1094. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  1095. }
  1096. }
  1097. static int mlx4_init_slave(struct mlx4_dev *dev)
  1098. {
  1099. struct mlx4_priv *priv = mlx4_priv(dev);
  1100. u64 dma = (u64) priv->mfunc.vhcr_dma;
  1101. int ret_from_reset = 0;
  1102. u32 slave_read;
  1103. u32 cmd_channel_ver;
  1104. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1105. priv->cmd.max_cmds = 1;
  1106. mlx4_warn(dev, "Sending reset\n");
  1107. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  1108. MLX4_COMM_TIME);
  1109. /* if we are in the middle of flr the slave will try
  1110. * NUM_OF_RESET_RETRIES times before leaving.*/
  1111. if (ret_from_reset) {
  1112. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1113. mlx4_warn(dev, "slave is currently in the "
  1114. "middle of FLR. Deferring probe.\n");
  1115. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1116. return -EPROBE_DEFER;
  1117. } else
  1118. goto err;
  1119. }
  1120. /* check the driver version - the slave I/F revision
  1121. * must match the master's */
  1122. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1123. cmd_channel_ver = mlx4_comm_get_version();
  1124. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1125. MLX4_COMM_GET_IF_REV(slave_read)) {
  1126. mlx4_err(dev, "slave driver version is not supported"
  1127. " by the master\n");
  1128. goto err;
  1129. }
  1130. mlx4_warn(dev, "Sending vhcr0\n");
  1131. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1132. MLX4_COMM_TIME))
  1133. goto err;
  1134. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1135. MLX4_COMM_TIME))
  1136. goto err;
  1137. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1138. MLX4_COMM_TIME))
  1139. goto err;
  1140. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  1141. goto err;
  1142. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1143. return 0;
  1144. err:
  1145. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1146. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1147. return -EIO;
  1148. }
  1149. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1150. {
  1151. int i;
  1152. for (i = 1; i <= dev->caps.num_ports; i++) {
  1153. dev->caps.gid_table_len[i] = 1;
  1154. dev->caps.pkey_table_len[i] =
  1155. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1156. }
  1157. }
  1158. static int choose_log_fs_mgm_entry_size(int qp_per_entry)
  1159. {
  1160. int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
  1161. for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
  1162. i++) {
  1163. if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
  1164. break;
  1165. }
  1166. return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
  1167. }
  1168. static void choose_steering_mode(struct mlx4_dev *dev,
  1169. struct mlx4_dev_cap *dev_cap)
  1170. {
  1171. if (mlx4_log_num_mgm_entry_size == -1 &&
  1172. dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
  1173. (!mlx4_is_mfunc(dev) ||
  1174. (dev_cap->fs_max_num_qp_per_entry >= (num_vfs + 1))) &&
  1175. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
  1176. MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
  1177. dev->oper_log_mgm_entry_size =
  1178. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
  1179. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1180. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  1181. dev->caps.fs_log_max_ucast_qp_range_size =
  1182. dev_cap->fs_log_max_ucast_qp_range_size;
  1183. } else {
  1184. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  1185. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1186. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  1187. else {
  1188. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  1189. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  1190. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1191. mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags "
  1192. "set to use B0 steering. Falling back to A0 steering mode.\n");
  1193. }
  1194. dev->oper_log_mgm_entry_size =
  1195. mlx4_log_num_mgm_entry_size > 0 ?
  1196. mlx4_log_num_mgm_entry_size :
  1197. MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  1198. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  1199. }
  1200. mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, "
  1201. "modparam log_num_mgm_entry_size = %d\n",
  1202. mlx4_steering_mode_str(dev->caps.steering_mode),
  1203. dev->oper_log_mgm_entry_size,
  1204. mlx4_log_num_mgm_entry_size);
  1205. }
  1206. static int mlx4_init_hca(struct mlx4_dev *dev)
  1207. {
  1208. struct mlx4_priv *priv = mlx4_priv(dev);
  1209. struct mlx4_adapter adapter;
  1210. struct mlx4_dev_cap dev_cap;
  1211. struct mlx4_mod_stat_cfg mlx4_cfg;
  1212. struct mlx4_profile profile;
  1213. struct mlx4_init_hca_param init_hca;
  1214. u64 icm_size;
  1215. int err;
  1216. if (!mlx4_is_slave(dev)) {
  1217. err = mlx4_QUERY_FW(dev);
  1218. if (err) {
  1219. if (err == -EACCES)
  1220. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1221. else
  1222. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1223. return err;
  1224. }
  1225. err = mlx4_load_fw(dev);
  1226. if (err) {
  1227. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1228. return err;
  1229. }
  1230. mlx4_cfg.log_pg_sz_m = 1;
  1231. mlx4_cfg.log_pg_sz = 0;
  1232. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1233. if (err)
  1234. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1235. err = mlx4_dev_cap(dev, &dev_cap);
  1236. if (err) {
  1237. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1238. goto err_stop_fw;
  1239. }
  1240. choose_steering_mode(dev, &dev_cap);
  1241. if (mlx4_is_master(dev))
  1242. mlx4_parav_master_pf_caps(dev);
  1243. profile = default_profile;
  1244. if (dev->caps.steering_mode ==
  1245. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1246. profile.num_mcg = MLX4_FS_NUM_MCG;
  1247. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1248. &init_hca);
  1249. if ((long long) icm_size < 0) {
  1250. err = icm_size;
  1251. goto err_stop_fw;
  1252. }
  1253. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1254. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1255. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1256. init_hca.mw_enabled = 0;
  1257. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
  1258. dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
  1259. init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
  1260. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1261. if (err)
  1262. goto err_stop_fw;
  1263. err = mlx4_INIT_HCA(dev, &init_hca);
  1264. if (err) {
  1265. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1266. goto err_free_icm;
  1267. }
  1268. /*
  1269. * If TS is supported by FW
  1270. * read HCA frequency by QUERY_HCA command
  1271. */
  1272. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
  1273. memset(&init_hca, 0, sizeof(init_hca));
  1274. err = mlx4_QUERY_HCA(dev, &init_hca);
  1275. if (err) {
  1276. mlx4_err(dev, "QUERY_HCA command failed, disable timestamp.\n");
  1277. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1278. } else {
  1279. dev->caps.hca_core_clock =
  1280. init_hca.hca_core_clock;
  1281. }
  1282. /* In case we got HCA frequency 0 - disable timestamping
  1283. * to avoid dividing by zero
  1284. */
  1285. if (!dev->caps.hca_core_clock) {
  1286. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1287. mlx4_err(dev,
  1288. "HCA frequency is 0. Timestamping is not supported.");
  1289. } else if (map_internal_clock(dev)) {
  1290. /*
  1291. * Map internal clock,
  1292. * in case of failure disable timestamping
  1293. */
  1294. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1295. mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported.\n");
  1296. }
  1297. }
  1298. } else {
  1299. err = mlx4_init_slave(dev);
  1300. if (err) {
  1301. if (err != -EPROBE_DEFER)
  1302. mlx4_err(dev, "Failed to initialize slave\n");
  1303. return err;
  1304. }
  1305. err = mlx4_slave_cap(dev);
  1306. if (err) {
  1307. mlx4_err(dev, "Failed to obtain slave caps\n");
  1308. goto err_close;
  1309. }
  1310. }
  1311. if (map_bf_area(dev))
  1312. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1313. /*Only the master set the ports, all the rest got it from it.*/
  1314. if (!mlx4_is_slave(dev))
  1315. mlx4_set_port_mask(dev);
  1316. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1317. if (err) {
  1318. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1319. goto unmap_bf;
  1320. }
  1321. priv->eq_table.inta_pin = adapter.inta_pin;
  1322. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1323. return 0;
  1324. unmap_bf:
  1325. unmap_internal_clock(dev);
  1326. unmap_bf_area(dev);
  1327. err_close:
  1328. if (mlx4_is_slave(dev))
  1329. mlx4_slave_exit(dev);
  1330. else
  1331. mlx4_CLOSE_HCA(dev, 0);
  1332. err_free_icm:
  1333. if (!mlx4_is_slave(dev))
  1334. mlx4_free_icms(dev);
  1335. err_stop_fw:
  1336. if (!mlx4_is_slave(dev)) {
  1337. mlx4_UNMAP_FA(dev);
  1338. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1339. }
  1340. return err;
  1341. }
  1342. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1343. {
  1344. struct mlx4_priv *priv = mlx4_priv(dev);
  1345. int nent;
  1346. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1347. return -ENOENT;
  1348. nent = dev->caps.max_counters;
  1349. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1350. }
  1351. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1352. {
  1353. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1354. }
  1355. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1356. {
  1357. struct mlx4_priv *priv = mlx4_priv(dev);
  1358. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1359. return -ENOENT;
  1360. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1361. if (*idx == -1)
  1362. return -ENOMEM;
  1363. return 0;
  1364. }
  1365. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1366. {
  1367. u64 out_param;
  1368. int err;
  1369. if (mlx4_is_mfunc(dev)) {
  1370. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1371. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1372. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1373. if (!err)
  1374. *idx = get_param_l(&out_param);
  1375. return err;
  1376. }
  1377. return __mlx4_counter_alloc(dev, idx);
  1378. }
  1379. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1380. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1381. {
  1382. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1383. return;
  1384. }
  1385. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1386. {
  1387. u64 in_param = 0;
  1388. if (mlx4_is_mfunc(dev)) {
  1389. set_param_l(&in_param, idx);
  1390. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1391. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1392. MLX4_CMD_WRAPPED);
  1393. return;
  1394. }
  1395. __mlx4_counter_free(dev, idx);
  1396. }
  1397. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1398. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1399. {
  1400. struct mlx4_priv *priv = mlx4_priv(dev);
  1401. int err;
  1402. int port;
  1403. __be32 ib_port_default_caps;
  1404. err = mlx4_init_uar_table(dev);
  1405. if (err) {
  1406. mlx4_err(dev, "Failed to initialize "
  1407. "user access region table, aborting.\n");
  1408. return err;
  1409. }
  1410. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1411. if (err) {
  1412. mlx4_err(dev, "Failed to allocate driver access region, "
  1413. "aborting.\n");
  1414. goto err_uar_table_free;
  1415. }
  1416. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1417. if (!priv->kar) {
  1418. mlx4_err(dev, "Couldn't map kernel access region, "
  1419. "aborting.\n");
  1420. err = -ENOMEM;
  1421. goto err_uar_free;
  1422. }
  1423. err = mlx4_init_pd_table(dev);
  1424. if (err) {
  1425. mlx4_err(dev, "Failed to initialize "
  1426. "protection domain table, aborting.\n");
  1427. goto err_kar_unmap;
  1428. }
  1429. err = mlx4_init_xrcd_table(dev);
  1430. if (err) {
  1431. mlx4_err(dev, "Failed to initialize "
  1432. "reliable connection domain table, aborting.\n");
  1433. goto err_pd_table_free;
  1434. }
  1435. err = mlx4_init_mr_table(dev);
  1436. if (err) {
  1437. mlx4_err(dev, "Failed to initialize "
  1438. "memory region table, aborting.\n");
  1439. goto err_xrcd_table_free;
  1440. }
  1441. err = mlx4_init_eq_table(dev);
  1442. if (err) {
  1443. mlx4_err(dev, "Failed to initialize "
  1444. "event queue table, aborting.\n");
  1445. goto err_mr_table_free;
  1446. }
  1447. err = mlx4_cmd_use_events(dev);
  1448. if (err) {
  1449. mlx4_err(dev, "Failed to switch to event-driven "
  1450. "firmware commands, aborting.\n");
  1451. goto err_eq_table_free;
  1452. }
  1453. err = mlx4_NOP(dev);
  1454. if (err) {
  1455. if (dev->flags & MLX4_FLAG_MSI_X) {
  1456. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1457. "interrupt IRQ %d).\n",
  1458. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1459. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1460. } else {
  1461. mlx4_err(dev, "NOP command failed to generate interrupt "
  1462. "(IRQ %d), aborting.\n",
  1463. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1464. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1465. }
  1466. goto err_cmd_poll;
  1467. }
  1468. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1469. err = mlx4_init_cq_table(dev);
  1470. if (err) {
  1471. mlx4_err(dev, "Failed to initialize "
  1472. "completion queue table, aborting.\n");
  1473. goto err_cmd_poll;
  1474. }
  1475. err = mlx4_init_srq_table(dev);
  1476. if (err) {
  1477. mlx4_err(dev, "Failed to initialize "
  1478. "shared receive queue table, aborting.\n");
  1479. goto err_cq_table_free;
  1480. }
  1481. err = mlx4_init_qp_table(dev);
  1482. if (err) {
  1483. mlx4_err(dev, "Failed to initialize "
  1484. "queue pair table, aborting.\n");
  1485. goto err_srq_table_free;
  1486. }
  1487. if (!mlx4_is_slave(dev)) {
  1488. err = mlx4_init_mcg_table(dev);
  1489. if (err) {
  1490. mlx4_err(dev, "Failed to initialize "
  1491. "multicast group table, aborting.\n");
  1492. goto err_qp_table_free;
  1493. }
  1494. }
  1495. err = mlx4_init_counters_table(dev);
  1496. if (err && err != -ENOENT) {
  1497. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1498. goto err_mcg_table_free;
  1499. }
  1500. if (!mlx4_is_slave(dev)) {
  1501. for (port = 1; port <= dev->caps.num_ports; port++) {
  1502. ib_port_default_caps = 0;
  1503. err = mlx4_get_port_ib_caps(dev, port,
  1504. &ib_port_default_caps);
  1505. if (err)
  1506. mlx4_warn(dev, "failed to get port %d default "
  1507. "ib capabilities (%d). Continuing "
  1508. "with caps = 0\n", port, err);
  1509. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1510. /* initialize per-slave default ib port capabilities */
  1511. if (mlx4_is_master(dev)) {
  1512. int i;
  1513. for (i = 0; i < dev->num_slaves; i++) {
  1514. if (i == mlx4_master_func_num(dev))
  1515. continue;
  1516. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  1517. ib_port_default_caps;
  1518. }
  1519. }
  1520. if (mlx4_is_mfunc(dev))
  1521. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1522. else
  1523. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1524. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  1525. dev->caps.pkey_table_len[port] : -1);
  1526. if (err) {
  1527. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1528. port);
  1529. goto err_counters_table_free;
  1530. }
  1531. }
  1532. }
  1533. return 0;
  1534. err_counters_table_free:
  1535. mlx4_cleanup_counters_table(dev);
  1536. err_mcg_table_free:
  1537. mlx4_cleanup_mcg_table(dev);
  1538. err_qp_table_free:
  1539. mlx4_cleanup_qp_table(dev);
  1540. err_srq_table_free:
  1541. mlx4_cleanup_srq_table(dev);
  1542. err_cq_table_free:
  1543. mlx4_cleanup_cq_table(dev);
  1544. err_cmd_poll:
  1545. mlx4_cmd_use_polling(dev);
  1546. err_eq_table_free:
  1547. mlx4_cleanup_eq_table(dev);
  1548. err_mr_table_free:
  1549. mlx4_cleanup_mr_table(dev);
  1550. err_xrcd_table_free:
  1551. mlx4_cleanup_xrcd_table(dev);
  1552. err_pd_table_free:
  1553. mlx4_cleanup_pd_table(dev);
  1554. err_kar_unmap:
  1555. iounmap(priv->kar);
  1556. err_uar_free:
  1557. mlx4_uar_free(dev, &priv->driver_uar);
  1558. err_uar_table_free:
  1559. mlx4_cleanup_uar_table(dev);
  1560. return err;
  1561. }
  1562. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1563. {
  1564. struct mlx4_priv *priv = mlx4_priv(dev);
  1565. struct msix_entry *entries;
  1566. int nreq = min_t(int, dev->caps.num_ports *
  1567. min_t(int, netif_get_num_default_rss_queues() + 1,
  1568. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1569. int err;
  1570. int i;
  1571. if (msi_x) {
  1572. nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
  1573. nreq);
  1574. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1575. if (!entries)
  1576. goto no_msi;
  1577. for (i = 0; i < nreq; ++i)
  1578. entries[i].entry = i;
  1579. retry:
  1580. err = pci_enable_msix(dev->pdev, entries, nreq);
  1581. if (err) {
  1582. /* Try again if at least 2 vectors are available */
  1583. if (err > 1) {
  1584. mlx4_info(dev, "Requested %d vectors, "
  1585. "but only %d MSI-X vectors available, "
  1586. "trying again\n", nreq, err);
  1587. nreq = err;
  1588. goto retry;
  1589. }
  1590. kfree(entries);
  1591. goto no_msi;
  1592. }
  1593. if (nreq <
  1594. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1595. /*Working in legacy mode , all EQ's shared*/
  1596. dev->caps.comp_pool = 0;
  1597. dev->caps.num_comp_vectors = nreq - 1;
  1598. } else {
  1599. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1600. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1601. }
  1602. for (i = 0; i < nreq; ++i)
  1603. priv->eq_table.eq[i].irq = entries[i].vector;
  1604. dev->flags |= MLX4_FLAG_MSI_X;
  1605. kfree(entries);
  1606. return;
  1607. }
  1608. no_msi:
  1609. dev->caps.num_comp_vectors = 1;
  1610. dev->caps.comp_pool = 0;
  1611. for (i = 0; i < 2; ++i)
  1612. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1613. }
  1614. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1615. {
  1616. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1617. int err = 0;
  1618. info->dev = dev;
  1619. info->port = port;
  1620. if (!mlx4_is_slave(dev)) {
  1621. mlx4_init_mac_table(dev, &info->mac_table);
  1622. mlx4_init_vlan_table(dev, &info->vlan_table);
  1623. info->base_qpn = mlx4_get_base_qpn(dev, port);
  1624. }
  1625. sprintf(info->dev_name, "mlx4_port%d", port);
  1626. info->port_attr.attr.name = info->dev_name;
  1627. if (mlx4_is_mfunc(dev))
  1628. info->port_attr.attr.mode = S_IRUGO;
  1629. else {
  1630. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1631. info->port_attr.store = set_port_type;
  1632. }
  1633. info->port_attr.show = show_port_type;
  1634. sysfs_attr_init(&info->port_attr.attr);
  1635. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1636. if (err) {
  1637. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1638. info->port = -1;
  1639. }
  1640. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1641. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1642. if (mlx4_is_mfunc(dev))
  1643. info->port_mtu_attr.attr.mode = S_IRUGO;
  1644. else {
  1645. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1646. info->port_mtu_attr.store = set_port_ib_mtu;
  1647. }
  1648. info->port_mtu_attr.show = show_port_ib_mtu;
  1649. sysfs_attr_init(&info->port_mtu_attr.attr);
  1650. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1651. if (err) {
  1652. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1653. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1654. info->port = -1;
  1655. }
  1656. return err;
  1657. }
  1658. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1659. {
  1660. if (info->port < 0)
  1661. return;
  1662. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1663. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1664. }
  1665. static int mlx4_init_steering(struct mlx4_dev *dev)
  1666. {
  1667. struct mlx4_priv *priv = mlx4_priv(dev);
  1668. int num_entries = dev->caps.num_ports;
  1669. int i, j;
  1670. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1671. if (!priv->steer)
  1672. return -ENOMEM;
  1673. for (i = 0; i < num_entries; i++)
  1674. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1675. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1676. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1677. }
  1678. return 0;
  1679. }
  1680. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1681. {
  1682. struct mlx4_priv *priv = mlx4_priv(dev);
  1683. struct mlx4_steer_index *entry, *tmp_entry;
  1684. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1685. int num_entries = dev->caps.num_ports;
  1686. int i, j;
  1687. for (i = 0; i < num_entries; i++) {
  1688. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1689. list_for_each_entry_safe(pqp, tmp_pqp,
  1690. &priv->steer[i].promisc_qps[j],
  1691. list) {
  1692. list_del(&pqp->list);
  1693. kfree(pqp);
  1694. }
  1695. list_for_each_entry_safe(entry, tmp_entry,
  1696. &priv->steer[i].steer_entries[j],
  1697. list) {
  1698. list_del(&entry->list);
  1699. list_for_each_entry_safe(pqp, tmp_pqp,
  1700. &entry->duplicates,
  1701. list) {
  1702. list_del(&pqp->list);
  1703. kfree(pqp);
  1704. }
  1705. kfree(entry);
  1706. }
  1707. }
  1708. }
  1709. kfree(priv->steer);
  1710. }
  1711. static int extended_func_num(struct pci_dev *pdev)
  1712. {
  1713. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1714. }
  1715. #define MLX4_OWNER_BASE 0x8069c
  1716. #define MLX4_OWNER_SIZE 4
  1717. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1718. {
  1719. void __iomem *owner;
  1720. u32 ret;
  1721. if (pci_channel_offline(dev->pdev))
  1722. return -EIO;
  1723. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1724. MLX4_OWNER_SIZE);
  1725. if (!owner) {
  1726. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1727. return -ENOMEM;
  1728. }
  1729. ret = readl(owner);
  1730. iounmap(owner);
  1731. return (int) !!ret;
  1732. }
  1733. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1734. {
  1735. void __iomem *owner;
  1736. if (pci_channel_offline(dev->pdev))
  1737. return;
  1738. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1739. MLX4_OWNER_SIZE);
  1740. if (!owner) {
  1741. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1742. return;
  1743. }
  1744. writel(0, owner);
  1745. msleep(1000);
  1746. iounmap(owner);
  1747. }
  1748. static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
  1749. {
  1750. struct mlx4_priv *priv;
  1751. struct mlx4_dev *dev;
  1752. int err;
  1753. int port;
  1754. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1755. err = pci_enable_device(pdev);
  1756. if (err) {
  1757. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1758. "aborting.\n");
  1759. return err;
  1760. }
  1761. if (num_vfs > MLX4_MAX_NUM_VF) {
  1762. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1763. num_vfs, MLX4_MAX_NUM_VF);
  1764. return -EINVAL;
  1765. }
  1766. /*
  1767. * Check for BARs.
  1768. */
  1769. if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
  1770. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1771. dev_err(&pdev->dev, "Missing DCS, aborting."
  1772. "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
  1773. pci_dev_data, pci_resource_flags(pdev, 0));
  1774. err = -ENODEV;
  1775. goto err_disable_pdev;
  1776. }
  1777. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1778. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1779. err = -ENODEV;
  1780. goto err_disable_pdev;
  1781. }
  1782. err = pci_request_regions(pdev, DRV_NAME);
  1783. if (err) {
  1784. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1785. goto err_disable_pdev;
  1786. }
  1787. pci_set_master(pdev);
  1788. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1789. if (err) {
  1790. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1791. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1792. if (err) {
  1793. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1794. goto err_release_regions;
  1795. }
  1796. }
  1797. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1798. if (err) {
  1799. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1800. "consistent PCI DMA mask.\n");
  1801. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1802. if (err) {
  1803. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1804. "aborting.\n");
  1805. goto err_release_regions;
  1806. }
  1807. }
  1808. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1809. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1810. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1811. if (!priv) {
  1812. err = -ENOMEM;
  1813. goto err_release_regions;
  1814. }
  1815. dev = &priv->dev;
  1816. dev->pdev = pdev;
  1817. INIT_LIST_HEAD(&priv->ctx_list);
  1818. spin_lock_init(&priv->ctx_lock);
  1819. mutex_init(&priv->port_mutex);
  1820. INIT_LIST_HEAD(&priv->pgdir_list);
  1821. mutex_init(&priv->pgdir_mutex);
  1822. INIT_LIST_HEAD(&priv->bf_list);
  1823. mutex_init(&priv->bf_mutex);
  1824. dev->rev_id = pdev->revision;
  1825. /* Detect if this device is a virtual function */
  1826. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  1827. /* When acting as pf, we normally skip vfs unless explicitly
  1828. * requested to probe them. */
  1829. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1830. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1831. extended_func_num(pdev));
  1832. err = -ENODEV;
  1833. goto err_free_dev;
  1834. }
  1835. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1836. dev->flags |= MLX4_FLAG_SLAVE;
  1837. } else {
  1838. /* We reset the device and enable SRIOV only for physical
  1839. * devices. Try to claim ownership on the device;
  1840. * if already taken, skip -- do not allow multiple PFs */
  1841. err = mlx4_get_ownership(dev);
  1842. if (err) {
  1843. if (err < 0)
  1844. goto err_free_dev;
  1845. else {
  1846. mlx4_warn(dev, "Multiple PFs not yet supported."
  1847. " Skipping PF.\n");
  1848. err = -EINVAL;
  1849. goto err_free_dev;
  1850. }
  1851. }
  1852. if (num_vfs) {
  1853. mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", num_vfs);
  1854. err = pci_enable_sriov(pdev, num_vfs);
  1855. if (err) {
  1856. mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
  1857. err);
  1858. err = 0;
  1859. } else {
  1860. mlx4_warn(dev, "Running in master mode\n");
  1861. dev->flags |= MLX4_FLAG_SRIOV |
  1862. MLX4_FLAG_MASTER;
  1863. dev->num_vfs = num_vfs;
  1864. }
  1865. }
  1866. /*
  1867. * Now reset the HCA before we touch the PCI capabilities or
  1868. * attempt a firmware command, since a boot ROM may have left
  1869. * the HCA in an undefined state.
  1870. */
  1871. err = mlx4_reset(dev);
  1872. if (err) {
  1873. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1874. goto err_rel_own;
  1875. }
  1876. }
  1877. slave_start:
  1878. err = mlx4_cmd_init(dev);
  1879. if (err) {
  1880. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1881. goto err_sriov;
  1882. }
  1883. /* In slave functions, the communication channel must be initialized
  1884. * before posting commands. Also, init num_slaves before calling
  1885. * mlx4_init_hca */
  1886. if (mlx4_is_mfunc(dev)) {
  1887. if (mlx4_is_master(dev))
  1888. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1889. else {
  1890. dev->num_slaves = 0;
  1891. err = mlx4_multi_func_init(dev);
  1892. if (err) {
  1893. mlx4_err(dev, "Failed to init slave mfunc"
  1894. " interface, aborting.\n");
  1895. goto err_cmd;
  1896. }
  1897. }
  1898. }
  1899. err = mlx4_init_hca(dev);
  1900. if (err) {
  1901. if (err == -EACCES) {
  1902. /* Not primary Physical function
  1903. * Running in slave mode */
  1904. mlx4_cmd_cleanup(dev);
  1905. dev->flags |= MLX4_FLAG_SLAVE;
  1906. dev->flags &= ~MLX4_FLAG_MASTER;
  1907. goto slave_start;
  1908. } else
  1909. goto err_mfunc;
  1910. }
  1911. /* In master functions, the communication channel must be initialized
  1912. * after obtaining its address from fw */
  1913. if (mlx4_is_master(dev)) {
  1914. err = mlx4_multi_func_init(dev);
  1915. if (err) {
  1916. mlx4_err(dev, "Failed to init master mfunc"
  1917. "interface, aborting.\n");
  1918. goto err_close;
  1919. }
  1920. }
  1921. err = mlx4_alloc_eq_table(dev);
  1922. if (err)
  1923. goto err_master_mfunc;
  1924. priv->msix_ctl.pool_bm = 0;
  1925. mutex_init(&priv->msix_ctl.pool_lock);
  1926. mlx4_enable_msi_x(dev);
  1927. if ((mlx4_is_mfunc(dev)) &&
  1928. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1929. err = -ENOSYS;
  1930. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1931. " aborting.\n");
  1932. goto err_free_eq;
  1933. }
  1934. if (!mlx4_is_slave(dev)) {
  1935. err = mlx4_init_steering(dev);
  1936. if (err)
  1937. goto err_free_eq;
  1938. }
  1939. err = mlx4_setup_hca(dev);
  1940. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1941. !mlx4_is_mfunc(dev)) {
  1942. dev->flags &= ~MLX4_FLAG_MSI_X;
  1943. dev->caps.num_comp_vectors = 1;
  1944. dev->caps.comp_pool = 0;
  1945. pci_disable_msix(pdev);
  1946. err = mlx4_setup_hca(dev);
  1947. }
  1948. if (err)
  1949. goto err_steer;
  1950. for (port = 1; port <= dev->caps.num_ports; port++) {
  1951. err = mlx4_init_port_info(dev, port);
  1952. if (err)
  1953. goto err_port;
  1954. }
  1955. err = mlx4_register_device(dev);
  1956. if (err)
  1957. goto err_port;
  1958. mlx4_sense_init(dev);
  1959. mlx4_start_sense(dev);
  1960. priv->pci_dev_data = pci_dev_data;
  1961. pci_set_drvdata(pdev, dev);
  1962. return 0;
  1963. err_port:
  1964. for (--port; port >= 1; --port)
  1965. mlx4_cleanup_port_info(&priv->port[port]);
  1966. mlx4_cleanup_counters_table(dev);
  1967. mlx4_cleanup_mcg_table(dev);
  1968. mlx4_cleanup_qp_table(dev);
  1969. mlx4_cleanup_srq_table(dev);
  1970. mlx4_cleanup_cq_table(dev);
  1971. mlx4_cmd_use_polling(dev);
  1972. mlx4_cleanup_eq_table(dev);
  1973. mlx4_cleanup_mr_table(dev);
  1974. mlx4_cleanup_xrcd_table(dev);
  1975. mlx4_cleanup_pd_table(dev);
  1976. mlx4_cleanup_uar_table(dev);
  1977. err_steer:
  1978. if (!mlx4_is_slave(dev))
  1979. mlx4_clear_steering(dev);
  1980. err_free_eq:
  1981. mlx4_free_eq_table(dev);
  1982. err_master_mfunc:
  1983. if (mlx4_is_master(dev))
  1984. mlx4_multi_func_cleanup(dev);
  1985. err_close:
  1986. if (dev->flags & MLX4_FLAG_MSI_X)
  1987. pci_disable_msix(pdev);
  1988. mlx4_close_hca(dev);
  1989. err_mfunc:
  1990. if (mlx4_is_slave(dev))
  1991. mlx4_multi_func_cleanup(dev);
  1992. err_cmd:
  1993. mlx4_cmd_cleanup(dev);
  1994. err_sriov:
  1995. if (dev->flags & MLX4_FLAG_SRIOV)
  1996. pci_disable_sriov(pdev);
  1997. err_rel_own:
  1998. if (!mlx4_is_slave(dev))
  1999. mlx4_free_ownership(dev);
  2000. err_free_dev:
  2001. kfree(priv);
  2002. err_release_regions:
  2003. pci_release_regions(pdev);
  2004. err_disable_pdev:
  2005. pci_disable_device(pdev);
  2006. pci_set_drvdata(pdev, NULL);
  2007. return err;
  2008. }
  2009. static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  2010. {
  2011. printk_once(KERN_INFO "%s", mlx4_version);
  2012. return __mlx4_init_one(pdev, id->driver_data);
  2013. }
  2014. static void mlx4_remove_one(struct pci_dev *pdev)
  2015. {
  2016. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  2017. struct mlx4_priv *priv = mlx4_priv(dev);
  2018. int p;
  2019. if (dev) {
  2020. /* in SRIOV it is not allowed to unload the pf's
  2021. * driver while there are alive vf's */
  2022. if (mlx4_is_master(dev)) {
  2023. if (mlx4_how_many_lives_vf(dev))
  2024. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  2025. }
  2026. mlx4_stop_sense(dev);
  2027. mlx4_unregister_device(dev);
  2028. for (p = 1; p <= dev->caps.num_ports; p++) {
  2029. mlx4_cleanup_port_info(&priv->port[p]);
  2030. mlx4_CLOSE_PORT(dev, p);
  2031. }
  2032. if (mlx4_is_master(dev))
  2033. mlx4_free_resource_tracker(dev,
  2034. RES_TR_FREE_SLAVES_ONLY);
  2035. mlx4_cleanup_counters_table(dev);
  2036. mlx4_cleanup_mcg_table(dev);
  2037. mlx4_cleanup_qp_table(dev);
  2038. mlx4_cleanup_srq_table(dev);
  2039. mlx4_cleanup_cq_table(dev);
  2040. mlx4_cmd_use_polling(dev);
  2041. mlx4_cleanup_eq_table(dev);
  2042. mlx4_cleanup_mr_table(dev);
  2043. mlx4_cleanup_xrcd_table(dev);
  2044. mlx4_cleanup_pd_table(dev);
  2045. if (mlx4_is_master(dev))
  2046. mlx4_free_resource_tracker(dev,
  2047. RES_TR_FREE_STRUCTS_ONLY);
  2048. iounmap(priv->kar);
  2049. mlx4_uar_free(dev, &priv->driver_uar);
  2050. mlx4_cleanup_uar_table(dev);
  2051. if (!mlx4_is_slave(dev))
  2052. mlx4_clear_steering(dev);
  2053. mlx4_free_eq_table(dev);
  2054. if (mlx4_is_master(dev))
  2055. mlx4_multi_func_cleanup(dev);
  2056. mlx4_close_hca(dev);
  2057. if (mlx4_is_slave(dev))
  2058. mlx4_multi_func_cleanup(dev);
  2059. mlx4_cmd_cleanup(dev);
  2060. if (dev->flags & MLX4_FLAG_MSI_X)
  2061. pci_disable_msix(pdev);
  2062. if (dev->flags & MLX4_FLAG_SRIOV) {
  2063. mlx4_warn(dev, "Disabling SR-IOV\n");
  2064. pci_disable_sriov(pdev);
  2065. }
  2066. if (!mlx4_is_slave(dev))
  2067. mlx4_free_ownership(dev);
  2068. kfree(dev->caps.qp0_tunnel);
  2069. kfree(dev->caps.qp0_proxy);
  2070. kfree(dev->caps.qp1_tunnel);
  2071. kfree(dev->caps.qp1_proxy);
  2072. kfree(priv);
  2073. pci_release_regions(pdev);
  2074. pci_disable_device(pdev);
  2075. pci_set_drvdata(pdev, NULL);
  2076. }
  2077. }
  2078. int mlx4_restart_one(struct pci_dev *pdev)
  2079. {
  2080. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  2081. struct mlx4_priv *priv = mlx4_priv(dev);
  2082. int pci_dev_data;
  2083. pci_dev_data = priv->pci_dev_data;
  2084. mlx4_remove_one(pdev);
  2085. return __mlx4_init_one(pdev, pci_dev_data);
  2086. }
  2087. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  2088. /* MT25408 "Hermon" SDR */
  2089. { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2090. /* MT25408 "Hermon" DDR */
  2091. { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2092. /* MT25408 "Hermon" QDR */
  2093. { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2094. /* MT25408 "Hermon" DDR PCIe gen2 */
  2095. { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2096. /* MT25408 "Hermon" QDR PCIe gen2 */
  2097. { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2098. /* MT25408 "Hermon" EN 10GigE */
  2099. { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2100. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  2101. { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2102. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  2103. { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2104. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  2105. { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2106. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  2107. { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2108. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  2109. { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2110. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  2111. { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2112. /* MT25400 Family [ConnectX-2 Virtual Function] */
  2113. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
  2114. /* MT27500 Family [ConnectX-3] */
  2115. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  2116. /* MT27500 Family [ConnectX-3 Virtual Function] */
  2117. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
  2118. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  2119. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  2120. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  2121. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  2122. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  2123. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  2124. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  2125. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  2126. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  2127. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  2128. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  2129. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  2130. { 0, }
  2131. };
  2132. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  2133. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  2134. pci_channel_state_t state)
  2135. {
  2136. mlx4_remove_one(pdev);
  2137. return state == pci_channel_io_perm_failure ?
  2138. PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
  2139. }
  2140. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  2141. {
  2142. int ret = __mlx4_init_one(pdev, 0);
  2143. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  2144. }
  2145. static const struct pci_error_handlers mlx4_err_handler = {
  2146. .error_detected = mlx4_pci_err_detected,
  2147. .slot_reset = mlx4_pci_slot_reset,
  2148. };
  2149. static struct pci_driver mlx4_driver = {
  2150. .name = DRV_NAME,
  2151. .id_table = mlx4_pci_table,
  2152. .probe = mlx4_init_one,
  2153. .remove = mlx4_remove_one,
  2154. .err_handler = &mlx4_err_handler,
  2155. };
  2156. static int __init mlx4_verify_params(void)
  2157. {
  2158. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  2159. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  2160. return -1;
  2161. }
  2162. if (log_num_vlan != 0)
  2163. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  2164. MLX4_LOG_NUM_VLANS);
  2165. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  2166. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  2167. return -1;
  2168. }
  2169. /* Check if module param for ports type has legal combination */
  2170. if (port_type_array[0] == false && port_type_array[1] == true) {
  2171. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  2172. port_type_array[0] = true;
  2173. }
  2174. if (mlx4_log_num_mgm_entry_size != -1 &&
  2175. (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
  2176. mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
  2177. pr_warning("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not "
  2178. "in legal range (-1 or %d..%d)\n",
  2179. mlx4_log_num_mgm_entry_size,
  2180. MLX4_MIN_MGM_LOG_ENTRY_SIZE,
  2181. MLX4_MAX_MGM_LOG_ENTRY_SIZE);
  2182. return -1;
  2183. }
  2184. return 0;
  2185. }
  2186. static int __init mlx4_init(void)
  2187. {
  2188. int ret;
  2189. if (mlx4_verify_params())
  2190. return -EINVAL;
  2191. mlx4_catas_init();
  2192. mlx4_wq = create_singlethread_workqueue("mlx4");
  2193. if (!mlx4_wq)
  2194. return -ENOMEM;
  2195. ret = pci_register_driver(&mlx4_driver);
  2196. return ret < 0 ? ret : 0;
  2197. }
  2198. static void __exit mlx4_cleanup(void)
  2199. {
  2200. pci_unregister_driver(&mlx4_driver);
  2201. destroy_workqueue(mlx4_wq);
  2202. }
  2203. module_init(mlx4_init);
  2204. module_exit(mlx4_cleanup);