samsung_pwm_timer.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com/
  4. *
  5. * samsung - Common hr-timer support (s3c and s5p)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/err.h>
  14. #include <linux/clk.h>
  15. #include <linux/clockchips.h>
  16. #include <linux/list.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/slab.h>
  23. #include <clocksource/samsung_pwm.h>
  24. #include <asm/sched_clock.h>
  25. /*
  26. * Clocksource driver
  27. */
  28. #define REG_TCFG0 0x00
  29. #define REG_TCFG1 0x04
  30. #define REG_TCON 0x08
  31. #define REG_TINT_CSTAT 0x44
  32. #define REG_TCNTB(chan) (0x0c + 12 * (chan))
  33. #define REG_TCMPB(chan) (0x10 + 12 * (chan))
  34. #define TCFG0_PRESCALER_MASK 0xff
  35. #define TCFG0_PRESCALER1_SHIFT 8
  36. #define TCFG1_SHIFT(x) ((x) * 4)
  37. #define TCFG1_MUX_MASK 0xf
  38. #define TCON_START(chan) (1 << (4 * (chan) + 0))
  39. #define TCON_MANUALUPDATE(chan) (1 << (4 * (chan) + 1))
  40. #define TCON_INVERT(chan) (1 << (4 * (chan) + 2))
  41. #define TCON_AUTORELOAD(chan) (1 << (4 * (chan) + 3))
  42. DEFINE_SPINLOCK(samsung_pwm_lock);
  43. EXPORT_SYMBOL(samsung_pwm_lock);
  44. struct samsung_pwm_clocksource {
  45. void __iomem *base;
  46. unsigned int irq[SAMSUNG_PWM_NUM];
  47. struct samsung_pwm_variant variant;
  48. struct clk *timerclk;
  49. unsigned int event_id;
  50. unsigned int source_id;
  51. unsigned int tcnt_max;
  52. unsigned int tscaler_div;
  53. unsigned int tdiv;
  54. unsigned long clock_count_per_tick;
  55. };
  56. static struct samsung_pwm_clocksource pwm;
  57. static void samsung_timer_set_prescale(unsigned int channel, u16 prescale)
  58. {
  59. unsigned long flags;
  60. u8 shift = 0;
  61. u32 reg;
  62. if (channel >= 2)
  63. shift = TCFG0_PRESCALER1_SHIFT;
  64. spin_lock_irqsave(&samsung_pwm_lock, flags);
  65. reg = readl(pwm.base + REG_TCFG0);
  66. reg &= ~(TCFG0_PRESCALER_MASK << shift);
  67. reg |= (prescale - 1) << shift;
  68. writel(reg, pwm.base + REG_TCFG0);
  69. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  70. }
  71. static void samsung_timer_set_divisor(unsigned int channel, u8 divisor)
  72. {
  73. u8 shift = TCFG1_SHIFT(channel);
  74. unsigned long flags;
  75. u32 reg;
  76. u8 bits;
  77. bits = (fls(divisor) - 1) - pwm.variant.div_base;
  78. spin_lock_irqsave(&samsung_pwm_lock, flags);
  79. reg = readl(pwm.base + REG_TCFG1);
  80. reg &= ~(TCFG1_MUX_MASK << shift);
  81. reg |= bits << shift;
  82. writel(reg, pwm.base + REG_TCFG1);
  83. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  84. }
  85. static void samsung_time_stop(unsigned int channel)
  86. {
  87. unsigned long tcon;
  88. unsigned long flags;
  89. if (channel > 0)
  90. ++channel;
  91. spin_lock_irqsave(&samsung_pwm_lock, flags);
  92. tcon = __raw_readl(pwm.base + REG_TCON);
  93. tcon &= ~TCON_START(channel);
  94. __raw_writel(tcon, pwm.base + REG_TCON);
  95. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  96. }
  97. static void samsung_time_setup(unsigned int channel, unsigned long tcnt)
  98. {
  99. unsigned long tcon;
  100. unsigned long flags;
  101. unsigned int tcon_chan = channel;
  102. if (tcon_chan > 0)
  103. ++tcon_chan;
  104. spin_lock_irqsave(&samsung_pwm_lock, flags);
  105. tcon = __raw_readl(pwm.base + REG_TCON);
  106. tcnt--;
  107. tcon &= ~(TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan));
  108. tcon |= TCON_MANUALUPDATE(tcon_chan);
  109. __raw_writel(tcnt, pwm.base + REG_TCNTB(channel));
  110. __raw_writel(tcnt, pwm.base + REG_TCMPB(channel));
  111. __raw_writel(tcon, pwm.base + REG_TCON);
  112. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  113. }
  114. static void samsung_time_start(unsigned int channel, bool periodic)
  115. {
  116. unsigned long tcon;
  117. unsigned long flags;
  118. if (channel > 0)
  119. ++channel;
  120. spin_lock_irqsave(&samsung_pwm_lock, flags);
  121. tcon = __raw_readl(pwm.base + REG_TCON);
  122. tcon &= ~TCON_MANUALUPDATE(channel);
  123. tcon |= TCON_START(channel);
  124. if (periodic)
  125. tcon |= TCON_AUTORELOAD(channel);
  126. else
  127. tcon &= ~TCON_AUTORELOAD(channel);
  128. __raw_writel(tcon, pwm.base + REG_TCON);
  129. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  130. }
  131. static int samsung_set_next_event(unsigned long cycles,
  132. struct clock_event_device *evt)
  133. {
  134. samsung_time_setup(pwm.event_id, cycles);
  135. samsung_time_start(pwm.event_id, false);
  136. return 0;
  137. }
  138. static void samsung_timer_resume(void)
  139. {
  140. /* event timer restart */
  141. samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick);
  142. samsung_time_start(pwm.event_id, true);
  143. /* source timer restart */
  144. samsung_time_setup(pwm.source_id, pwm.tcnt_max);
  145. samsung_time_start(pwm.source_id, true);
  146. }
  147. static void samsung_set_mode(enum clock_event_mode mode,
  148. struct clock_event_device *evt)
  149. {
  150. samsung_time_stop(pwm.event_id);
  151. switch (mode) {
  152. case CLOCK_EVT_MODE_PERIODIC:
  153. samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick);
  154. samsung_time_start(pwm.event_id, true);
  155. break;
  156. case CLOCK_EVT_MODE_ONESHOT:
  157. break;
  158. case CLOCK_EVT_MODE_UNUSED:
  159. case CLOCK_EVT_MODE_SHUTDOWN:
  160. break;
  161. case CLOCK_EVT_MODE_RESUME:
  162. samsung_timer_resume();
  163. break;
  164. }
  165. }
  166. static struct clock_event_device time_event_device = {
  167. .name = "samsung_event_timer",
  168. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  169. .rating = 200,
  170. .set_next_event = samsung_set_next_event,
  171. .set_mode = samsung_set_mode,
  172. };
  173. static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)
  174. {
  175. struct clock_event_device *evt = dev_id;
  176. if (pwm.variant.has_tint_cstat) {
  177. u32 mask = (1 << pwm.event_id);
  178. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  179. }
  180. evt->event_handler(evt);
  181. return IRQ_HANDLED;
  182. }
  183. static struct irqaction samsung_clock_event_irq = {
  184. .name = "samsung_time_irq",
  185. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  186. .handler = samsung_clock_event_isr,
  187. .dev_id = &time_event_device,
  188. };
  189. static void __init samsung_clockevent_init(void)
  190. {
  191. unsigned long pclk;
  192. unsigned long clock_rate;
  193. unsigned int irq_number;
  194. pclk = clk_get_rate(pwm.timerclk);
  195. samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
  196. samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
  197. clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
  198. pwm.clock_count_per_tick = clock_rate / HZ;
  199. time_event_device.cpumask = cpumask_of(0);
  200. clockevents_config_and_register(&time_event_device, clock_rate, 1, -1);
  201. irq_number = pwm.irq[pwm.event_id];
  202. setup_irq(irq_number, &samsung_clock_event_irq);
  203. if (pwm.variant.has_tint_cstat) {
  204. u32 mask = (1 << pwm.event_id);
  205. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  206. }
  207. }
  208. static void __iomem *samsung_timer_reg(void)
  209. {
  210. switch (pwm.source_id) {
  211. case 0:
  212. case 1:
  213. case 2:
  214. case 3:
  215. return pwm.base + pwm.source_id * 0x0c + 0x14;
  216. case 4:
  217. return pwm.base + 0x40;
  218. default:
  219. BUG();
  220. }
  221. }
  222. /*
  223. * Override the global weak sched_clock symbol with this
  224. * local implementation which uses the clocksource to get some
  225. * better resolution when scheduling the kernel. We accept that
  226. * this wraps around for now, since it is just a relative time
  227. * stamp. (Inspired by U300 implementation.)
  228. */
  229. static u32 notrace samsung_read_sched_clock(void)
  230. {
  231. void __iomem *reg = samsung_timer_reg();
  232. if (!reg)
  233. return 0;
  234. return ~__raw_readl(reg);
  235. }
  236. static void __init samsung_clocksource_init(void)
  237. {
  238. void __iomem *reg = samsung_timer_reg();
  239. unsigned long pclk;
  240. unsigned long clock_rate;
  241. int ret;
  242. pclk = clk_get_rate(pwm.timerclk);
  243. samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
  244. samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
  245. clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
  246. samsung_time_setup(pwm.source_id, pwm.tcnt_max);
  247. samsung_time_start(pwm.source_id, true);
  248. setup_sched_clock(samsung_read_sched_clock,
  249. pwm.variant.bits, clock_rate);
  250. ret = clocksource_mmio_init(reg, "samsung_clocksource_timer",
  251. clock_rate, 250, pwm.variant.bits,
  252. clocksource_mmio_readl_down);
  253. if (ret)
  254. panic("samsung_clocksource_timer: can't register clocksource\n");
  255. }
  256. static void __init samsung_timer_resources(void)
  257. {
  258. pwm.timerclk = clk_get(NULL, "timers");
  259. if (IS_ERR(pwm.timerclk))
  260. panic("failed to get timers clock for timer");
  261. clk_prepare_enable(pwm.timerclk);
  262. pwm.tcnt_max = (1UL << pwm.variant.bits) - 1;
  263. if (pwm.variant.bits == 16) {
  264. pwm.tscaler_div = 25;
  265. pwm.tdiv = 2;
  266. } else {
  267. pwm.tscaler_div = 2;
  268. pwm.tdiv = 1;
  269. }
  270. }
  271. /*
  272. * PWM master driver
  273. */
  274. static void __init _samsung_pwm_clocksource_init(void)
  275. {
  276. u8 mask;
  277. int channel;
  278. mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
  279. channel = fls(mask) - 1;
  280. if (channel < 0)
  281. panic("failed to find PWM channel for clocksource");
  282. pwm.source_id = channel;
  283. mask &= ~(1 << channel);
  284. channel = fls(mask) - 1;
  285. if (channel < 0)
  286. panic("failed to find PWM channel for clock event");
  287. pwm.event_id = channel;
  288. samsung_timer_resources();
  289. samsung_clockevent_init();
  290. samsung_clocksource_init();
  291. }
  292. void __init samsung_pwm_clocksource_init(void __iomem *base,
  293. unsigned int *irqs, struct samsung_pwm_variant *variant)
  294. {
  295. pwm.base = base;
  296. memcpy(&pwm.variant, variant, sizeof(pwm.variant));
  297. memcpy(pwm.irq, irqs, SAMSUNG_PWM_NUM * sizeof(*irqs));
  298. _samsung_pwm_clocksource_init();
  299. }
  300. #ifdef CONFIG_CLKSRC_OF
  301. static void __init samsung_pwm_alloc(struct device_node *np,
  302. const struct samsung_pwm_variant *variant)
  303. {
  304. struct resource res;
  305. struct property *prop;
  306. const __be32 *cur;
  307. u32 val;
  308. int i;
  309. memcpy(&pwm.variant, variant, sizeof(pwm.variant));
  310. for (i = 0; i < SAMSUNG_PWM_NUM; ++i)
  311. pwm.irq[i] = irq_of_parse_and_map(np, i);
  312. of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
  313. if (val >= SAMSUNG_PWM_NUM) {
  314. pr_warning("%s: invalid channel index in samsung,pwm-outputs property\n",
  315. __func__);
  316. continue;
  317. }
  318. pwm.variant.output_mask |= 1 << val;
  319. }
  320. of_address_to_resource(np, 0, &res);
  321. if (!request_mem_region(res.start,
  322. resource_size(&res), "samsung-pwm")) {
  323. pr_err("%s: failed to request IO mem region\n", __func__);
  324. return;
  325. }
  326. pwm.base = ioremap(res.start, resource_size(&res));
  327. if (!pwm.base) {
  328. pr_err("%s: failed to map PWM registers\n", __func__);
  329. release_mem_region(res.start, resource_size(&res));
  330. return;
  331. }
  332. _samsung_pwm_clocksource_init();
  333. }
  334. static const struct samsung_pwm_variant s3c24xx_variant = {
  335. .bits = 16,
  336. .div_base = 1,
  337. .has_tint_cstat = false,
  338. .tclk_mask = (1 << 4),
  339. };
  340. static void __init s3c2410_pwm_clocksource_init(struct device_node *np)
  341. {
  342. samsung_pwm_alloc(np, &s3c24xx_variant);
  343. }
  344. CLOCKSOURCE_OF_DECLARE(s3c2410_pwm, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init);
  345. static const struct samsung_pwm_variant s3c64xx_variant = {
  346. .bits = 32,
  347. .div_base = 0,
  348. .has_tint_cstat = true,
  349. .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
  350. };
  351. static void __init s3c64xx_pwm_clocksource_init(struct device_node *np)
  352. {
  353. samsung_pwm_alloc(np, &s3c64xx_variant);
  354. }
  355. CLOCKSOURCE_OF_DECLARE(s3c6400_pwm, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init);
  356. static const struct samsung_pwm_variant s5p64x0_variant = {
  357. .bits = 32,
  358. .div_base = 0,
  359. .has_tint_cstat = true,
  360. .tclk_mask = 0,
  361. };
  362. static void __init s5p64x0_pwm_clocksource_init(struct device_node *np)
  363. {
  364. samsung_pwm_alloc(np, &s5p64x0_variant);
  365. }
  366. CLOCKSOURCE_OF_DECLARE(s5p6440_pwm, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init);
  367. static const struct samsung_pwm_variant s5p_variant = {
  368. .bits = 32,
  369. .div_base = 0,
  370. .has_tint_cstat = true,
  371. .tclk_mask = (1 << 5),
  372. };
  373. static void __init s5p_pwm_clocksource_init(struct device_node *np)
  374. {
  375. samsung_pwm_alloc(np, &s5p_variant);
  376. }
  377. CLOCKSOURCE_OF_DECLARE(s5pc100_pwm, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init);
  378. #endif