exynos_dp_reg.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include "exynos_dp_core.h"
  16. #include "exynos_dp_reg.h"
  17. #define COMMON_INT_MASK_1 0
  18. #define COMMON_INT_MASK_2 0
  19. #define COMMON_INT_MASK_3 0
  20. #define COMMON_INT_MASK_4 (HOTPLUG_CHG | HPD_LOST | PLUG)
  21. #define INT_STA_MASK INT_HPD
  22. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  23. {
  24. u32 reg;
  25. if (enable) {
  26. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  27. reg |= HDCP_VIDEO_MUTE;
  28. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  29. } else {
  30. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  31. reg &= ~HDCP_VIDEO_MUTE;
  32. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  33. }
  34. }
  35. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  36. {
  37. u32 reg;
  38. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  39. reg &= ~VIDEO_EN;
  40. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  41. }
  42. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  43. {
  44. u32 reg;
  45. if (enable)
  46. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  47. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  48. else
  49. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  50. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  51. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  52. }
  53. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  54. {
  55. u32 reg;
  56. reg = TX_TERMINAL_CTRL_50_OHM;
  57. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  58. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  59. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  60. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  61. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  62. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  63. TX_CUR1_2X | TX_CUR_16_MA;
  64. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  65. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  66. CH1_AMP_400_MV | CH0_AMP_400_MV;
  67. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  68. }
  69. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  70. {
  71. /* Set interrupt pin assertion polarity as high */
  72. writel(INT_POL1 | INT_POL0, dp->reg_base + EXYNOS_DP_INT_CTL);
  73. /* Clear pending regisers */
  74. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  75. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  76. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  77. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  78. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  79. /* 0:mask,1: unmask */
  80. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  81. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  85. }
  86. void exynos_dp_reset(struct exynos_dp_device *dp)
  87. {
  88. u32 reg;
  89. exynos_dp_stop_video(dp);
  90. exynos_dp_enable_video_mute(dp, 0);
  91. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  92. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  93. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  94. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  95. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  96. SERDES_FIFO_FUNC_EN_N |
  97. LS_CLK_DOMAIN_FUNC_EN_N;
  98. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  99. usleep_range(20, 30);
  100. exynos_dp_lane_swap(dp, 0);
  101. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  102. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  103. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  105. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  107. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  108. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  109. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  110. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  111. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  112. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  113. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  114. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  115. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  116. }
  117. void exynos_dp_swreset(struct exynos_dp_device *dp)
  118. {
  119. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  120. }
  121. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  122. {
  123. u32 reg;
  124. /* 0: mask, 1: unmask */
  125. reg = COMMON_INT_MASK_1;
  126. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  127. reg = COMMON_INT_MASK_2;
  128. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  129. reg = COMMON_INT_MASK_3;
  130. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  131. reg = COMMON_INT_MASK_4;
  132. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  133. reg = INT_STA_MASK;
  134. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  135. }
  136. enum pll_status exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  137. {
  138. u32 reg;
  139. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  140. if (reg & PLL_LOCK)
  141. return PLL_LOCKED;
  142. else
  143. return PLL_UNLOCKED;
  144. }
  145. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  146. {
  147. u32 reg;
  148. if (enable) {
  149. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  150. reg |= DP_PLL_PD;
  151. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  152. } else {
  153. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  154. reg &= ~DP_PLL_PD;
  155. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  156. }
  157. }
  158. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  159. enum analog_power_block block,
  160. bool enable)
  161. {
  162. u32 reg;
  163. switch (block) {
  164. case AUX_BLOCK:
  165. if (enable) {
  166. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  167. reg |= AUX_PD;
  168. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  169. } else {
  170. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  171. reg &= ~AUX_PD;
  172. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  173. }
  174. break;
  175. case CH0_BLOCK:
  176. if (enable) {
  177. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  178. reg |= CH0_PD;
  179. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  180. } else {
  181. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  182. reg &= ~CH0_PD;
  183. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  184. }
  185. break;
  186. case CH1_BLOCK:
  187. if (enable) {
  188. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  189. reg |= CH1_PD;
  190. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  191. } else {
  192. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  193. reg &= ~CH1_PD;
  194. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  195. }
  196. break;
  197. case CH2_BLOCK:
  198. if (enable) {
  199. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  200. reg |= CH2_PD;
  201. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  202. } else {
  203. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  204. reg &= ~CH2_PD;
  205. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  206. }
  207. break;
  208. case CH3_BLOCK:
  209. if (enable) {
  210. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  211. reg |= CH3_PD;
  212. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  213. } else {
  214. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  215. reg &= ~CH3_PD;
  216. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  217. }
  218. break;
  219. case ANALOG_TOTAL:
  220. if (enable) {
  221. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  222. reg |= DP_PHY_PD;
  223. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  224. } else {
  225. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  226. reg &= ~DP_PHY_PD;
  227. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  228. }
  229. break;
  230. case POWER_ALL:
  231. if (enable) {
  232. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  233. CH1_PD | CH0_PD;
  234. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  235. } else {
  236. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  237. }
  238. break;
  239. default:
  240. break;
  241. }
  242. }
  243. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  244. {
  245. u32 reg;
  246. int timeout_loop = 0;
  247. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  248. reg = PLL_LOCK_CHG;
  249. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  250. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  251. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  252. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  253. /* Power up PLL */
  254. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  255. exynos_dp_set_pll_power_down(dp, 0);
  256. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  257. timeout_loop++;
  258. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  259. dev_err(dp->dev, "failed to get pll lock status\n");
  260. return;
  261. }
  262. usleep_range(10, 20);
  263. }
  264. }
  265. /* Enable Serdes FIFO function and Link symbol clock domain module */
  266. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  267. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  268. | AUX_FUNC_EN_N);
  269. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  270. }
  271. void exynos_dp_clear_hotplug_interrupts(struct exynos_dp_device *dp)
  272. {
  273. u32 reg;
  274. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  275. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  276. reg = INT_HPD;
  277. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  278. }
  279. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  280. {
  281. u32 reg;
  282. exynos_dp_clear_hotplug_interrupts(dp);
  283. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  284. reg &= ~(F_HPD | HPD_CTRL);
  285. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  286. }
  287. enum dp_irq_type exynos_dp_get_irq_type(struct exynos_dp_device *dp)
  288. {
  289. u32 reg;
  290. /* Parse hotplug interrupt status register */
  291. reg = readl(dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  292. if (reg & PLUG)
  293. return DP_IRQ_TYPE_HP_CABLE_IN;
  294. if (reg & HPD_LOST)
  295. return DP_IRQ_TYPE_HP_CABLE_OUT;
  296. if (reg & HOTPLUG_CHG)
  297. return DP_IRQ_TYPE_HP_CHANGE;
  298. return DP_IRQ_TYPE_UNKNOWN;
  299. }
  300. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  301. {
  302. u32 reg;
  303. /* Disable AUX channel module */
  304. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  305. reg |= AUX_FUNC_EN_N;
  306. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  307. }
  308. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  309. {
  310. u32 reg;
  311. /* Clear inerrupts related to AUX channel */
  312. reg = RPLY_RECEIV | AUX_ERR;
  313. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  314. exynos_dp_reset_aux(dp);
  315. /* Disable AUX transaction H/W retry */
  316. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  317. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  318. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  319. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  320. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  321. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  322. /* Enable AUX channel module */
  323. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  324. reg &= ~AUX_FUNC_EN_N;
  325. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  326. }
  327. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  328. {
  329. u32 reg;
  330. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  331. if (reg & HPD_STATUS)
  332. return 0;
  333. return -EINVAL;
  334. }
  335. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  336. {
  337. u32 reg;
  338. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  339. reg &= ~SW_FUNC_EN_N;
  340. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  341. }
  342. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  343. {
  344. int reg;
  345. int retval = 0;
  346. int timeout_loop = 0;
  347. /* Enable AUX CH operation */
  348. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  349. reg |= AUX_EN;
  350. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  351. /* Is AUX CH command reply received? */
  352. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  353. while (!(reg & RPLY_RECEIV)) {
  354. timeout_loop++;
  355. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  356. dev_err(dp->dev, "AUX CH command reply failed!\n");
  357. return -ETIMEDOUT;
  358. }
  359. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  360. usleep_range(10, 11);
  361. }
  362. /* Clear interrupt source for AUX CH command reply */
  363. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  364. /* Clear interrupt source for AUX CH access error */
  365. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  366. if (reg & AUX_ERR) {
  367. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  368. return -EREMOTEIO;
  369. }
  370. /* Check AUX CH error access status */
  371. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  372. if ((reg & AUX_STATUS_MASK) != 0) {
  373. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  374. reg & AUX_STATUS_MASK);
  375. return -EREMOTEIO;
  376. }
  377. return retval;
  378. }
  379. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  380. unsigned int reg_addr,
  381. unsigned char data)
  382. {
  383. u32 reg;
  384. int i;
  385. int retval;
  386. for (i = 0; i < 3; i++) {
  387. /* Clear AUX CH data buffer */
  388. reg = BUF_CLR;
  389. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  390. /* Select DPCD device address */
  391. reg = AUX_ADDR_7_0(reg_addr);
  392. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  393. reg = AUX_ADDR_15_8(reg_addr);
  394. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  395. reg = AUX_ADDR_19_16(reg_addr);
  396. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  397. /* Write data buffer */
  398. reg = (unsigned int)data;
  399. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  400. /*
  401. * Set DisplayPort transaction and write 1 byte
  402. * If bit 3 is 1, DisplayPort transaction.
  403. * If Bit 3 is 0, I2C transaction.
  404. */
  405. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  406. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  407. /* Start AUX transaction */
  408. retval = exynos_dp_start_aux_transaction(dp);
  409. if (retval == 0)
  410. break;
  411. else
  412. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  413. __func__);
  414. }
  415. return retval;
  416. }
  417. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  418. unsigned int reg_addr,
  419. unsigned char *data)
  420. {
  421. u32 reg;
  422. int i;
  423. int retval;
  424. for (i = 0; i < 3; i++) {
  425. /* Clear AUX CH data buffer */
  426. reg = BUF_CLR;
  427. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  428. /* Select DPCD device address */
  429. reg = AUX_ADDR_7_0(reg_addr);
  430. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  431. reg = AUX_ADDR_15_8(reg_addr);
  432. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  433. reg = AUX_ADDR_19_16(reg_addr);
  434. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  435. /*
  436. * Set DisplayPort transaction and read 1 byte
  437. * If bit 3 is 1, DisplayPort transaction.
  438. * If Bit 3 is 0, I2C transaction.
  439. */
  440. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  441. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  442. /* Start AUX transaction */
  443. retval = exynos_dp_start_aux_transaction(dp);
  444. if (retval == 0)
  445. break;
  446. else
  447. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  448. __func__);
  449. }
  450. /* Read data buffer */
  451. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  452. *data = (unsigned char)(reg & 0xff);
  453. return retval;
  454. }
  455. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  456. unsigned int reg_addr,
  457. unsigned int count,
  458. unsigned char data[])
  459. {
  460. u32 reg;
  461. unsigned int start_offset;
  462. unsigned int cur_data_count;
  463. unsigned int cur_data_idx;
  464. int i;
  465. int retval = 0;
  466. /* Clear AUX CH data buffer */
  467. reg = BUF_CLR;
  468. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  469. start_offset = 0;
  470. while (start_offset < count) {
  471. /* Buffer size of AUX CH is 16 * 4bytes */
  472. if ((count - start_offset) > 16)
  473. cur_data_count = 16;
  474. else
  475. cur_data_count = count - start_offset;
  476. for (i = 0; i < 3; i++) {
  477. /* Select DPCD device address */
  478. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  479. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  480. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  481. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  482. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  483. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  484. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  485. cur_data_idx++) {
  486. reg = data[start_offset + cur_data_idx];
  487. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  488. + 4 * cur_data_idx);
  489. }
  490. /*
  491. * Set DisplayPort transaction and write
  492. * If bit 3 is 1, DisplayPort transaction.
  493. * If Bit 3 is 0, I2C transaction.
  494. */
  495. reg = AUX_LENGTH(cur_data_count) |
  496. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  497. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  498. /* Start AUX transaction */
  499. retval = exynos_dp_start_aux_transaction(dp);
  500. if (retval == 0)
  501. break;
  502. else
  503. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  504. __func__);
  505. }
  506. start_offset += cur_data_count;
  507. }
  508. return retval;
  509. }
  510. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  511. unsigned int reg_addr,
  512. unsigned int count,
  513. unsigned char data[])
  514. {
  515. u32 reg;
  516. unsigned int start_offset;
  517. unsigned int cur_data_count;
  518. unsigned int cur_data_idx;
  519. int i;
  520. int retval = 0;
  521. /* Clear AUX CH data buffer */
  522. reg = BUF_CLR;
  523. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  524. start_offset = 0;
  525. while (start_offset < count) {
  526. /* Buffer size of AUX CH is 16 * 4bytes */
  527. if ((count - start_offset) > 16)
  528. cur_data_count = 16;
  529. else
  530. cur_data_count = count - start_offset;
  531. /* AUX CH Request Transaction process */
  532. for (i = 0; i < 3; i++) {
  533. /* Select DPCD device address */
  534. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  535. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  536. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  537. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  538. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  539. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  540. /*
  541. * Set DisplayPort transaction and read
  542. * If bit 3 is 1, DisplayPort transaction.
  543. * If Bit 3 is 0, I2C transaction.
  544. */
  545. reg = AUX_LENGTH(cur_data_count) |
  546. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  547. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  548. /* Start AUX transaction */
  549. retval = exynos_dp_start_aux_transaction(dp);
  550. if (retval == 0)
  551. break;
  552. else
  553. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  554. __func__);
  555. }
  556. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  557. cur_data_idx++) {
  558. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  559. + 4 * cur_data_idx);
  560. data[start_offset + cur_data_idx] =
  561. (unsigned char)reg;
  562. }
  563. start_offset += cur_data_count;
  564. }
  565. return retval;
  566. }
  567. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  568. unsigned int device_addr,
  569. unsigned int reg_addr)
  570. {
  571. u32 reg;
  572. int retval;
  573. /* Set EDID device address */
  574. reg = device_addr;
  575. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  576. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  577. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  578. /* Set offset from base address of EDID device */
  579. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  580. /*
  581. * Set I2C transaction and write address
  582. * If bit 3 is 1, DisplayPort transaction.
  583. * If Bit 3 is 0, I2C transaction.
  584. */
  585. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  586. AUX_TX_COMM_WRITE;
  587. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  588. /* Start AUX transaction */
  589. retval = exynos_dp_start_aux_transaction(dp);
  590. if (retval != 0)
  591. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  592. return retval;
  593. }
  594. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  595. unsigned int device_addr,
  596. unsigned int reg_addr,
  597. unsigned int *data)
  598. {
  599. u32 reg;
  600. int i;
  601. int retval;
  602. for (i = 0; i < 3; i++) {
  603. /* Clear AUX CH data buffer */
  604. reg = BUF_CLR;
  605. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  606. /* Select EDID device */
  607. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  608. if (retval != 0)
  609. continue;
  610. /*
  611. * Set I2C transaction and read data
  612. * If bit 3 is 1, DisplayPort transaction.
  613. * If Bit 3 is 0, I2C transaction.
  614. */
  615. reg = AUX_TX_COMM_I2C_TRANSACTION |
  616. AUX_TX_COMM_READ;
  617. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  618. /* Start AUX transaction */
  619. retval = exynos_dp_start_aux_transaction(dp);
  620. if (retval == 0)
  621. break;
  622. else
  623. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  624. __func__);
  625. }
  626. /* Read data */
  627. if (retval == 0)
  628. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  629. return retval;
  630. }
  631. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  632. unsigned int device_addr,
  633. unsigned int reg_addr,
  634. unsigned int count,
  635. unsigned char edid[])
  636. {
  637. u32 reg;
  638. unsigned int i, j;
  639. unsigned int cur_data_idx;
  640. unsigned int defer = 0;
  641. int retval = 0;
  642. for (i = 0; i < count; i += 16) {
  643. for (j = 0; j < 3; j++) {
  644. /* Clear AUX CH data buffer */
  645. reg = BUF_CLR;
  646. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  647. /* Set normal AUX CH command */
  648. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  649. reg &= ~ADDR_ONLY;
  650. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  651. /*
  652. * If Rx sends defer, Tx sends only reads
  653. * request without sending address
  654. */
  655. if (!defer)
  656. retval = exynos_dp_select_i2c_device(dp,
  657. device_addr, reg_addr + i);
  658. else
  659. defer = 0;
  660. if (retval == 0) {
  661. /*
  662. * Set I2C transaction and write data
  663. * If bit 3 is 1, DisplayPort transaction.
  664. * If Bit 3 is 0, I2C transaction.
  665. */
  666. reg = AUX_LENGTH(16) |
  667. AUX_TX_COMM_I2C_TRANSACTION |
  668. AUX_TX_COMM_READ;
  669. writel(reg, dp->reg_base +
  670. EXYNOS_DP_AUX_CH_CTL_1);
  671. /* Start AUX transaction */
  672. retval = exynos_dp_start_aux_transaction(dp);
  673. if (retval == 0)
  674. break;
  675. else
  676. dev_dbg(dp->dev,
  677. "%s: Aux Transaction fail!\n",
  678. __func__);
  679. }
  680. /* Check if Rx sends defer */
  681. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  682. if (reg == AUX_RX_COMM_AUX_DEFER ||
  683. reg == AUX_RX_COMM_I2C_DEFER) {
  684. dev_err(dp->dev, "Defer: %d\n\n", reg);
  685. defer = 1;
  686. }
  687. }
  688. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  689. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  690. + 4 * cur_data_idx);
  691. edid[i + cur_data_idx] = (unsigned char)reg;
  692. }
  693. }
  694. return retval;
  695. }
  696. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  697. {
  698. u32 reg;
  699. reg = bwtype;
  700. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  701. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  702. }
  703. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  704. {
  705. u32 reg;
  706. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  707. *bwtype = reg;
  708. }
  709. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  710. {
  711. u32 reg;
  712. reg = count;
  713. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  714. }
  715. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  716. {
  717. u32 reg;
  718. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  719. *count = reg;
  720. }
  721. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  722. {
  723. u32 reg;
  724. if (enable) {
  725. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  726. reg |= ENHANCED;
  727. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  728. } else {
  729. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  730. reg &= ~ENHANCED;
  731. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  732. }
  733. }
  734. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  735. enum pattern_set pattern)
  736. {
  737. u32 reg;
  738. switch (pattern) {
  739. case PRBS7:
  740. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  741. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  742. break;
  743. case D10_2:
  744. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  745. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  746. break;
  747. case TRAINING_PTN1:
  748. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  749. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  750. break;
  751. case TRAINING_PTN2:
  752. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  753. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  754. break;
  755. case DP_NONE:
  756. reg = SCRAMBLING_ENABLE |
  757. LINK_QUAL_PATTERN_SET_DISABLE |
  758. SW_TRAINING_PATTERN_SET_NORMAL;
  759. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  760. break;
  761. default:
  762. break;
  763. }
  764. }
  765. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  766. {
  767. u32 reg;
  768. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  769. reg &= ~PRE_EMPHASIS_SET_MASK;
  770. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  771. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  772. }
  773. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  774. {
  775. u32 reg;
  776. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  777. reg &= ~PRE_EMPHASIS_SET_MASK;
  778. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  779. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  780. }
  781. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  782. {
  783. u32 reg;
  784. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  785. reg &= ~PRE_EMPHASIS_SET_MASK;
  786. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  787. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  788. }
  789. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  790. {
  791. u32 reg;
  792. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  793. reg &= ~PRE_EMPHASIS_SET_MASK;
  794. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  795. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  796. }
  797. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  798. u32 training_lane)
  799. {
  800. u32 reg;
  801. reg = training_lane;
  802. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  803. }
  804. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  805. u32 training_lane)
  806. {
  807. u32 reg;
  808. reg = training_lane;
  809. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  810. }
  811. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  812. u32 training_lane)
  813. {
  814. u32 reg;
  815. reg = training_lane;
  816. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  817. }
  818. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  819. u32 training_lane)
  820. {
  821. u32 reg;
  822. reg = training_lane;
  823. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  824. }
  825. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  826. {
  827. u32 reg;
  828. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  829. return reg;
  830. }
  831. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  832. {
  833. u32 reg;
  834. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  835. return reg;
  836. }
  837. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  838. {
  839. u32 reg;
  840. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  841. return reg;
  842. }
  843. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  844. {
  845. u32 reg;
  846. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  847. return reg;
  848. }
  849. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  850. {
  851. u32 reg;
  852. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  853. reg |= MACRO_RST;
  854. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  855. /* 10 us is the minimum reset time. */
  856. usleep_range(10, 20);
  857. reg &= ~MACRO_RST;
  858. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  859. }
  860. void exynos_dp_init_video(struct exynos_dp_device *dp)
  861. {
  862. u32 reg;
  863. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  864. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  865. reg = 0x0;
  866. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  867. reg = CHA_CRI(4) | CHA_CTRL;
  868. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  869. reg = 0x0;
  870. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  871. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  872. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  873. }
  874. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp)
  875. {
  876. u32 reg;
  877. /* Configure the input color depth, color space, dynamic range */
  878. reg = (dp->video_info->dynamic_range << IN_D_RANGE_SHIFT) |
  879. (dp->video_info->color_depth << IN_BPC_SHIFT) |
  880. (dp->video_info->color_space << IN_COLOR_F_SHIFT);
  881. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  882. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  883. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  884. reg &= ~IN_YC_COEFFI_MASK;
  885. if (dp->video_info->ycbcr_coeff)
  886. reg |= IN_YC_COEFFI_ITU709;
  887. else
  888. reg |= IN_YC_COEFFI_ITU601;
  889. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  890. }
  891. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  892. {
  893. u32 reg;
  894. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  895. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  896. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  897. if (!(reg & DET_STA)) {
  898. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  899. return -EINVAL;
  900. }
  901. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  902. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  903. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  904. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  905. if (reg & CHA_STA) {
  906. dev_dbg(dp->dev, "Input stream clk is changing\n");
  907. return -EINVAL;
  908. }
  909. return 0;
  910. }
  911. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  912. enum clock_recovery_m_value_type type,
  913. u32 m_value,
  914. u32 n_value)
  915. {
  916. u32 reg;
  917. if (type == REGISTER_M) {
  918. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  919. reg |= FIX_M_VID;
  920. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  921. reg = m_value & 0xff;
  922. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  923. reg = (m_value >> 8) & 0xff;
  924. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  925. reg = (m_value >> 16) & 0xff;
  926. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  927. reg = n_value & 0xff;
  928. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  929. reg = (n_value >> 8) & 0xff;
  930. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  931. reg = (n_value >> 16) & 0xff;
  932. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  933. } else {
  934. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  935. reg &= ~FIX_M_VID;
  936. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  937. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  938. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  939. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  940. }
  941. }
  942. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  943. {
  944. u32 reg;
  945. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  946. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  947. reg &= ~FORMAT_SEL;
  948. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  949. } else {
  950. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  951. reg |= FORMAT_SEL;
  952. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  953. }
  954. }
  955. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  956. {
  957. u32 reg;
  958. if (enable) {
  959. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  960. reg &= ~VIDEO_MODE_MASK;
  961. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  962. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  963. } else {
  964. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  965. reg &= ~VIDEO_MODE_MASK;
  966. reg |= VIDEO_MODE_SLAVE_MODE;
  967. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  968. }
  969. }
  970. void exynos_dp_start_video(struct exynos_dp_device *dp)
  971. {
  972. u32 reg;
  973. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  974. reg |= VIDEO_EN;
  975. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  976. }
  977. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  978. {
  979. u32 reg;
  980. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  981. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  982. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  983. if (!(reg & STRM_VALID)) {
  984. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  985. return -EINVAL;
  986. }
  987. return 0;
  988. }
  989. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp)
  990. {
  991. u32 reg;
  992. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  993. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  994. reg |= MASTER_VID_FUNC_EN_N;
  995. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  996. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  997. reg &= ~INTERACE_SCAN_CFG;
  998. reg |= (dp->video_info->interlaced << 2);
  999. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1000. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1001. reg &= ~VSYNC_POLARITY_CFG;
  1002. reg |= (dp->video_info->v_sync_polarity << 1);
  1003. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1004. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1005. reg &= ~HSYNC_POLARITY_CFG;
  1006. reg |= (dp->video_info->h_sync_polarity << 0);
  1007. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1008. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  1009. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  1010. }
  1011. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  1012. {
  1013. u32 reg;
  1014. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1015. reg &= ~SCRAMBLING_DISABLE;
  1016. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1017. }
  1018. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  1019. {
  1020. u32 reg;
  1021. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1022. reg |= SCRAMBLING_DISABLE;
  1023. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1024. }