x2apic_uv_x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. DEFINE_PER_CPU(int, x2apic_extra_bits);
  40. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  41. static enum uv_system_type uv_system_type;
  42. static u64 gru_start_paddr, gru_end_paddr;
  43. static union uvh_apicid uvh_apicid;
  44. int uv_min_hub_revision_id;
  45. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  46. unsigned int uv_apicid_hibits;
  47. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  48. static DEFINE_SPINLOCK(uv_nmi_lock);
  49. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  50. {
  51. unsigned long val, *mmr;
  52. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  53. val = *mmr;
  54. early_iounmap(mmr, sizeof(*mmr));
  55. return val;
  56. }
  57. static inline bool is_GRU_range(u64 start, u64 end)
  58. {
  59. return start >= gru_start_paddr && end <= gru_end_paddr;
  60. }
  61. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  62. {
  63. return is_ISA_range(start, end) || is_GRU_range(start, end);
  64. }
  65. static int __init early_get_pnodeid(void)
  66. {
  67. union uvh_node_id_u node_id;
  68. union uvh_rh_gam_config_mmr_u m_n_config;
  69. int pnode;
  70. /* Currently, all blades have same revision number */
  71. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  72. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  73. uv_min_hub_revision_id = node_id.s.revision;
  74. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  75. return pnode;
  76. }
  77. static void __init early_get_apic_pnode_shift(void)
  78. {
  79. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  80. if (!uvh_apicid.v)
  81. /*
  82. * Old bios, use default value
  83. */
  84. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  85. }
  86. /*
  87. * Add an extra bit as dictated by bios to the destination apicid of
  88. * interrupts potentially passing through the UV HUB. This prevents
  89. * a deadlock between interrupts and IO port operations.
  90. */
  91. static void __init uv_set_apicid_hibit(void)
  92. {
  93. union uvh_lb_target_physical_apic_id_mask_u apicid_mask;
  94. apicid_mask.v = uv_early_read_mmr(UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  95. uv_apicid_hibits = apicid_mask.s.bit_enables & UV_APICID_HIBIT_MASK;
  96. }
  97. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  98. {
  99. int pnodeid;
  100. if (!strcmp(oem_id, "SGI")) {
  101. pnodeid = early_get_pnodeid();
  102. early_get_apic_pnode_shift();
  103. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  104. x86_platform.nmi_init = uv_nmi_init;
  105. if (!strcmp(oem_table_id, "UVL"))
  106. uv_system_type = UV_LEGACY_APIC;
  107. else if (!strcmp(oem_table_id, "UVX"))
  108. uv_system_type = UV_X2APIC;
  109. else if (!strcmp(oem_table_id, "UVH")) {
  110. __this_cpu_write(x2apic_extra_bits,
  111. pnodeid << uvh_apicid.s.pnode_shift);
  112. uv_system_type = UV_NON_UNIQUE_APIC;
  113. uv_set_apicid_hibit();
  114. return 1;
  115. }
  116. }
  117. return 0;
  118. }
  119. enum uv_system_type get_uv_system_type(void)
  120. {
  121. return uv_system_type;
  122. }
  123. int is_uv_system(void)
  124. {
  125. return uv_system_type != UV_NONE;
  126. }
  127. EXPORT_SYMBOL_GPL(is_uv_system);
  128. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  129. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  130. struct uv_blade_info *uv_blade_info;
  131. EXPORT_SYMBOL_GPL(uv_blade_info);
  132. short *uv_node_to_blade;
  133. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  134. short *uv_cpu_to_blade;
  135. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  136. short uv_possible_blades;
  137. EXPORT_SYMBOL_GPL(uv_possible_blades);
  138. unsigned long sn_rtc_cycles_per_second;
  139. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  140. static const struct cpumask *uv_target_cpus(void)
  141. {
  142. return cpu_online_mask;
  143. }
  144. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  145. {
  146. cpumask_clear(retmask);
  147. cpumask_set_cpu(cpu, retmask);
  148. }
  149. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  150. {
  151. #ifdef CONFIG_SMP
  152. unsigned long val;
  153. int pnode;
  154. pnode = uv_apicid_to_pnode(phys_apicid);
  155. phys_apicid |= uv_apicid_hibits;
  156. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  157. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  158. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  159. APIC_DM_INIT;
  160. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  161. mdelay(10);
  162. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  163. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  164. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  165. APIC_DM_STARTUP;
  166. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  167. atomic_set(&init_deasserted, 1);
  168. #endif
  169. return 0;
  170. }
  171. static void uv_send_IPI_one(int cpu, int vector)
  172. {
  173. unsigned long apicid;
  174. int pnode;
  175. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  176. pnode = uv_apicid_to_pnode(apicid);
  177. uv_hub_send_ipi(pnode, apicid, vector);
  178. }
  179. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  180. {
  181. unsigned int cpu;
  182. for_each_cpu(cpu, mask)
  183. uv_send_IPI_one(cpu, vector);
  184. }
  185. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  186. {
  187. unsigned int this_cpu = smp_processor_id();
  188. unsigned int cpu;
  189. for_each_cpu(cpu, mask) {
  190. if (cpu != this_cpu)
  191. uv_send_IPI_one(cpu, vector);
  192. }
  193. }
  194. static void uv_send_IPI_allbutself(int vector)
  195. {
  196. unsigned int this_cpu = smp_processor_id();
  197. unsigned int cpu;
  198. for_each_online_cpu(cpu) {
  199. if (cpu != this_cpu)
  200. uv_send_IPI_one(cpu, vector);
  201. }
  202. }
  203. static void uv_send_IPI_all(int vector)
  204. {
  205. uv_send_IPI_mask(cpu_online_mask, vector);
  206. }
  207. static int uv_apic_id_registered(void)
  208. {
  209. return 1;
  210. }
  211. static void uv_init_apic_ldr(void)
  212. {
  213. }
  214. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  215. {
  216. /*
  217. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  218. * May as well be the first.
  219. */
  220. int cpu = cpumask_first(cpumask);
  221. if ((unsigned)cpu < nr_cpu_ids)
  222. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  223. else
  224. return BAD_APICID;
  225. }
  226. static unsigned int
  227. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  228. const struct cpumask *andmask)
  229. {
  230. int cpu;
  231. /*
  232. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  233. * May as well be the first.
  234. */
  235. for_each_cpu_and(cpu, cpumask, andmask) {
  236. if (cpumask_test_cpu(cpu, cpu_online_mask))
  237. break;
  238. }
  239. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  240. }
  241. static unsigned int x2apic_get_apic_id(unsigned long x)
  242. {
  243. unsigned int id;
  244. WARN_ON(preemptible() && num_online_cpus() > 1);
  245. id = x | __this_cpu_read(x2apic_extra_bits);
  246. return id;
  247. }
  248. static unsigned long set_apic_id(unsigned int id)
  249. {
  250. unsigned long x;
  251. /* maskout x2apic_extra_bits ? */
  252. x = id;
  253. return x;
  254. }
  255. static unsigned int uv_read_apic_id(void)
  256. {
  257. return x2apic_get_apic_id(apic_read(APIC_ID));
  258. }
  259. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  260. {
  261. return uv_read_apic_id() >> index_msb;
  262. }
  263. static void uv_send_IPI_self(int vector)
  264. {
  265. apic_write(APIC_SELF_IPI, vector);
  266. }
  267. struct apic __refdata apic_x2apic_uv_x = {
  268. .name = "UV large system",
  269. .probe = NULL,
  270. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  271. .apic_id_registered = uv_apic_id_registered,
  272. .irq_delivery_mode = dest_Fixed,
  273. .irq_dest_mode = 0, /* physical */
  274. .target_cpus = uv_target_cpus,
  275. .disable_esr = 0,
  276. .dest_logical = APIC_DEST_LOGICAL,
  277. .check_apicid_used = NULL,
  278. .check_apicid_present = NULL,
  279. .vector_allocation_domain = uv_vector_allocation_domain,
  280. .init_apic_ldr = uv_init_apic_ldr,
  281. .ioapic_phys_id_map = NULL,
  282. .setup_apic_routing = NULL,
  283. .multi_timer_check = NULL,
  284. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  285. .apicid_to_cpu_present = NULL,
  286. .setup_portio_remap = NULL,
  287. .check_phys_apicid_present = default_check_phys_apicid_present,
  288. .enable_apic_mode = NULL,
  289. .phys_pkg_id = uv_phys_pkg_id,
  290. .mps_oem_check = NULL,
  291. .get_apic_id = x2apic_get_apic_id,
  292. .set_apic_id = set_apic_id,
  293. .apic_id_mask = 0xFFFFFFFFu,
  294. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  295. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  296. .send_IPI_mask = uv_send_IPI_mask,
  297. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  298. .send_IPI_allbutself = uv_send_IPI_allbutself,
  299. .send_IPI_all = uv_send_IPI_all,
  300. .send_IPI_self = uv_send_IPI_self,
  301. .wakeup_secondary_cpu = uv_wakeup_secondary,
  302. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  303. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  304. .wait_for_init_deassert = NULL,
  305. .smp_callin_clear_local_apic = NULL,
  306. .inquire_remote_apic = NULL,
  307. .read = native_apic_msr_read,
  308. .write = native_apic_msr_write,
  309. .icr_read = native_x2apic_icr_read,
  310. .icr_write = native_x2apic_icr_write,
  311. .wait_icr_idle = native_x2apic_wait_icr_idle,
  312. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  313. };
  314. static __cpuinit void set_x2apic_extra_bits(int pnode)
  315. {
  316. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  317. }
  318. /*
  319. * Called on boot cpu.
  320. */
  321. static __init int boot_pnode_to_blade(int pnode)
  322. {
  323. int blade;
  324. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  325. if (pnode == uv_blade_info[blade].pnode)
  326. return blade;
  327. BUG();
  328. }
  329. struct redir_addr {
  330. unsigned long redirect;
  331. unsigned long alias;
  332. };
  333. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  334. static __initdata struct redir_addr redir_addrs[] = {
  335. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  336. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  337. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  338. };
  339. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  340. {
  341. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  342. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  343. int i;
  344. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  345. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  346. if (alias.s.enable && alias.s.base == 0) {
  347. *size = (1UL << alias.s.m_alias);
  348. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  349. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  350. return;
  351. }
  352. }
  353. *base = *size = 0;
  354. }
  355. enum map_type {map_wb, map_uc};
  356. static __init void map_high(char *id, unsigned long base, int pshift,
  357. int bshift, int max_pnode, enum map_type map_type)
  358. {
  359. unsigned long bytes, paddr;
  360. paddr = base << pshift;
  361. bytes = (1UL << bshift) * (max_pnode + 1);
  362. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  363. paddr + bytes);
  364. if (map_type == map_uc)
  365. init_extra_mapping_uc(paddr, bytes);
  366. else
  367. init_extra_mapping_wb(paddr, bytes);
  368. }
  369. static __init void map_gru_high(int max_pnode)
  370. {
  371. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  372. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  373. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  374. if (gru.s.enable) {
  375. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  376. gru_start_paddr = ((u64)gru.s.base << shift);
  377. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  378. }
  379. }
  380. static __init void map_mmr_high(int max_pnode)
  381. {
  382. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  383. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  384. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  385. if (mmr.s.enable)
  386. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  387. }
  388. static __init void map_mmioh_high(int max_pnode)
  389. {
  390. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  391. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  392. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  393. if (mmioh.s.enable)
  394. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  395. max_pnode, map_uc);
  396. }
  397. static __init void map_low_mmrs(void)
  398. {
  399. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  400. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  401. }
  402. static __init void uv_rtc_init(void)
  403. {
  404. long status;
  405. u64 ticks_per_sec;
  406. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  407. &ticks_per_sec);
  408. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  409. printk(KERN_WARNING
  410. "unable to determine platform RTC clock frequency, "
  411. "guessing.\n");
  412. /* BIOS gives wrong value for clock freq. so guess */
  413. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  414. } else
  415. sn_rtc_cycles_per_second = ticks_per_sec;
  416. }
  417. /*
  418. * percpu heartbeat timer
  419. */
  420. static void uv_heartbeat(unsigned long ignored)
  421. {
  422. struct timer_list *timer = &uv_hub_info->scir.timer;
  423. unsigned char bits = uv_hub_info->scir.state;
  424. /* flip heartbeat bit */
  425. bits ^= SCIR_CPU_HEARTBEAT;
  426. /* is this cpu idle? */
  427. if (idle_cpu(raw_smp_processor_id()))
  428. bits &= ~SCIR_CPU_ACTIVITY;
  429. else
  430. bits |= SCIR_CPU_ACTIVITY;
  431. /* update system controller interface reg */
  432. uv_set_scir_bits(bits);
  433. /* enable next timer period */
  434. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  435. }
  436. static void __cpuinit uv_heartbeat_enable(int cpu)
  437. {
  438. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  439. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  440. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  441. setup_timer(timer, uv_heartbeat, cpu);
  442. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  443. add_timer_on(timer, cpu);
  444. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  445. /* also ensure that boot cpu is enabled */
  446. cpu = 0;
  447. }
  448. }
  449. #ifdef CONFIG_HOTPLUG_CPU
  450. static void __cpuinit uv_heartbeat_disable(int cpu)
  451. {
  452. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  453. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  454. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  455. }
  456. uv_set_cpu_scir_bits(cpu, 0xff);
  457. }
  458. /*
  459. * cpu hotplug notifier
  460. */
  461. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  462. unsigned long action, void *hcpu)
  463. {
  464. long cpu = (long)hcpu;
  465. switch (action) {
  466. case CPU_ONLINE:
  467. uv_heartbeat_enable(cpu);
  468. break;
  469. case CPU_DOWN_PREPARE:
  470. uv_heartbeat_disable(cpu);
  471. break;
  472. default:
  473. break;
  474. }
  475. return NOTIFY_OK;
  476. }
  477. static __init void uv_scir_register_cpu_notifier(void)
  478. {
  479. hotcpu_notifier(uv_scir_cpu_notify, 0);
  480. }
  481. #else /* !CONFIG_HOTPLUG_CPU */
  482. static __init void uv_scir_register_cpu_notifier(void)
  483. {
  484. }
  485. static __init int uv_init_heartbeat(void)
  486. {
  487. int cpu;
  488. if (is_uv_system())
  489. for_each_online_cpu(cpu)
  490. uv_heartbeat_enable(cpu);
  491. return 0;
  492. }
  493. late_initcall(uv_init_heartbeat);
  494. #endif /* !CONFIG_HOTPLUG_CPU */
  495. /* Direct Legacy VGA I/O traffic to designated IOH */
  496. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  497. unsigned int command_bits, bool change_bridge)
  498. {
  499. int domain, bus, rc;
  500. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  501. pdev->devfn, decode, command_bits, change_bridge);
  502. if (!change_bridge)
  503. return 0;
  504. if ((command_bits & PCI_COMMAND_IO) == 0)
  505. return 0;
  506. domain = pci_domain_nr(pdev->bus);
  507. bus = pdev->bus->number;
  508. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  509. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  510. return rc;
  511. }
  512. /*
  513. * Called on each cpu to initialize the per_cpu UV data area.
  514. * FIXME: hotplug not supported yet
  515. */
  516. void __cpuinit uv_cpu_init(void)
  517. {
  518. /* CPU 0 initilization will be done via uv_system_init. */
  519. if (!uv_blade_info)
  520. return;
  521. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  522. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  523. set_x2apic_extra_bits(uv_hub_info->pnode);
  524. }
  525. /*
  526. * When NMI is received, print a stack trace.
  527. */
  528. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  529. {
  530. if (reason != DIE_NMIUNKNOWN)
  531. return NOTIFY_OK;
  532. if (in_crash_kexec)
  533. /* do nothing if entering the crash kernel */
  534. return NOTIFY_OK;
  535. /*
  536. * Use a lock so only one cpu prints at a time
  537. * to prevent intermixed output.
  538. */
  539. spin_lock(&uv_nmi_lock);
  540. pr_info("NMI stack dump cpu %u:\n", smp_processor_id());
  541. dump_stack();
  542. spin_unlock(&uv_nmi_lock);
  543. return NOTIFY_STOP;
  544. }
  545. static struct notifier_block uv_dump_stack_nmi_nb = {
  546. .notifier_call = uv_handle_nmi
  547. };
  548. void uv_register_nmi_notifier(void)
  549. {
  550. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  551. printk(KERN_WARNING "UV NMI handler failed to register\n");
  552. }
  553. void uv_nmi_init(void)
  554. {
  555. unsigned int value;
  556. /*
  557. * Unmask NMI on all cpus
  558. */
  559. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  560. value &= ~APIC_LVT_MASKED;
  561. apic_write(APIC_LVT1, value);
  562. }
  563. void __init uv_system_init(void)
  564. {
  565. union uvh_rh_gam_config_mmr_u m_n_config;
  566. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  567. union uvh_node_id_u node_id;
  568. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  569. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  570. int gnode_extra, max_pnode = 0;
  571. unsigned long mmr_base, present, paddr;
  572. unsigned short pnode_mask, pnode_io_mask;
  573. map_low_mmrs();
  574. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  575. m_val = m_n_config.s.m_skt;
  576. n_val = m_n_config.s.n_skt;
  577. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  578. n_io = mmioh.s.n_io;
  579. mmr_base =
  580. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  581. ~UV_MMR_ENABLE;
  582. pnode_mask = (1 << n_val) - 1;
  583. pnode_io_mask = (1 << n_io) - 1;
  584. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  585. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  586. gnode_upper = ((unsigned long)gnode_extra << m_val);
  587. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  588. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  589. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  590. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  591. uv_possible_blades +=
  592. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  593. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  594. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  595. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  596. BUG_ON(!uv_blade_info);
  597. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  598. uv_blade_info[blade].memory_nid = -1;
  599. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  600. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  601. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  602. BUG_ON(!uv_node_to_blade);
  603. memset(uv_node_to_blade, 255, bytes);
  604. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  605. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  606. BUG_ON(!uv_cpu_to_blade);
  607. memset(uv_cpu_to_blade, 255, bytes);
  608. blade = 0;
  609. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  610. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  611. for (j = 0; j < 64; j++) {
  612. if (!test_bit(j, &present))
  613. continue;
  614. pnode = (i * 64 + j) & pnode_mask;
  615. uv_blade_info[blade].pnode = pnode;
  616. uv_blade_info[blade].nr_possible_cpus = 0;
  617. uv_blade_info[blade].nr_online_cpus = 0;
  618. max_pnode = max(pnode, max_pnode);
  619. blade++;
  620. }
  621. }
  622. uv_bios_init();
  623. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  624. &sn_region_size, &system_serial_number);
  625. uv_rtc_init();
  626. for_each_present_cpu(cpu) {
  627. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  628. nid = cpu_to_node(cpu);
  629. /*
  630. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  631. */
  632. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  633. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  634. pnode = uv_apicid_to_pnode(apicid);
  635. blade = boot_pnode_to_blade(pnode);
  636. lcpu = uv_blade_info[blade].nr_possible_cpus;
  637. uv_blade_info[blade].nr_possible_cpus++;
  638. /* Any node on the blade, else will contain -1. */
  639. uv_blade_info[blade].memory_nid = nid;
  640. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  641. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  642. uv_cpu_hub_info(cpu)->m_val = m_val;
  643. uv_cpu_hub_info(cpu)->n_val = n_val;
  644. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  645. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  646. uv_cpu_hub_info(cpu)->pnode = pnode;
  647. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  648. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  649. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  650. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  651. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  652. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  653. uv_node_to_blade[nid] = blade;
  654. uv_cpu_to_blade[cpu] = blade;
  655. }
  656. /* Add blade/pnode info for nodes without cpus */
  657. for_each_online_node(nid) {
  658. if (uv_node_to_blade[nid] >= 0)
  659. continue;
  660. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  661. paddr = uv_soc_phys_ram_to_gpa(paddr);
  662. pnode = (paddr >> m_val) & pnode_mask;
  663. blade = boot_pnode_to_blade(pnode);
  664. uv_node_to_blade[nid] = blade;
  665. }
  666. map_gru_high(max_pnode);
  667. map_mmr_high(max_pnode);
  668. map_mmioh_high(max_pnode & pnode_io_mask);
  669. uv_cpu_init();
  670. uv_scir_register_cpu_notifier();
  671. uv_register_nmi_notifier();
  672. proc_mkdir("sgi_uv", NULL);
  673. /* register Legacy VGA I/O redirection handler */
  674. pci_register_set_vga_state(uv_set_vga_state);
  675. /*
  676. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  677. * EFI is not enabled in the kdump kernel.
  678. */
  679. if (is_kdump_kernel())
  680. reboot_type = BOOT_ACPI;
  681. }