processor.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #include <linux/linkage.h>
  13. #include <linux/irqflags.h>
  14. #include <asm/cpu.h>
  15. #include <asm/page.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/setup.h>
  18. /*
  19. * Default implementation of macro that returns current
  20. * instruction pointer ("program counter").
  21. */
  22. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  23. static inline void get_cpu_id(struct cpuid *ptr)
  24. {
  25. asm volatile("stidp %0" : "=Q" (*ptr));
  26. }
  27. extern void s390_adjust_jiffies(void);
  28. extern const struct seq_operations cpuinfo_op;
  29. extern int sysctl_ieee_emulation_warnings;
  30. extern void execve_tail(void);
  31. /*
  32. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  33. */
  34. #ifndef CONFIG_64BIT
  35. #define TASK_SIZE (1UL << 31)
  36. #define TASK_UNMAPPED_BASE (1UL << 30)
  37. #else /* CONFIG_64BIT */
  38. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  39. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  40. (1UL << 30) : (1UL << 41))
  41. #define TASK_SIZE TASK_SIZE_OF(current)
  42. #endif /* CONFIG_64BIT */
  43. #ifndef CONFIG_64BIT
  44. #define STACK_TOP (1UL << 31)
  45. #define STACK_TOP_MAX (1UL << 31)
  46. #else /* CONFIG_64BIT */
  47. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  48. #define STACK_TOP_MAX (1UL << 42)
  49. #endif /* CONFIG_64BIT */
  50. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  51. typedef struct {
  52. __u32 ar4;
  53. } mm_segment_t;
  54. /*
  55. * Thread structure
  56. */
  57. struct thread_struct {
  58. s390_fp_regs fp_regs;
  59. unsigned int acrs[NUM_ACRS];
  60. unsigned long ksp; /* kernel stack pointer */
  61. mm_segment_t mm_segment;
  62. unsigned long gmap_addr; /* address of last gmap fault. */
  63. struct per_regs per_user; /* User specified PER registers */
  64. struct per_event per_event; /* Cause of the last PER trap */
  65. /* pfault_wait is used to block the process on a pfault event */
  66. unsigned long pfault_wait;
  67. struct list_head list;
  68. };
  69. typedef struct thread_struct thread_struct;
  70. /*
  71. * Stack layout of a C stack frame.
  72. */
  73. #ifndef __PACK_STACK
  74. struct stack_frame {
  75. unsigned long back_chain;
  76. unsigned long empty1[5];
  77. unsigned long gprs[10];
  78. unsigned int empty2[8];
  79. };
  80. #else
  81. struct stack_frame {
  82. unsigned long empty1[5];
  83. unsigned int empty2[8];
  84. unsigned long gprs[10];
  85. unsigned long back_chain;
  86. };
  87. #endif
  88. #define ARCH_MIN_TASKALIGN 8
  89. #define INIT_THREAD { \
  90. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  91. }
  92. /*
  93. * Do necessary setup to start up a new thread.
  94. */
  95. #define start_thread(regs, new_psw, new_stackp) do { \
  96. regs->psw.mask = psw_user_bits | PSW_MASK_EA | PSW_MASK_BA; \
  97. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  98. regs->gprs[15] = new_stackp; \
  99. execve_tail(); \
  100. } while (0)
  101. #define start_thread31(regs, new_psw, new_stackp) do { \
  102. regs->psw.mask = psw_user_bits | PSW_MASK_BA; \
  103. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  104. regs->gprs[15] = new_stackp; \
  105. __tlb_flush_mm(current->mm); \
  106. crst_table_downgrade(current->mm, 1UL << 31); \
  107. update_mm(current->mm, current); \
  108. execve_tail(); \
  109. } while (0)
  110. /* Forward declaration, a strange C thing */
  111. struct task_struct;
  112. struct mm_struct;
  113. struct seq_file;
  114. /* Free all resources held by a thread. */
  115. extern void release_thread(struct task_struct *);
  116. /*
  117. * Return saved PC of a blocked thread.
  118. */
  119. extern unsigned long thread_saved_pc(struct task_struct *t);
  120. extern void show_code(struct pt_regs *regs);
  121. unsigned long get_wchan(struct task_struct *p);
  122. #define task_pt_regs(tsk) ((struct pt_regs *) \
  123. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  124. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  125. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  126. static inline unsigned short stap(void)
  127. {
  128. unsigned short cpu_address;
  129. asm volatile("stap %0" : "=m" (cpu_address));
  130. return cpu_address;
  131. }
  132. /*
  133. * Give up the time slice of the virtual PU.
  134. */
  135. static inline void cpu_relax(void)
  136. {
  137. if (MACHINE_HAS_DIAG44)
  138. asm volatile("diag 0,0,68");
  139. barrier();
  140. }
  141. static inline void psw_set_key(unsigned int key)
  142. {
  143. asm volatile("spka 0(%0)" : : "d" (key));
  144. }
  145. /*
  146. * Set PSW to specified value.
  147. */
  148. static inline void __load_psw(psw_t psw)
  149. {
  150. #ifndef CONFIG_64BIT
  151. asm volatile("lpsw %0" : : "Q" (psw) : "cc");
  152. #else
  153. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  154. #endif
  155. }
  156. /*
  157. * Set PSW mask to specified value, while leaving the
  158. * PSW addr pointing to the next instruction.
  159. */
  160. static inline void __load_psw_mask (unsigned long mask)
  161. {
  162. unsigned long addr;
  163. psw_t psw;
  164. psw.mask = mask;
  165. #ifndef CONFIG_64BIT
  166. asm volatile(
  167. " basr %0,0\n"
  168. "0: ahi %0,1f-0b\n"
  169. " st %0,%O1+4(%R1)\n"
  170. " lpsw %1\n"
  171. "1:"
  172. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  173. #else /* CONFIG_64BIT */
  174. asm volatile(
  175. " larl %0,1f\n"
  176. " stg %0,%O1+8(%R1)\n"
  177. " lpswe %1\n"
  178. "1:"
  179. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  180. #endif /* CONFIG_64BIT */
  181. }
  182. /*
  183. * Rewind PSW instruction address by specified number of bytes.
  184. */
  185. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  186. {
  187. #ifndef CONFIG_64BIT
  188. if (psw.addr & PSW_ADDR_AMODE)
  189. /* 31 bit mode */
  190. return (psw.addr - ilc) | PSW_ADDR_AMODE;
  191. /* 24 bit mode */
  192. return (psw.addr - ilc) & ((1UL << 24) - 1);
  193. #else
  194. unsigned long mask;
  195. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  196. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  197. (1UL << 24) - 1;
  198. return (psw.addr - ilc) & mask;
  199. #endif
  200. }
  201. /*
  202. * Function to drop a processor into disabled wait state
  203. */
  204. static inline void __noreturn disabled_wait(unsigned long code)
  205. {
  206. unsigned long ctl_buf;
  207. psw_t dw_psw;
  208. dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  209. dw_psw.addr = code;
  210. /*
  211. * Store status and then load disabled wait psw,
  212. * the processor is dead afterwards
  213. */
  214. #ifndef CONFIG_64BIT
  215. asm volatile(
  216. " stctl 0,0,0(%2)\n"
  217. " ni 0(%2),0xef\n" /* switch off protection */
  218. " lctl 0,0,0(%2)\n"
  219. " stpt 0xd8\n" /* store timer */
  220. " stckc 0xe0\n" /* store clock comparator */
  221. " stpx 0x108\n" /* store prefix register */
  222. " stam 0,15,0x120\n" /* store access registers */
  223. " std 0,0x160\n" /* store f0 */
  224. " std 2,0x168\n" /* store f2 */
  225. " std 4,0x170\n" /* store f4 */
  226. " std 6,0x178\n" /* store f6 */
  227. " stm 0,15,0x180\n" /* store general registers */
  228. " stctl 0,15,0x1c0\n" /* store control registers */
  229. " oi 0x1c0,0x10\n" /* fake protection bit */
  230. " lpsw 0(%1)"
  231. : "=m" (ctl_buf)
  232. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
  233. #else /* CONFIG_64BIT */
  234. asm volatile(
  235. " stctg 0,0,0(%2)\n"
  236. " ni 4(%2),0xef\n" /* switch off protection */
  237. " lctlg 0,0,0(%2)\n"
  238. " lghi 1,0x1000\n"
  239. " stpt 0x328(1)\n" /* store timer */
  240. " stckc 0x330(1)\n" /* store clock comparator */
  241. " stpx 0x318(1)\n" /* store prefix register */
  242. " stam 0,15,0x340(1)\n"/* store access registers */
  243. " stfpc 0x31c(1)\n" /* store fpu control */
  244. " std 0,0x200(1)\n" /* store f0 */
  245. " std 1,0x208(1)\n" /* store f1 */
  246. " std 2,0x210(1)\n" /* store f2 */
  247. " std 3,0x218(1)\n" /* store f3 */
  248. " std 4,0x220(1)\n" /* store f4 */
  249. " std 5,0x228(1)\n" /* store f5 */
  250. " std 6,0x230(1)\n" /* store f6 */
  251. " std 7,0x238(1)\n" /* store f7 */
  252. " std 8,0x240(1)\n" /* store f8 */
  253. " std 9,0x248(1)\n" /* store f9 */
  254. " std 10,0x250(1)\n" /* store f10 */
  255. " std 11,0x258(1)\n" /* store f11 */
  256. " std 12,0x260(1)\n" /* store f12 */
  257. " std 13,0x268(1)\n" /* store f13 */
  258. " std 14,0x270(1)\n" /* store f14 */
  259. " std 15,0x278(1)\n" /* store f15 */
  260. " stmg 0,15,0x280(1)\n"/* store general registers */
  261. " stctg 0,15,0x380(1)\n"/* store control registers */
  262. " oi 0x384(1),0x10\n"/* fake protection bit */
  263. " lpswe 0(%1)"
  264. : "=m" (ctl_buf)
  265. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
  266. #endif /* CONFIG_64BIT */
  267. while (1);
  268. }
  269. /*
  270. * Use to set psw mask except for the first byte which
  271. * won't be changed by this function.
  272. */
  273. static inline void
  274. __set_psw_mask(unsigned long mask)
  275. {
  276. __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
  277. }
  278. #define local_mcck_enable() \
  279. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT | PSW_MASK_MCHECK)
  280. #define local_mcck_disable() \
  281. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT)
  282. /*
  283. * Basic Machine Check/Program Check Handler.
  284. */
  285. extern void s390_base_mcck_handler(void);
  286. extern void s390_base_pgm_handler(void);
  287. extern void s390_base_ext_handler(void);
  288. extern void (*s390_base_mcck_handler_fn)(void);
  289. extern void (*s390_base_pgm_handler_fn)(void);
  290. extern void (*s390_base_ext_handler_fn)(void);
  291. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  292. /*
  293. * Helper macro for exception table entries
  294. */
  295. #ifndef CONFIG_64BIT
  296. #define EX_TABLE(_fault,_target) \
  297. ".section __ex_table,\"a\"\n" \
  298. " .align 4\n" \
  299. " .long " #_fault "," #_target "\n" \
  300. ".previous\n"
  301. #else
  302. #define EX_TABLE(_fault,_target) \
  303. ".section __ex_table,\"a\"\n" \
  304. " .align 8\n" \
  305. " .quad " #_fault "," #_target "\n" \
  306. ".previous\n"
  307. #endif
  308. extern int memcpy_real(void *, void *, size_t);
  309. extern void memcpy_absolute(void *, void *, size_t);
  310. #define mem_assign_absolute(dest, val) { \
  311. __typeof__(dest) __tmp = (val); \
  312. \
  313. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  314. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  315. }
  316. #endif /* __ASM_S390_PROCESSOR_H */