twl4030.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl4030.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/soc.h>
  33. #include <sound/soc-dapm.h>
  34. #include <sound/initval.h>
  35. #include <sound/tlv.h>
  36. #include "twl4030.h"
  37. /*
  38. * twl4030 register cache & default register settings
  39. */
  40. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  41. 0x00, /* this register not used */
  42. 0x93, /* REG_CODEC_MODE (0x1) */
  43. 0xc3, /* REG_OPTION (0x2) */
  44. 0x00, /* REG_UNKNOWN (0x3) */
  45. 0x00, /* REG_MICBIAS_CTL (0x4) */
  46. 0x20, /* REG_ANAMICL (0x5) */
  47. 0x00, /* REG_ANAMICR (0x6) */
  48. 0x00, /* REG_AVADC_CTL (0x7) */
  49. 0x00, /* REG_ADCMICSEL (0x8) */
  50. 0x00, /* REG_DIGMIXING (0x9) */
  51. 0x0c, /* REG_ATXL1PGA (0xA) */
  52. 0x0c, /* REG_ATXR1PGA (0xB) */
  53. 0x00, /* REG_AVTXL2PGA (0xC) */
  54. 0x00, /* REG_AVTXR2PGA (0xD) */
  55. 0x01, /* REG_AUDIO_IF (0xE) */
  56. 0x00, /* REG_VOICE_IF (0xF) */
  57. 0x00, /* REG_ARXR1PGA (0x10) */
  58. 0x00, /* REG_ARXL1PGA (0x11) */
  59. 0x6c, /* REG_ARXR2PGA (0x12) */
  60. 0x6c, /* REG_ARXL2PGA (0x13) */
  61. 0x00, /* REG_VRXPGA (0x14) */
  62. 0x00, /* REG_VSTPGA (0x15) */
  63. 0x00, /* REG_VRX2ARXPGA (0x16) */
  64. 0x0c, /* REG_AVDAC_CTL (0x17) */
  65. 0x00, /* REG_ARX2VTXPGA (0x18) */
  66. 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
  67. 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
  68. 0x4b, /* REG_ARXL2_APGA_CTL (0x1B) */
  69. 0x4b, /* REG_ARXR2_APGA_CTL (0x1C) */
  70. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  71. 0x00, /* REG_BT_IF (0x1E) */
  72. 0x00, /* REG_BTPGA (0x1F) */
  73. 0x00, /* REG_BTSTPGA (0x20) */
  74. 0x00, /* REG_EAR_CTL (0x21) */
  75. 0x24, /* REG_HS_SEL (0x22) */
  76. 0x0a, /* REG_HS_GAIN_SET (0x23) */
  77. 0x00, /* REG_HS_POPN_SET (0x24) */
  78. 0x00, /* REG_PREDL_CTL (0x25) */
  79. 0x00, /* REG_PREDR_CTL (0x26) */
  80. 0x00, /* REG_PRECKL_CTL (0x27) */
  81. 0x00, /* REG_PRECKR_CTL (0x28) */
  82. 0x00, /* REG_HFL_CTL (0x29) */
  83. 0x00, /* REG_HFR_CTL (0x2A) */
  84. 0x00, /* REG_ALC_CTL (0x2B) */
  85. 0x00, /* REG_ALC_SET1 (0x2C) */
  86. 0x00, /* REG_ALC_SET2 (0x2D) */
  87. 0x00, /* REG_BOOST_CTL (0x2E) */
  88. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  89. 0x00, /* REG_DTMF_FREQSEL (0x30) */
  90. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  91. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  92. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  93. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  94. 0x00, /* REG_DTMF_TONOFF (0x35) */
  95. 0x00, /* REG_DTMF_WANONOFF (0x36) */
  96. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  97. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  98. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  99. 0x16, /* REG_APLL_CTL (0x3A) */
  100. 0x00, /* REG_DTMF_CTL (0x3B) */
  101. 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
  102. 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
  103. 0x00, /* REG_MISC_SET_1 (0x3E) */
  104. 0x00, /* REG_PCMBTMUX (0x3F) */
  105. 0x00, /* not used (0x40) */
  106. 0x00, /* not used (0x41) */
  107. 0x00, /* not used (0x42) */
  108. 0x00, /* REG_RX_PATH_SEL (0x43) */
  109. 0x00, /* REG_VDL_APGA_CTL (0x44) */
  110. 0x00, /* REG_VIBRA_CTL (0x45) */
  111. 0x00, /* REG_VIBRA_SET (0x46) */
  112. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  113. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  114. 0x00, /* REG_MISC_SET_2 (0x49) */
  115. };
  116. /*
  117. * read twl4030 register cache
  118. */
  119. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg)
  121. {
  122. u8 *cache = codec->reg_cache;
  123. return cache[reg];
  124. }
  125. /*
  126. * write twl4030 register cache
  127. */
  128. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  129. u8 reg, u8 value)
  130. {
  131. u8 *cache = codec->reg_cache;
  132. if (reg >= TWL4030_CACHEREGNUM)
  133. return;
  134. cache[reg] = value;
  135. }
  136. /*
  137. * write to the twl4030 register space
  138. */
  139. static int twl4030_write(struct snd_soc_codec *codec,
  140. unsigned int reg, unsigned int value)
  141. {
  142. twl4030_write_reg_cache(codec, reg, value);
  143. return twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, value, reg);
  144. }
  145. static void twl4030_clear_codecpdz(struct snd_soc_codec *codec)
  146. {
  147. u8 mode;
  148. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  149. twl4030_write(codec, TWL4030_REG_CODEC_MODE,
  150. mode & ~TWL4030_CODECPDZ);
  151. /* REVISIT: this delay is present in TI sample drivers */
  152. /* but there seems to be no TRM requirement for it */
  153. udelay(10);
  154. }
  155. static void twl4030_set_codecpdz(struct snd_soc_codec *codec)
  156. {
  157. u8 mode;
  158. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  159. twl4030_write(codec, TWL4030_REG_CODEC_MODE,
  160. mode | TWL4030_CODECPDZ);
  161. /* REVISIT: this delay is present in TI sample drivers */
  162. /* but there seems to be no TRM requirement for it */
  163. udelay(10);
  164. }
  165. static void twl4030_init_chip(struct snd_soc_codec *codec)
  166. {
  167. int i;
  168. /* clear CODECPDZ prior to setting register defaults */
  169. twl4030_clear_codecpdz(codec);
  170. /* set all audio section registers to reasonable defaults */
  171. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  172. twl4030_write(codec, i, twl4030_reg[i]);
  173. }
  174. /* Earpiece */
  175. static const char *twl4030_earpiece_texts[] =
  176. {"Off", "DACL1", "DACL2", "Invalid", "DACR1"};
  177. static const struct soc_enum twl4030_earpiece_enum =
  178. SOC_ENUM_SINGLE(TWL4030_REG_EAR_CTL, 1,
  179. ARRAY_SIZE(twl4030_earpiece_texts),
  180. twl4030_earpiece_texts);
  181. static const struct snd_kcontrol_new twl4030_dapm_earpiece_control =
  182. SOC_DAPM_ENUM("Route", twl4030_earpiece_enum);
  183. /* PreDrive Left */
  184. static const char *twl4030_predrivel_texts[] =
  185. {"Off", "DACL1", "DACL2", "Invalid", "DACR2"};
  186. static const struct soc_enum twl4030_predrivel_enum =
  187. SOC_ENUM_SINGLE(TWL4030_REG_PREDL_CTL, 1,
  188. ARRAY_SIZE(twl4030_predrivel_texts),
  189. twl4030_predrivel_texts);
  190. static const struct snd_kcontrol_new twl4030_dapm_predrivel_control =
  191. SOC_DAPM_ENUM("Route", twl4030_predrivel_enum);
  192. /* PreDrive Right */
  193. static const char *twl4030_predriver_texts[] =
  194. {"Off", "DACR1", "DACR2", "Invalid", "DACL2"};
  195. static const struct soc_enum twl4030_predriver_enum =
  196. SOC_ENUM_SINGLE(TWL4030_REG_PREDR_CTL, 1,
  197. ARRAY_SIZE(twl4030_predriver_texts),
  198. twl4030_predriver_texts);
  199. static const struct snd_kcontrol_new twl4030_dapm_predriver_control =
  200. SOC_DAPM_ENUM("Route", twl4030_predriver_enum);
  201. /* Headset Left */
  202. static const char *twl4030_hsol_texts[] =
  203. {"Off", "DACL1", "DACL2"};
  204. static const struct soc_enum twl4030_hsol_enum =
  205. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 1,
  206. ARRAY_SIZE(twl4030_hsol_texts),
  207. twl4030_hsol_texts);
  208. static const struct snd_kcontrol_new twl4030_dapm_hsol_control =
  209. SOC_DAPM_ENUM("Route", twl4030_hsol_enum);
  210. /* Headset Right */
  211. static const char *twl4030_hsor_texts[] =
  212. {"Off", "DACR1", "DACR2"};
  213. static const struct soc_enum twl4030_hsor_enum =
  214. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 4,
  215. ARRAY_SIZE(twl4030_hsor_texts),
  216. twl4030_hsor_texts);
  217. static const struct snd_kcontrol_new twl4030_dapm_hsor_control =
  218. SOC_DAPM_ENUM("Route", twl4030_hsor_enum);
  219. /* Carkit Left */
  220. static const char *twl4030_carkitl_texts[] =
  221. {"Off", "DACL1", "DACL2"};
  222. static const struct soc_enum twl4030_carkitl_enum =
  223. SOC_ENUM_SINGLE(TWL4030_REG_PRECKL_CTL, 1,
  224. ARRAY_SIZE(twl4030_carkitl_texts),
  225. twl4030_carkitl_texts);
  226. static const struct snd_kcontrol_new twl4030_dapm_carkitl_control =
  227. SOC_DAPM_ENUM("Route", twl4030_carkitl_enum);
  228. /* Carkit Right */
  229. static const char *twl4030_carkitr_texts[] =
  230. {"Off", "DACR1", "DACR2"};
  231. static const struct soc_enum twl4030_carkitr_enum =
  232. SOC_ENUM_SINGLE(TWL4030_REG_PRECKR_CTL, 1,
  233. ARRAY_SIZE(twl4030_carkitr_texts),
  234. twl4030_carkitr_texts);
  235. static const struct snd_kcontrol_new twl4030_dapm_carkitr_control =
  236. SOC_DAPM_ENUM("Route", twl4030_carkitr_enum);
  237. /* Handsfree Left */
  238. static const char *twl4030_handsfreel_texts[] =
  239. {"Voice", "DACL1", "DACL2", "DACR2"};
  240. static const struct soc_enum twl4030_handsfreel_enum =
  241. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  242. ARRAY_SIZE(twl4030_handsfreel_texts),
  243. twl4030_handsfreel_texts);
  244. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  245. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  246. /* Handsfree Right */
  247. static const char *twl4030_handsfreer_texts[] =
  248. {"Voice", "DACR1", "DACR2", "DACL2"};
  249. static const struct soc_enum twl4030_handsfreer_enum =
  250. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  251. ARRAY_SIZE(twl4030_handsfreer_texts),
  252. twl4030_handsfreer_texts);
  253. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  254. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  255. /*
  256. * This function filters out the non valid mux settings, named as "Invalid"
  257. * in the enum texts.
  258. * Just refuse to set an invalid mux mode.
  259. */
  260. static int twl4030_enum_event(struct snd_soc_dapm_widget *w,
  261. struct snd_kcontrol *kcontrol, int event)
  262. {
  263. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  264. int ret = 0;
  265. int val;
  266. val = w->value >> e->shift_l;
  267. if (!strcmp("Invalid", e->texts[val])) {
  268. printk(KERN_WARNING "Invalid MUX setting on 0x%02x (%d)\n",
  269. e->reg, val);
  270. ret = -1;
  271. }
  272. return ret;
  273. }
  274. static int handsfree_event(struct snd_soc_dapm_widget *w,
  275. struct snd_kcontrol *kcontrol, int event)
  276. {
  277. struct soc_enum *e = (struct soc_enum *)w->kcontrols->private_value;
  278. unsigned char hs_ctl;
  279. hs_ctl = twl4030_read_reg_cache(w->codec, e->reg);
  280. if (hs_ctl & TWL4030_HF_CTL_REF_EN) {
  281. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  282. twl4030_write(w->codec, e->reg, hs_ctl);
  283. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  284. twl4030_write(w->codec, e->reg, hs_ctl);
  285. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  286. twl4030_write(w->codec, e->reg, hs_ctl);
  287. } else {
  288. hs_ctl &= ~(TWL4030_HF_CTL_RAMP_EN | TWL4030_HF_CTL_LOOP_EN
  289. | TWL4030_HF_CTL_HB_EN);
  290. twl4030_write(w->codec, e->reg, hs_ctl);
  291. }
  292. return 0;
  293. }
  294. /*
  295. * Some of the gain controls in TWL (mostly those which are associated with
  296. * the outputs) are implemented in an interesting way:
  297. * 0x0 : Power down (mute)
  298. * 0x1 : 6dB
  299. * 0x2 : 0 dB
  300. * 0x3 : -6 dB
  301. * Inverting not going to help with these.
  302. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  303. */
  304. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  305. xinvert, tlv_array) \
  306. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  307. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  308. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  309. .tlv.p = (tlv_array), \
  310. .info = snd_soc_info_volsw, \
  311. .get = snd_soc_get_volsw_twl4030, \
  312. .put = snd_soc_put_volsw_twl4030, \
  313. .private_value = (unsigned long)&(struct soc_mixer_control) \
  314. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  315. .max = xmax, .invert = xinvert} }
  316. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  317. xinvert, tlv_array) \
  318. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  319. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  320. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  321. .tlv.p = (tlv_array), \
  322. .info = snd_soc_info_volsw_2r, \
  323. .get = snd_soc_get_volsw_r2_twl4030,\
  324. .put = snd_soc_put_volsw_r2_twl4030, \
  325. .private_value = (unsigned long)&(struct soc_mixer_control) \
  326. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  327. .rshift = xshift, .max = xmax, .invert = xinvert} }
  328. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  329. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  330. xinvert, tlv_array)
  331. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  332. struct snd_ctl_elem_value *ucontrol)
  333. {
  334. struct soc_mixer_control *mc =
  335. (struct soc_mixer_control *)kcontrol->private_value;
  336. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  337. unsigned int reg = mc->reg;
  338. unsigned int shift = mc->shift;
  339. unsigned int rshift = mc->rshift;
  340. int max = mc->max;
  341. int mask = (1 << fls(max)) - 1;
  342. ucontrol->value.integer.value[0] =
  343. (snd_soc_read(codec, reg) >> shift) & mask;
  344. if (ucontrol->value.integer.value[0])
  345. ucontrol->value.integer.value[0] =
  346. max + 1 - ucontrol->value.integer.value[0];
  347. if (shift != rshift) {
  348. ucontrol->value.integer.value[1] =
  349. (snd_soc_read(codec, reg) >> rshift) & mask;
  350. if (ucontrol->value.integer.value[1])
  351. ucontrol->value.integer.value[1] =
  352. max + 1 - ucontrol->value.integer.value[1];
  353. }
  354. return 0;
  355. }
  356. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  357. struct snd_ctl_elem_value *ucontrol)
  358. {
  359. struct soc_mixer_control *mc =
  360. (struct soc_mixer_control *)kcontrol->private_value;
  361. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  362. unsigned int reg = mc->reg;
  363. unsigned int shift = mc->shift;
  364. unsigned int rshift = mc->rshift;
  365. int max = mc->max;
  366. int mask = (1 << fls(max)) - 1;
  367. unsigned short val, val2, val_mask;
  368. val = (ucontrol->value.integer.value[0] & mask);
  369. val_mask = mask << shift;
  370. if (val)
  371. val = max + 1 - val;
  372. val = val << shift;
  373. if (shift != rshift) {
  374. val2 = (ucontrol->value.integer.value[1] & mask);
  375. val_mask |= mask << rshift;
  376. if (val2)
  377. val2 = max + 1 - val2;
  378. val |= val2 << rshift;
  379. }
  380. return snd_soc_update_bits(codec, reg, val_mask, val);
  381. }
  382. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_value *ucontrol)
  384. {
  385. struct soc_mixer_control *mc =
  386. (struct soc_mixer_control *)kcontrol->private_value;
  387. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  388. unsigned int reg = mc->reg;
  389. unsigned int reg2 = mc->rreg;
  390. unsigned int shift = mc->shift;
  391. int max = mc->max;
  392. int mask = (1<<fls(max))-1;
  393. ucontrol->value.integer.value[0] =
  394. (snd_soc_read(codec, reg) >> shift) & mask;
  395. ucontrol->value.integer.value[1] =
  396. (snd_soc_read(codec, reg2) >> shift) & mask;
  397. if (ucontrol->value.integer.value[0])
  398. ucontrol->value.integer.value[0] =
  399. max + 1 - ucontrol->value.integer.value[0];
  400. if (ucontrol->value.integer.value[1])
  401. ucontrol->value.integer.value[1] =
  402. max + 1 - ucontrol->value.integer.value[1];
  403. return 0;
  404. }
  405. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  406. struct snd_ctl_elem_value *ucontrol)
  407. {
  408. struct soc_mixer_control *mc =
  409. (struct soc_mixer_control *)kcontrol->private_value;
  410. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  411. unsigned int reg = mc->reg;
  412. unsigned int reg2 = mc->rreg;
  413. unsigned int shift = mc->shift;
  414. int max = mc->max;
  415. int mask = (1 << fls(max)) - 1;
  416. int err;
  417. unsigned short val, val2, val_mask;
  418. val_mask = mask << shift;
  419. val = (ucontrol->value.integer.value[0] & mask);
  420. val2 = (ucontrol->value.integer.value[1] & mask);
  421. if (val)
  422. val = max + 1 - val;
  423. if (val2)
  424. val2 = max + 1 - val2;
  425. val = val << shift;
  426. val2 = val2 << shift;
  427. err = snd_soc_update_bits(codec, reg, val_mask, val);
  428. if (err < 0)
  429. return err;
  430. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  431. return err;
  432. }
  433. static int twl4030_get_left_input(struct snd_kcontrol *kcontrol,
  434. struct snd_ctl_elem_value *ucontrol)
  435. {
  436. struct snd_soc_codec *codec = kcontrol->private_data;
  437. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  438. int result = 0;
  439. /* one bit must be set a time */
  440. reg &= TWL4030_CKMIC_EN | TWL4030_AUXL_EN | TWL4030_HSMIC_EN
  441. | TWL4030_MAINMIC_EN;
  442. if (reg != 0) {
  443. result++;
  444. while ((reg & 1) == 0) {
  445. result++;
  446. reg >>= 1;
  447. }
  448. }
  449. ucontrol->value.integer.value[0] = result;
  450. return 0;
  451. }
  452. static int twl4030_put_left_input(struct snd_kcontrol *kcontrol,
  453. struct snd_ctl_elem_value *ucontrol)
  454. {
  455. struct snd_soc_codec *codec = kcontrol->private_data;
  456. int value = ucontrol->value.integer.value[0];
  457. u8 anamicl, micbias, avadc_ctl;
  458. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  459. anamicl &= ~(TWL4030_CKMIC_EN | TWL4030_AUXL_EN | TWL4030_HSMIC_EN
  460. | TWL4030_MAINMIC_EN);
  461. micbias = twl4030_read_reg_cache(codec, TWL4030_REG_MICBIAS_CTL);
  462. micbias &= ~(TWL4030_HSMICBIAS_EN | TWL4030_MICBIAS1_EN);
  463. avadc_ctl = twl4030_read_reg_cache(codec, TWL4030_REG_AVADC_CTL);
  464. switch (value) {
  465. case 1:
  466. anamicl |= TWL4030_MAINMIC_EN;
  467. micbias |= TWL4030_MICBIAS1_EN;
  468. break;
  469. case 2:
  470. anamicl |= TWL4030_HSMIC_EN;
  471. micbias |= TWL4030_HSMICBIAS_EN;
  472. break;
  473. case 3:
  474. anamicl |= TWL4030_AUXL_EN;
  475. break;
  476. case 4:
  477. anamicl |= TWL4030_CKMIC_EN;
  478. break;
  479. default:
  480. break;
  481. }
  482. /* If some input is selected, enable amp and ADC */
  483. if (value != 0) {
  484. anamicl |= TWL4030_MICAMPL_EN;
  485. avadc_ctl |= TWL4030_ADCL_EN;
  486. } else {
  487. anamicl &= ~TWL4030_MICAMPL_EN;
  488. avadc_ctl &= ~TWL4030_ADCL_EN;
  489. }
  490. twl4030_write(codec, TWL4030_REG_ANAMICL, anamicl);
  491. twl4030_write(codec, TWL4030_REG_MICBIAS_CTL, micbias);
  492. twl4030_write(codec, TWL4030_REG_AVADC_CTL, avadc_ctl);
  493. return 1;
  494. }
  495. static int twl4030_get_right_input(struct snd_kcontrol *kcontrol,
  496. struct snd_ctl_elem_value *ucontrol)
  497. {
  498. struct snd_soc_codec *codec = kcontrol->private_data;
  499. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICR);
  500. int value = 0;
  501. reg &= TWL4030_SUBMIC_EN|TWL4030_AUXR_EN;
  502. switch (reg) {
  503. case TWL4030_SUBMIC_EN:
  504. value = 1;
  505. break;
  506. case TWL4030_AUXR_EN:
  507. value = 2;
  508. break;
  509. default:
  510. break;
  511. }
  512. ucontrol->value.integer.value[0] = value;
  513. return 0;
  514. }
  515. static int twl4030_put_right_input(struct snd_kcontrol *kcontrol,
  516. struct snd_ctl_elem_value *ucontrol)
  517. {
  518. struct snd_soc_codec *codec = kcontrol->private_data;
  519. int value = ucontrol->value.integer.value[0];
  520. u8 anamicr, micbias, avadc_ctl;
  521. anamicr = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICR);
  522. anamicr &= ~(TWL4030_SUBMIC_EN|TWL4030_AUXR_EN);
  523. micbias = twl4030_read_reg_cache(codec, TWL4030_REG_MICBIAS_CTL);
  524. micbias &= ~TWL4030_MICBIAS2_EN;
  525. avadc_ctl = twl4030_read_reg_cache(codec, TWL4030_REG_AVADC_CTL);
  526. switch (value) {
  527. case 1:
  528. anamicr |= TWL4030_SUBMIC_EN;
  529. micbias |= TWL4030_MICBIAS2_EN;
  530. break;
  531. case 2:
  532. anamicr |= TWL4030_AUXR_EN;
  533. break;
  534. default:
  535. break;
  536. }
  537. if (value != 0) {
  538. anamicr |= TWL4030_MICAMPR_EN;
  539. avadc_ctl |= TWL4030_ADCR_EN;
  540. } else {
  541. anamicr &= ~TWL4030_MICAMPR_EN;
  542. avadc_ctl &= ~TWL4030_ADCR_EN;
  543. }
  544. twl4030_write(codec, TWL4030_REG_ANAMICR, anamicr);
  545. twl4030_write(codec, TWL4030_REG_MICBIAS_CTL, micbias);
  546. twl4030_write(codec, TWL4030_REG_AVADC_CTL, avadc_ctl);
  547. return 1;
  548. }
  549. static const char *twl4030_left_in_sel[] = {
  550. "None",
  551. "Main Mic",
  552. "Headset Mic",
  553. "Line In",
  554. "Carkit Mic",
  555. };
  556. static const char *twl4030_right_in_sel[] = {
  557. "None",
  558. "Sub Mic",
  559. "Line In",
  560. };
  561. static const struct soc_enum twl4030_left_input_mux =
  562. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(twl4030_left_in_sel),
  563. twl4030_left_in_sel);
  564. static const struct soc_enum twl4030_right_input_mux =
  565. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(twl4030_right_in_sel),
  566. twl4030_right_in_sel);
  567. /*
  568. * FGAIN volume control:
  569. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  570. */
  571. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  572. /*
  573. * CGAIN volume control:
  574. * 0 dB to 12 dB in 6 dB steps
  575. * value 2 and 3 means 12 dB
  576. */
  577. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  578. /*
  579. * Analog playback gain
  580. * -24 dB to 12 dB in 2 dB steps
  581. */
  582. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  583. /*
  584. * Gain controls tied to outputs
  585. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  586. */
  587. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  588. /*
  589. * Capture gain after the ADCs
  590. * from 0 dB to 31 dB in 1 dB steps
  591. */
  592. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  593. /*
  594. * Gain control for input amplifiers
  595. * 0 dB to 30 dB in 6 dB steps
  596. */
  597. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  598. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  599. /* Common playback gain controls */
  600. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  601. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  602. 0, 0x3f, 0, digital_fine_tlv),
  603. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  604. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  605. 0, 0x3f, 0, digital_fine_tlv),
  606. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  607. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  608. 6, 0x2, 0, digital_coarse_tlv),
  609. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  610. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  611. 6, 0x2, 0, digital_coarse_tlv),
  612. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  613. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  614. 3, 0x12, 1, analog_tlv),
  615. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  616. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  617. 3, 0x12, 1, analog_tlv),
  618. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  619. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  620. 1, 1, 0),
  621. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  622. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  623. 1, 1, 0),
  624. /* Separate output gain controls */
  625. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  626. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  627. 4, 3, 0, output_tvl),
  628. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  629. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  630. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  631. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  632. 4, 3, 0, output_tvl),
  633. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  634. TWL4030_REG_EAR_CTL, 4, 3, 0, output_tvl),
  635. /* Common capture gain controls */
  636. SOC_DOUBLE_R_TLV("Capture Volume",
  637. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  638. 0, 0x1f, 0, digital_capture_tlv),
  639. SOC_DOUBLE_TLV("Input Boost Volume", TWL4030_REG_ANAMIC_GAIN,
  640. 0, 3, 5, 0, input_gain_tlv),
  641. /* Input source controls */
  642. SOC_ENUM_EXT("Left Input Source", twl4030_left_input_mux,
  643. twl4030_get_left_input, twl4030_put_left_input),
  644. SOC_ENUM_EXT("Right Input Source", twl4030_right_input_mux,
  645. twl4030_get_right_input, twl4030_put_right_input),
  646. };
  647. /* add non dapm controls */
  648. static int twl4030_add_controls(struct snd_soc_codec *codec)
  649. {
  650. int err, i;
  651. for (i = 0; i < ARRAY_SIZE(twl4030_snd_controls); i++) {
  652. err = snd_ctl_add(codec->card,
  653. snd_soc_cnew(&twl4030_snd_controls[i],
  654. codec, NULL));
  655. if (err < 0)
  656. return err;
  657. }
  658. return 0;
  659. }
  660. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  661. SND_SOC_DAPM_INPUT("INL"),
  662. SND_SOC_DAPM_INPUT("INR"),
  663. SND_SOC_DAPM_OUTPUT("OUTL"),
  664. SND_SOC_DAPM_OUTPUT("OUTR"),
  665. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  666. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  667. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  668. SND_SOC_DAPM_OUTPUT("HSOL"),
  669. SND_SOC_DAPM_OUTPUT("HSOR"),
  670. SND_SOC_DAPM_OUTPUT("CARKITL"),
  671. SND_SOC_DAPM_OUTPUT("CARKITR"),
  672. SND_SOC_DAPM_OUTPUT("HFL"),
  673. SND_SOC_DAPM_OUTPUT("HFR"),
  674. /* DACs */
  675. SND_SOC_DAPM_DAC("DAC Right1", "Right Front Playback",
  676. TWL4030_REG_AVDAC_CTL, 0, 0),
  677. SND_SOC_DAPM_DAC("DAC Left1", "Left Front Playback",
  678. TWL4030_REG_AVDAC_CTL, 1, 0),
  679. SND_SOC_DAPM_DAC("DAC Right2", "Right Rear Playback",
  680. TWL4030_REG_AVDAC_CTL, 2, 0),
  681. SND_SOC_DAPM_DAC("DAC Left2", "Left Rear Playback",
  682. TWL4030_REG_AVDAC_CTL, 3, 0),
  683. /* Analog PGAs */
  684. SND_SOC_DAPM_PGA("ARXR1_APGA", TWL4030_REG_ARXR1_APGA_CTL,
  685. 0, 0, NULL, 0),
  686. SND_SOC_DAPM_PGA("ARXL1_APGA", TWL4030_REG_ARXL1_APGA_CTL,
  687. 0, 0, NULL, 0),
  688. SND_SOC_DAPM_PGA("ARXR2_APGA", TWL4030_REG_ARXR2_APGA_CTL,
  689. 0, 0, NULL, 0),
  690. SND_SOC_DAPM_PGA("ARXL2_APGA", TWL4030_REG_ARXL2_APGA_CTL,
  691. 0, 0, NULL, 0),
  692. /* Output MUX controls */
  693. /* Earpiece */
  694. SND_SOC_DAPM_MUX_E("Earpiece Mux", SND_SOC_NOPM, 0, 0,
  695. &twl4030_dapm_earpiece_control, twl4030_enum_event,
  696. SND_SOC_DAPM_PRE_REG),
  697. /* PreDrivL/R */
  698. SND_SOC_DAPM_MUX_E("PredriveL Mux", SND_SOC_NOPM, 0, 0,
  699. &twl4030_dapm_predrivel_control, twl4030_enum_event,
  700. SND_SOC_DAPM_PRE_REG),
  701. SND_SOC_DAPM_MUX_E("PredriveR Mux", SND_SOC_NOPM, 0, 0,
  702. &twl4030_dapm_predriver_control, twl4030_enum_event,
  703. SND_SOC_DAPM_PRE_REG),
  704. /* HeadsetL/R */
  705. SND_SOC_DAPM_MUX("HeadsetL Mux", SND_SOC_NOPM, 0, 0,
  706. &twl4030_dapm_hsol_control),
  707. SND_SOC_DAPM_MUX("HeadsetR Mux", SND_SOC_NOPM, 0, 0,
  708. &twl4030_dapm_hsor_control),
  709. /* CarkitL/R */
  710. SND_SOC_DAPM_MUX("CarkitL Mux", SND_SOC_NOPM, 0, 0,
  711. &twl4030_dapm_carkitl_control),
  712. SND_SOC_DAPM_MUX("CarkitR Mux", SND_SOC_NOPM, 0, 0,
  713. &twl4030_dapm_carkitr_control),
  714. /* HandsfreeL/R */
  715. SND_SOC_DAPM_MUX_E("HandsfreeL Mux", TWL4030_REG_HFL_CTL, 5, 0,
  716. &twl4030_dapm_handsfreel_control, handsfree_event,
  717. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  718. SND_SOC_DAPM_MUX_E("HandsfreeR Mux", TWL4030_REG_HFR_CTL, 5, 0,
  719. &twl4030_dapm_handsfreer_control, handsfree_event,
  720. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  721. SND_SOC_DAPM_ADC("ADCL", "Left Capture", SND_SOC_NOPM, 0, 0),
  722. SND_SOC_DAPM_ADC("ADCR", "Right Capture", SND_SOC_NOPM, 0, 0),
  723. };
  724. static const struct snd_soc_dapm_route intercon[] = {
  725. {"ARXL1_APGA", NULL, "DAC Left1"},
  726. {"ARXR1_APGA", NULL, "DAC Right1"},
  727. {"ARXL2_APGA", NULL, "DAC Left2"},
  728. {"ARXR2_APGA", NULL, "DAC Right2"},
  729. /* Internal playback routings */
  730. /* Earpiece */
  731. {"Earpiece Mux", "DACL1", "ARXL1_APGA"},
  732. {"Earpiece Mux", "DACL2", "ARXL2_APGA"},
  733. {"Earpiece Mux", "DACR1", "ARXR1_APGA"},
  734. /* PreDrivL */
  735. {"PredriveL Mux", "DACL1", "ARXL1_APGA"},
  736. {"PredriveL Mux", "DACL2", "ARXL2_APGA"},
  737. {"PredriveL Mux", "DACR2", "ARXR2_APGA"},
  738. /* PreDrivR */
  739. {"PredriveR Mux", "DACR1", "ARXR1_APGA"},
  740. {"PredriveR Mux", "DACR2", "ARXR2_APGA"},
  741. {"PredriveR Mux", "DACL2", "ARXL2_APGA"},
  742. /* HeadsetL */
  743. {"HeadsetL Mux", "DACL1", "ARXL1_APGA"},
  744. {"HeadsetL Mux", "DACL2", "ARXL2_APGA"},
  745. /* HeadsetR */
  746. {"HeadsetR Mux", "DACR1", "ARXR1_APGA"},
  747. {"HeadsetR Mux", "DACR2", "ARXR2_APGA"},
  748. /* CarkitL */
  749. {"CarkitL Mux", "DACL1", "ARXL1_APGA"},
  750. {"CarkitL Mux", "DACL2", "ARXL2_APGA"},
  751. /* CarkitR */
  752. {"CarkitR Mux", "DACR1", "ARXR1_APGA"},
  753. {"CarkitR Mux", "DACR2", "ARXR2_APGA"},
  754. /* HandsfreeL */
  755. {"HandsfreeL Mux", "DACL1", "ARXL1_APGA"},
  756. {"HandsfreeL Mux", "DACL2", "ARXL2_APGA"},
  757. {"HandsfreeL Mux", "DACR2", "ARXR2_APGA"},
  758. /* HandsfreeR */
  759. {"HandsfreeR Mux", "DACR1", "ARXR1_APGA"},
  760. {"HandsfreeR Mux", "DACR2", "ARXR2_APGA"},
  761. {"HandsfreeR Mux", "DACL2", "ARXL2_APGA"},
  762. /* outputs */
  763. {"OUTL", NULL, "ARXL2_APGA"},
  764. {"OUTR", NULL, "ARXR2_APGA"},
  765. {"EARPIECE", NULL, "Earpiece Mux"},
  766. {"PREDRIVEL", NULL, "PredriveL Mux"},
  767. {"PREDRIVER", NULL, "PredriveR Mux"},
  768. {"HSOL", NULL, "HeadsetL Mux"},
  769. {"HSOR", NULL, "HeadsetR Mux"},
  770. {"CARKITL", NULL, "CarkitL Mux"},
  771. {"CARKITR", NULL, "CarkitR Mux"},
  772. {"HFL", NULL, "HandsfreeL Mux"},
  773. {"HFR", NULL, "HandsfreeR Mux"},
  774. /* inputs */
  775. {"ADCL", NULL, "INL"},
  776. {"ADCR", NULL, "INR"},
  777. };
  778. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  779. {
  780. snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
  781. ARRAY_SIZE(twl4030_dapm_widgets));
  782. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  783. snd_soc_dapm_new_widgets(codec);
  784. return 0;
  785. }
  786. static void twl4030_power_up(struct snd_soc_codec *codec)
  787. {
  788. u8 anamicl, regmisc1, byte, popn;
  789. int i = 0;
  790. /* set CODECPDZ to turn on codec */
  791. twl4030_set_codecpdz(codec);
  792. /* initiate offset cancellation */
  793. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  794. twl4030_write(codec, TWL4030_REG_ANAMICL,
  795. anamicl | TWL4030_CNCL_OFFSET_START);
  796. /* wait for offset cancellation to complete */
  797. do {
  798. /* this takes a little while, so don't slam i2c */
  799. udelay(2000);
  800. twl4030_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  801. TWL4030_REG_ANAMICL);
  802. } while ((i++ < 100) &&
  803. ((byte & TWL4030_CNCL_OFFSET_START) ==
  804. TWL4030_CNCL_OFFSET_START));
  805. /* anti-pop when changing analog gain */
  806. regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  807. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  808. regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
  809. /* toggle CODECPDZ as per TRM */
  810. twl4030_clear_codecpdz(codec);
  811. twl4030_set_codecpdz(codec);
  812. /* program anti-pop with bias ramp delay */
  813. popn = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  814. popn &= TWL4030_RAMP_DELAY;
  815. popn |= TWL4030_RAMP_DELAY_645MS;
  816. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  817. popn |= TWL4030_VMID_EN;
  818. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  819. /* enable anti-pop ramp */
  820. popn |= TWL4030_RAMP_EN;
  821. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  822. }
  823. static void twl4030_power_down(struct snd_soc_codec *codec)
  824. {
  825. u8 popn;
  826. /* disable anti-pop ramp */
  827. popn = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  828. popn &= ~TWL4030_RAMP_EN;
  829. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  830. /* disable bias out */
  831. popn &= ~TWL4030_VMID_EN;
  832. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  833. /* power down */
  834. twl4030_clear_codecpdz(codec);
  835. }
  836. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  837. enum snd_soc_bias_level level)
  838. {
  839. switch (level) {
  840. case SND_SOC_BIAS_ON:
  841. twl4030_power_up(codec);
  842. break;
  843. case SND_SOC_BIAS_PREPARE:
  844. /* TODO: develop a twl4030_prepare function */
  845. break;
  846. case SND_SOC_BIAS_STANDBY:
  847. /* TODO: develop a twl4030_standby function */
  848. twl4030_power_down(codec);
  849. break;
  850. case SND_SOC_BIAS_OFF:
  851. twl4030_power_down(codec);
  852. break;
  853. }
  854. codec->bias_level = level;
  855. return 0;
  856. }
  857. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  858. struct snd_pcm_hw_params *params,
  859. struct snd_soc_dai *dai)
  860. {
  861. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  862. struct snd_soc_device *socdev = rtd->socdev;
  863. struct snd_soc_codec *codec = socdev->codec;
  864. u8 mode, old_mode, format, old_format;
  865. /* bit rate */
  866. old_mode = twl4030_read_reg_cache(codec,
  867. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  868. mode = old_mode & ~TWL4030_APLL_RATE;
  869. switch (params_rate(params)) {
  870. case 8000:
  871. mode |= TWL4030_APLL_RATE_8000;
  872. break;
  873. case 11025:
  874. mode |= TWL4030_APLL_RATE_11025;
  875. break;
  876. case 12000:
  877. mode |= TWL4030_APLL_RATE_12000;
  878. break;
  879. case 16000:
  880. mode |= TWL4030_APLL_RATE_16000;
  881. break;
  882. case 22050:
  883. mode |= TWL4030_APLL_RATE_22050;
  884. break;
  885. case 24000:
  886. mode |= TWL4030_APLL_RATE_24000;
  887. break;
  888. case 32000:
  889. mode |= TWL4030_APLL_RATE_32000;
  890. break;
  891. case 44100:
  892. mode |= TWL4030_APLL_RATE_44100;
  893. break;
  894. case 48000:
  895. mode |= TWL4030_APLL_RATE_48000;
  896. break;
  897. default:
  898. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  899. params_rate(params));
  900. return -EINVAL;
  901. }
  902. if (mode != old_mode) {
  903. /* change rate and set CODECPDZ */
  904. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  905. twl4030_set_codecpdz(codec);
  906. }
  907. /* sample size */
  908. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  909. format = old_format;
  910. format &= ~TWL4030_DATA_WIDTH;
  911. switch (params_format(params)) {
  912. case SNDRV_PCM_FORMAT_S16_LE:
  913. format |= TWL4030_DATA_WIDTH_16S_16W;
  914. break;
  915. case SNDRV_PCM_FORMAT_S24_LE:
  916. format |= TWL4030_DATA_WIDTH_32S_24W;
  917. break;
  918. default:
  919. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  920. params_format(params));
  921. return -EINVAL;
  922. }
  923. if (format != old_format) {
  924. /* clear CODECPDZ before changing format (codec requirement) */
  925. twl4030_clear_codecpdz(codec);
  926. /* change format */
  927. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  928. /* set CODECPDZ afterwards */
  929. twl4030_set_codecpdz(codec);
  930. }
  931. return 0;
  932. }
  933. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  934. int clk_id, unsigned int freq, int dir)
  935. {
  936. struct snd_soc_codec *codec = codec_dai->codec;
  937. u8 infreq;
  938. switch (freq) {
  939. case 19200000:
  940. infreq = TWL4030_APLL_INFREQ_19200KHZ;
  941. break;
  942. case 26000000:
  943. infreq = TWL4030_APLL_INFREQ_26000KHZ;
  944. break;
  945. case 38400000:
  946. infreq = TWL4030_APLL_INFREQ_38400KHZ;
  947. break;
  948. default:
  949. printk(KERN_ERR "TWL4030 set sysclk: unknown rate %d\n",
  950. freq);
  951. return -EINVAL;
  952. }
  953. infreq |= TWL4030_APLL_EN;
  954. twl4030_write(codec, TWL4030_REG_APLL_CTL, infreq);
  955. return 0;
  956. }
  957. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  958. unsigned int fmt)
  959. {
  960. struct snd_soc_codec *codec = codec_dai->codec;
  961. u8 old_format, format;
  962. /* get format */
  963. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  964. format = old_format;
  965. /* set master/slave audio interface */
  966. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  967. case SND_SOC_DAIFMT_CBM_CFM:
  968. format &= ~(TWL4030_AIF_SLAVE_EN);
  969. format &= ~(TWL4030_CLK256FS_EN);
  970. break;
  971. case SND_SOC_DAIFMT_CBS_CFS:
  972. format |= TWL4030_AIF_SLAVE_EN;
  973. format |= TWL4030_CLK256FS_EN;
  974. break;
  975. default:
  976. return -EINVAL;
  977. }
  978. /* interface format */
  979. format &= ~TWL4030_AIF_FORMAT;
  980. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  981. case SND_SOC_DAIFMT_I2S:
  982. format |= TWL4030_AIF_FORMAT_CODEC;
  983. break;
  984. default:
  985. return -EINVAL;
  986. }
  987. if (format != old_format) {
  988. /* clear CODECPDZ before changing format (codec requirement) */
  989. twl4030_clear_codecpdz(codec);
  990. /* change format */
  991. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  992. /* set CODECPDZ afterwards */
  993. twl4030_set_codecpdz(codec);
  994. }
  995. return 0;
  996. }
  997. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  998. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
  999. struct snd_soc_dai twl4030_dai = {
  1000. .name = "twl4030",
  1001. .playback = {
  1002. .stream_name = "Playback",
  1003. .channels_min = 2,
  1004. .channels_max = 2,
  1005. .rates = TWL4030_RATES,
  1006. .formats = TWL4030_FORMATS,},
  1007. .capture = {
  1008. .stream_name = "Capture",
  1009. .channels_min = 2,
  1010. .channels_max = 2,
  1011. .rates = TWL4030_RATES,
  1012. .formats = TWL4030_FORMATS,},
  1013. .ops = {
  1014. .hw_params = twl4030_hw_params,
  1015. .set_sysclk = twl4030_set_dai_sysclk,
  1016. .set_fmt = twl4030_set_dai_fmt,
  1017. }
  1018. };
  1019. EXPORT_SYMBOL_GPL(twl4030_dai);
  1020. static int twl4030_suspend(struct platform_device *pdev, pm_message_t state)
  1021. {
  1022. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1023. struct snd_soc_codec *codec = socdev->codec;
  1024. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1025. return 0;
  1026. }
  1027. static int twl4030_resume(struct platform_device *pdev)
  1028. {
  1029. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1030. struct snd_soc_codec *codec = socdev->codec;
  1031. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1032. twl4030_set_bias_level(codec, codec->suspend_bias_level);
  1033. return 0;
  1034. }
  1035. /*
  1036. * initialize the driver
  1037. * register the mixer and dsp interfaces with the kernel
  1038. */
  1039. static int twl4030_init(struct snd_soc_device *socdev)
  1040. {
  1041. struct snd_soc_codec *codec = socdev->codec;
  1042. int ret = 0;
  1043. printk(KERN_INFO "TWL4030 Audio Codec init \n");
  1044. codec->name = "twl4030";
  1045. codec->owner = THIS_MODULE;
  1046. codec->read = twl4030_read_reg_cache;
  1047. codec->write = twl4030_write;
  1048. codec->set_bias_level = twl4030_set_bias_level;
  1049. codec->dai = &twl4030_dai;
  1050. codec->num_dai = 1;
  1051. codec->reg_cache_size = sizeof(twl4030_reg);
  1052. codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
  1053. GFP_KERNEL);
  1054. if (codec->reg_cache == NULL)
  1055. return -ENOMEM;
  1056. /* register pcms */
  1057. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1058. if (ret < 0) {
  1059. printk(KERN_ERR "twl4030: failed to create pcms\n");
  1060. goto pcm_err;
  1061. }
  1062. twl4030_init_chip(codec);
  1063. /* power on device */
  1064. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1065. twl4030_add_controls(codec);
  1066. twl4030_add_widgets(codec);
  1067. ret = snd_soc_init_card(socdev);
  1068. if (ret < 0) {
  1069. printk(KERN_ERR "twl4030: failed to register card\n");
  1070. goto card_err;
  1071. }
  1072. return ret;
  1073. card_err:
  1074. snd_soc_free_pcms(socdev);
  1075. snd_soc_dapm_free(socdev);
  1076. pcm_err:
  1077. kfree(codec->reg_cache);
  1078. return ret;
  1079. }
  1080. static struct snd_soc_device *twl4030_socdev;
  1081. static int twl4030_probe(struct platform_device *pdev)
  1082. {
  1083. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1084. struct snd_soc_codec *codec;
  1085. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1086. if (codec == NULL)
  1087. return -ENOMEM;
  1088. socdev->codec = codec;
  1089. mutex_init(&codec->mutex);
  1090. INIT_LIST_HEAD(&codec->dapm_widgets);
  1091. INIT_LIST_HEAD(&codec->dapm_paths);
  1092. twl4030_socdev = socdev;
  1093. twl4030_init(socdev);
  1094. return 0;
  1095. }
  1096. static int twl4030_remove(struct platform_device *pdev)
  1097. {
  1098. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1099. struct snd_soc_codec *codec = socdev->codec;
  1100. printk(KERN_INFO "TWL4030 Audio Codec remove\n");
  1101. kfree(codec);
  1102. return 0;
  1103. }
  1104. struct snd_soc_codec_device soc_codec_dev_twl4030 = {
  1105. .probe = twl4030_probe,
  1106. .remove = twl4030_remove,
  1107. .suspend = twl4030_suspend,
  1108. .resume = twl4030_resume,
  1109. };
  1110. EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
  1111. static int __init twl4030_modinit(void)
  1112. {
  1113. return snd_soc_register_dai(&twl4030_dai);
  1114. }
  1115. module_init(twl4030_modinit);
  1116. static void __exit twl4030_exit(void)
  1117. {
  1118. snd_soc_unregister_dai(&twl4030_dai);
  1119. }
  1120. module_exit(twl4030_exit);
  1121. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  1122. MODULE_AUTHOR("Steve Sakoman");
  1123. MODULE_LICENSE("GPL");