ocrdma_hw.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  100. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  101. return NULL;
  102. return cqe;
  103. }
  104. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  105. {
  106. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  107. }
  108. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  109. {
  110. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  111. }
  112. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  113. {
  114. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  115. }
  116. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  117. {
  118. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  119. }
  120. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  121. {
  122. switch (qps) {
  123. case OCRDMA_QPS_RST:
  124. return IB_QPS_RESET;
  125. case OCRDMA_QPS_INIT:
  126. return IB_QPS_INIT;
  127. case OCRDMA_QPS_RTR:
  128. return IB_QPS_RTR;
  129. case OCRDMA_QPS_RTS:
  130. return IB_QPS_RTS;
  131. case OCRDMA_QPS_SQD:
  132. case OCRDMA_QPS_SQ_DRAINING:
  133. return IB_QPS_SQD;
  134. case OCRDMA_QPS_SQE:
  135. return IB_QPS_SQE;
  136. case OCRDMA_QPS_ERR:
  137. return IB_QPS_ERR;
  138. };
  139. return IB_QPS_ERR;
  140. }
  141. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  142. {
  143. switch (qps) {
  144. case IB_QPS_RESET:
  145. return OCRDMA_QPS_RST;
  146. case IB_QPS_INIT:
  147. return OCRDMA_QPS_INIT;
  148. case IB_QPS_RTR:
  149. return OCRDMA_QPS_RTR;
  150. case IB_QPS_RTS:
  151. return OCRDMA_QPS_RTS;
  152. case IB_QPS_SQD:
  153. return OCRDMA_QPS_SQD;
  154. case IB_QPS_SQE:
  155. return OCRDMA_QPS_SQE;
  156. case IB_QPS_ERR:
  157. return OCRDMA_QPS_ERR;
  158. };
  159. return OCRDMA_QPS_ERR;
  160. }
  161. static int ocrdma_get_mbx_errno(u32 status)
  162. {
  163. int err_num;
  164. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  165. OCRDMA_MBX_RSP_STATUS_SHIFT;
  166. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  167. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  168. switch (mbox_status) {
  169. case OCRDMA_MBX_STATUS_OOR:
  170. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  171. err_num = -EAGAIN;
  172. break;
  173. case OCRDMA_MBX_STATUS_INVALID_PD:
  174. case OCRDMA_MBX_STATUS_INVALID_CQ:
  175. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  176. case OCRDMA_MBX_STATUS_INVALID_QP:
  177. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  178. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  179. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  181. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  182. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  183. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  184. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  185. case OCRDMA_MBX_STATUS_INVALID_VA:
  186. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  187. case OCRDMA_MBX_STATUS_INVALID_FBO:
  188. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  189. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  190. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  191. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  192. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  193. err_num = -EINVAL;
  194. break;
  195. case OCRDMA_MBX_STATUS_PD_INUSE:
  196. case OCRDMA_MBX_STATUS_QP_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  198. case OCRDMA_MBX_STATUS_MW_BOUND:
  199. err_num = -EBUSY;
  200. break;
  201. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  210. err_num = -ENOBUFS;
  211. break;
  212. case OCRDMA_MBX_STATUS_FAILED:
  213. switch (add_status) {
  214. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  215. err_num = -EAGAIN;
  216. break;
  217. }
  218. default:
  219. err_num = -EFAULT;
  220. }
  221. return err_num;
  222. }
  223. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  224. {
  225. int err_num = -EINVAL;
  226. switch (cqe_status) {
  227. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  228. err_num = -EPERM;
  229. break;
  230. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  231. err_num = -EINVAL;
  232. break;
  233. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  234. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  235. err_num = -EAGAIN;
  236. break;
  237. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  238. err_num = -EIO;
  239. break;
  240. }
  241. return err_num;
  242. }
  243. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  244. bool solicited, u16 cqe_popped)
  245. {
  246. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  247. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  248. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  249. if (armed)
  250. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  251. if (solicited)
  252. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  253. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  254. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  255. }
  256. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  257. {
  258. u32 val = 0;
  259. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  260. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  261. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  262. }
  263. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  264. bool arm, bool clear_int, u16 num_eqe)
  265. {
  266. u32 val = 0;
  267. val |= eq_id & OCRDMA_EQ_ID_MASK;
  268. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  269. if (arm)
  270. val |= (1 << OCRDMA_REARM_SHIFT);
  271. if (clear_int)
  272. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  273. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  274. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  275. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  276. }
  277. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  278. u8 opcode, u8 subsys, u32 cmd_len)
  279. {
  280. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  281. cmd_hdr->timeout = 20; /* seconds */
  282. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  283. }
  284. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  285. {
  286. struct ocrdma_mqe *mqe;
  287. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  288. if (!mqe)
  289. return NULL;
  290. mqe->hdr.spcl_sge_cnt_emb |=
  291. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  292. OCRDMA_MQE_HDR_EMB_MASK;
  293. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  294. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  295. mqe->hdr.pyld_len);
  296. return mqe;
  297. }
  298. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  299. {
  300. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  301. }
  302. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  303. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  304. {
  305. memset(q, 0, sizeof(*q));
  306. q->len = len;
  307. q->entry_size = entry_size;
  308. q->size = len * entry_size;
  309. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  310. &q->dma, GFP_KERNEL);
  311. if (!q->va)
  312. return -ENOMEM;
  313. memset(q->va, 0, q->size);
  314. return 0;
  315. }
  316. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  317. dma_addr_t host_pa, int hw_page_size)
  318. {
  319. int i;
  320. for (i = 0; i < cnt; i++) {
  321. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  322. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  323. host_pa += hw_page_size;
  324. }
  325. }
  326. static void ocrdma_assign_eq_vect_gen2(struct ocrdma_dev *dev,
  327. struct ocrdma_eq *eq)
  328. {
  329. /* assign vector and update vector id for next EQ */
  330. eq->vector = dev->nic_info.msix.start_vector;
  331. dev->nic_info.msix.start_vector += 1;
  332. }
  333. static void ocrdma_free_eq_vect_gen2(struct ocrdma_dev *dev)
  334. {
  335. /* this assumes that EQs are freed in exactly reverse order
  336. * as its allocation.
  337. */
  338. dev->nic_info.msix.start_vector -= 1;
  339. }
  340. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  341. int queue_type)
  342. {
  343. u8 opcode = 0;
  344. int status;
  345. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  346. switch (queue_type) {
  347. case QTYPE_MCCQ:
  348. opcode = OCRDMA_CMD_DELETE_MQ;
  349. break;
  350. case QTYPE_CQ:
  351. opcode = OCRDMA_CMD_DELETE_CQ;
  352. break;
  353. case QTYPE_EQ:
  354. opcode = OCRDMA_CMD_DELETE_EQ;
  355. break;
  356. default:
  357. BUG();
  358. }
  359. memset(cmd, 0, sizeof(*cmd));
  360. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  361. cmd->id = q->id;
  362. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  363. cmd, sizeof(*cmd), NULL, NULL);
  364. if (!status)
  365. q->created = false;
  366. return status;
  367. }
  368. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  369. {
  370. int status;
  371. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  372. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  373. memset(cmd, 0, sizeof(*cmd));
  374. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  375. sizeof(*cmd));
  376. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  377. cmd->req.rsvd_version = 0;
  378. else
  379. cmd->req.rsvd_version = 2;
  380. cmd->num_pages = 4;
  381. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  382. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  383. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  384. PAGE_SIZE_4K);
  385. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  386. NULL);
  387. if (!status) {
  388. eq->q.id = rsp->vector_eqid & 0xffff;
  389. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  390. ocrdma_assign_eq_vect_gen2(dev, eq);
  391. } else {
  392. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  393. dev->nic_info.msix.start_vector += 1;
  394. }
  395. eq->q.created = true;
  396. }
  397. return status;
  398. }
  399. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  400. struct ocrdma_eq *eq, u16 q_len)
  401. {
  402. int status;
  403. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  404. sizeof(struct ocrdma_eqe));
  405. if (status)
  406. return status;
  407. status = ocrdma_mbx_create_eq(dev, eq);
  408. if (status)
  409. goto mbx_err;
  410. eq->dev = dev;
  411. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  412. return 0;
  413. mbx_err:
  414. ocrdma_free_q(dev, &eq->q);
  415. return status;
  416. }
  417. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  418. {
  419. int irq;
  420. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  421. irq = dev->nic_info.pdev->irq;
  422. else
  423. irq = dev->nic_info.msix.vector_list[eq->vector];
  424. return irq;
  425. }
  426. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  427. {
  428. if (eq->q.created) {
  429. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  430. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  431. ocrdma_free_eq_vect_gen2(dev);
  432. ocrdma_free_q(dev, &eq->q);
  433. }
  434. }
  435. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  436. {
  437. int irq;
  438. /* disarm EQ so that interrupts are not generated
  439. * during freeing and EQ delete is in progress.
  440. */
  441. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  442. irq = ocrdma_get_irq(dev, eq);
  443. free_irq(irq, eq);
  444. _ocrdma_destroy_eq(dev, eq);
  445. }
  446. static void ocrdma_destroy_qp_eqs(struct ocrdma_dev *dev)
  447. {
  448. int i;
  449. /* deallocate the data path eqs */
  450. for (i = 0; i < dev->eq_cnt; i++)
  451. ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  452. }
  453. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  454. struct ocrdma_queue_info *cq,
  455. struct ocrdma_queue_info *eq)
  456. {
  457. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  458. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  459. int status;
  460. memset(cmd, 0, sizeof(*cmd));
  461. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  462. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  463. cmd->pgsz_pgcnt = PAGES_4K_SPANNED(cq->va, cq->size);
  464. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  465. cmd->eqn = (eq->id << OCRDMA_CREATE_CQ_EQID_SHIFT);
  466. ocrdma_build_q_pages(&cmd->pa[0], cmd->pgsz_pgcnt,
  467. cq->dma, PAGE_SIZE_4K);
  468. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  469. cmd, sizeof(*cmd), NULL, NULL);
  470. if (!status) {
  471. cq->id = (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  472. cq->created = true;
  473. }
  474. return status;
  475. }
  476. static u32 ocrdma_encoded_q_len(int q_len)
  477. {
  478. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  479. if (len_encoded == 16)
  480. len_encoded = 0;
  481. return len_encoded;
  482. }
  483. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  484. struct ocrdma_queue_info *mq,
  485. struct ocrdma_queue_info *cq)
  486. {
  487. int num_pages, status;
  488. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  489. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  490. struct ocrdma_pa *pa;
  491. memset(cmd, 0, sizeof(*cmd));
  492. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  493. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  494. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  495. cmd->req.rsvd_version = 1;
  496. cmd->cqid_pages = num_pages;
  497. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  498. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  499. cmd->async_event_bitmap = Bit(20);
  500. cmd->async_cqid_ringsize = cq->id;
  501. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  502. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  503. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  504. pa = &cmd->pa[0];
  505. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  506. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  507. cmd, sizeof(*cmd), NULL, NULL);
  508. if (!status) {
  509. mq->id = rsp->id;
  510. mq->created = true;
  511. }
  512. return status;
  513. }
  514. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  515. {
  516. int status;
  517. /* Alloc completion queue for Mailbox queue */
  518. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  519. sizeof(struct ocrdma_mcqe));
  520. if (status)
  521. goto alloc_err;
  522. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->meq.q);
  523. if (status)
  524. goto mbx_cq_free;
  525. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  526. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  527. mutex_init(&dev->mqe_ctx.lock);
  528. /* Alloc Mailbox queue */
  529. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  530. sizeof(struct ocrdma_mqe));
  531. if (status)
  532. goto mbx_cq_destroy;
  533. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  534. if (status)
  535. goto mbx_q_free;
  536. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  537. return 0;
  538. mbx_q_free:
  539. ocrdma_free_q(dev, &dev->mq.sq);
  540. mbx_cq_destroy:
  541. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  542. mbx_cq_free:
  543. ocrdma_free_q(dev, &dev->mq.cq);
  544. alloc_err:
  545. return status;
  546. }
  547. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  548. {
  549. struct ocrdma_queue_info *mbxq, *cq;
  550. /* mqe_ctx lock synchronizes with any other pending cmds. */
  551. mutex_lock(&dev->mqe_ctx.lock);
  552. mbxq = &dev->mq.sq;
  553. if (mbxq->created) {
  554. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  555. ocrdma_free_q(dev, mbxq);
  556. }
  557. mutex_unlock(&dev->mqe_ctx.lock);
  558. cq = &dev->mq.cq;
  559. if (cq->created) {
  560. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  561. ocrdma_free_q(dev, cq);
  562. }
  563. }
  564. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  565. struct ocrdma_qp *qp)
  566. {
  567. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  568. enum ib_qp_state old_ib_qps;
  569. if (qp == NULL)
  570. BUG();
  571. ocrdma_qp_state_machine(qp, new_ib_qps, &old_ib_qps);
  572. }
  573. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  574. struct ocrdma_ae_mcqe *cqe)
  575. {
  576. struct ocrdma_qp *qp = NULL;
  577. struct ocrdma_cq *cq = NULL;
  578. struct ib_event ib_evt;
  579. int cq_event = 0;
  580. int qp_event = 1;
  581. int srq_event = 0;
  582. int dev_event = 0;
  583. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  584. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  585. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  586. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  587. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  588. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  589. ib_evt.device = &dev->ibdev;
  590. switch (type) {
  591. case OCRDMA_CQ_ERROR:
  592. ib_evt.element.cq = &cq->ibcq;
  593. ib_evt.event = IB_EVENT_CQ_ERR;
  594. cq_event = 1;
  595. qp_event = 0;
  596. break;
  597. case OCRDMA_CQ_OVERRUN_ERROR:
  598. ib_evt.element.cq = &cq->ibcq;
  599. ib_evt.event = IB_EVENT_CQ_ERR;
  600. break;
  601. case OCRDMA_CQ_QPCAT_ERROR:
  602. ib_evt.element.qp = &qp->ibqp;
  603. ib_evt.event = IB_EVENT_QP_FATAL;
  604. ocrdma_process_qpcat_error(dev, qp);
  605. break;
  606. case OCRDMA_QP_ACCESS_ERROR:
  607. ib_evt.element.qp = &qp->ibqp;
  608. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  609. break;
  610. case OCRDMA_QP_COMM_EST_EVENT:
  611. ib_evt.element.qp = &qp->ibqp;
  612. ib_evt.event = IB_EVENT_COMM_EST;
  613. break;
  614. case OCRDMA_SQ_DRAINED_EVENT:
  615. ib_evt.element.qp = &qp->ibqp;
  616. ib_evt.event = IB_EVENT_SQ_DRAINED;
  617. break;
  618. case OCRDMA_DEVICE_FATAL_EVENT:
  619. ib_evt.element.port_num = 1;
  620. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  621. qp_event = 0;
  622. dev_event = 1;
  623. break;
  624. case OCRDMA_SRQCAT_ERROR:
  625. ib_evt.element.srq = &qp->srq->ibsrq;
  626. ib_evt.event = IB_EVENT_SRQ_ERR;
  627. srq_event = 1;
  628. qp_event = 0;
  629. break;
  630. case OCRDMA_SRQ_LIMIT_EVENT:
  631. ib_evt.element.srq = &qp->srq->ibsrq;
  632. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  633. srq_event = 1;
  634. qp_event = 0;
  635. break;
  636. case OCRDMA_QP_LAST_WQE_EVENT:
  637. ib_evt.element.qp = &qp->ibqp;
  638. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  639. break;
  640. default:
  641. cq_event = 0;
  642. qp_event = 0;
  643. srq_event = 0;
  644. dev_event = 0;
  645. pr_err("%s() unknown type=0x%x\n", __func__, type);
  646. break;
  647. }
  648. if (qp_event) {
  649. if (qp->ibqp.event_handler)
  650. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  651. } else if (cq_event) {
  652. if (cq->ibcq.event_handler)
  653. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  654. } else if (srq_event) {
  655. if (qp->srq->ibsrq.event_handler)
  656. qp->srq->ibsrq.event_handler(&ib_evt,
  657. qp->srq->ibsrq.
  658. srq_context);
  659. } else if (dev_event) {
  660. ib_dispatch_event(&ib_evt);
  661. }
  662. }
  663. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  664. {
  665. /* async CQE processing */
  666. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  667. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  668. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  669. if (evt_code == OCRDMA_ASYNC_EVE_CODE)
  670. ocrdma_dispatch_ibevent(dev, cqe);
  671. else
  672. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  673. dev->id, evt_code);
  674. }
  675. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  676. {
  677. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  678. dev->mqe_ctx.cqe_status = (cqe->status &
  679. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  680. dev->mqe_ctx.ext_status =
  681. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  682. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  683. dev->mqe_ctx.cmd_done = true;
  684. wake_up(&dev->mqe_ctx.cmd_wait);
  685. } else
  686. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  687. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  688. }
  689. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  690. {
  691. u16 cqe_popped = 0;
  692. struct ocrdma_mcqe *cqe;
  693. while (1) {
  694. cqe = ocrdma_get_mcqe(dev);
  695. if (cqe == NULL)
  696. break;
  697. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  698. cqe_popped += 1;
  699. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  700. ocrdma_process_acqe(dev, cqe);
  701. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  702. ocrdma_process_mcqe(dev, cqe);
  703. else
  704. pr_err("%s() cqe->compl is not set.\n", __func__);
  705. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  706. ocrdma_mcq_inc_tail(dev);
  707. }
  708. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  709. return 0;
  710. }
  711. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  712. struct ocrdma_cq *cq)
  713. {
  714. unsigned long flags;
  715. struct ocrdma_qp *qp;
  716. bool buddy_cq_found = false;
  717. /* Go through list of QPs in error state which are using this CQ
  718. * and invoke its callback handler to trigger CQE processing for
  719. * error/flushed CQE. It is rare to find more than few entries in
  720. * this list as most consumers stops after getting error CQE.
  721. * List is traversed only once when a matching buddy cq found for a QP.
  722. */
  723. spin_lock_irqsave(&dev->flush_q_lock, flags);
  724. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  725. if (qp->srq)
  726. continue;
  727. /* if wq and rq share the same cq, than comp_handler
  728. * is already invoked.
  729. */
  730. if (qp->sq_cq == qp->rq_cq)
  731. continue;
  732. /* if completion came on sq, rq's cq is buddy cq.
  733. * if completion came on rq, sq's cq is buddy cq.
  734. */
  735. if (qp->sq_cq == cq)
  736. cq = qp->rq_cq;
  737. else
  738. cq = qp->sq_cq;
  739. buddy_cq_found = true;
  740. break;
  741. }
  742. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  743. if (buddy_cq_found == false)
  744. return;
  745. if (cq->ibcq.comp_handler) {
  746. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  747. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  748. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  749. }
  750. }
  751. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  752. {
  753. unsigned long flags;
  754. struct ocrdma_cq *cq;
  755. if (cq_idx >= OCRDMA_MAX_CQ)
  756. BUG();
  757. cq = dev->cq_tbl[cq_idx];
  758. if (cq == NULL) {
  759. pr_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  760. return;
  761. }
  762. spin_lock_irqsave(&cq->cq_lock, flags);
  763. cq->armed = false;
  764. cq->solicited = false;
  765. spin_unlock_irqrestore(&cq->cq_lock, flags);
  766. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  767. if (cq->ibcq.comp_handler) {
  768. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  769. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  770. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  771. }
  772. ocrdma_qp_buddy_cq_handler(dev, cq);
  773. }
  774. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  775. {
  776. /* process the MQ-CQE. */
  777. if (cq_id == dev->mq.cq.id)
  778. ocrdma_mq_cq_handler(dev, cq_id);
  779. else
  780. ocrdma_qp_cq_handler(dev, cq_id);
  781. }
  782. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  783. {
  784. struct ocrdma_eq *eq = handle;
  785. struct ocrdma_dev *dev = eq->dev;
  786. struct ocrdma_eqe eqe;
  787. struct ocrdma_eqe *ptr;
  788. u16 eqe_popped = 0;
  789. u16 cq_id;
  790. while (1) {
  791. ptr = ocrdma_get_eqe(eq);
  792. eqe = *ptr;
  793. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  794. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  795. break;
  796. eqe_popped += 1;
  797. ptr->id_valid = 0;
  798. /* check whether its CQE or not. */
  799. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  800. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  801. ocrdma_cq_handler(dev, cq_id);
  802. }
  803. ocrdma_eq_inc_tail(eq);
  804. }
  805. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  806. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  807. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  808. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  809. return IRQ_HANDLED;
  810. }
  811. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  812. {
  813. struct ocrdma_mqe *mqe;
  814. dev->mqe_ctx.tag = dev->mq.sq.head;
  815. dev->mqe_ctx.cmd_done = false;
  816. mqe = ocrdma_get_mqe(dev);
  817. cmd->hdr.tag_lo = dev->mq.sq.head;
  818. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  819. /* make sure descriptor is written before ringing doorbell */
  820. wmb();
  821. ocrdma_mq_inc_head(dev);
  822. ocrdma_ring_mq_db(dev);
  823. }
  824. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  825. {
  826. long status;
  827. /* 30 sec timeout */
  828. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  829. (dev->mqe_ctx.cmd_done != false),
  830. msecs_to_jiffies(30000));
  831. if (status)
  832. return 0;
  833. else
  834. return -1;
  835. }
  836. /* issue a mailbox command on the MQ */
  837. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  838. {
  839. int status = 0;
  840. u16 cqe_status, ext_status;
  841. struct ocrdma_mqe *rsp;
  842. mutex_lock(&dev->mqe_ctx.lock);
  843. ocrdma_post_mqe(dev, mqe);
  844. status = ocrdma_wait_mqe_cmpl(dev);
  845. if (status)
  846. goto mbx_err;
  847. cqe_status = dev->mqe_ctx.cqe_status;
  848. ext_status = dev->mqe_ctx.ext_status;
  849. rsp = ocrdma_get_mqe_rsp(dev);
  850. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  851. if (cqe_status || ext_status) {
  852. pr_err("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  853. __func__,
  854. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  855. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  856. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  857. goto mbx_err;
  858. }
  859. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  860. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  861. mbx_err:
  862. mutex_unlock(&dev->mqe_ctx.lock);
  863. return status;
  864. }
  865. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  866. struct ocrdma_dev_attr *attr,
  867. struct ocrdma_mbx_query_config *rsp)
  868. {
  869. attr->max_pd =
  870. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  871. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  872. attr->max_qp =
  873. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  874. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  875. attr->max_send_sge = ((rsp->max_write_send_sge &
  876. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  877. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  878. attr->max_recv_sge = (rsp->max_write_send_sge &
  879. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  880. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  881. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  882. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  883. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  884. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  885. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  886. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  887. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  888. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  889. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  890. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  891. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  892. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  893. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  894. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  895. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  896. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  897. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  898. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  899. attr->max_mr = rsp->max_mr;
  900. attr->max_mr_size = ~0ull;
  901. attr->max_fmr = 0;
  902. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  903. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  904. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  905. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  906. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  907. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  908. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  909. OCRDMA_WQE_STRIDE;
  910. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  911. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  912. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  913. OCRDMA_WQE_STRIDE;
  914. attr->max_inline_data =
  915. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  916. sizeof(struct ocrdma_sge));
  917. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  918. attr->ird = 1;
  919. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  920. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  921. }
  922. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  923. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  924. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  925. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  926. }
  927. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  928. struct ocrdma_fw_conf_rsp *conf)
  929. {
  930. u32 fn_mode;
  931. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  932. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  933. return -EINVAL;
  934. dev->base_eqid = conf->base_eqid;
  935. dev->max_eq = conf->max_eq;
  936. dev->attr.max_cq = OCRDMA_MAX_CQ - 1;
  937. return 0;
  938. }
  939. /* can be issued only during init time. */
  940. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  941. {
  942. int status = -ENOMEM;
  943. struct ocrdma_mqe *cmd;
  944. struct ocrdma_fw_ver_rsp *rsp;
  945. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  946. if (!cmd)
  947. return -ENOMEM;
  948. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  949. OCRDMA_CMD_GET_FW_VER,
  950. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  951. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  952. if (status)
  953. goto mbx_err;
  954. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  955. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  956. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  957. sizeof(rsp->running_ver));
  958. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  959. mbx_err:
  960. kfree(cmd);
  961. return status;
  962. }
  963. /* can be issued only during init time. */
  964. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  965. {
  966. int status = -ENOMEM;
  967. struct ocrdma_mqe *cmd;
  968. struct ocrdma_fw_conf_rsp *rsp;
  969. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  970. if (!cmd)
  971. return -ENOMEM;
  972. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  973. OCRDMA_CMD_GET_FW_CONFIG,
  974. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  975. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  976. if (status)
  977. goto mbx_err;
  978. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  979. status = ocrdma_check_fw_config(dev, rsp);
  980. mbx_err:
  981. kfree(cmd);
  982. return status;
  983. }
  984. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  985. {
  986. int status = -ENOMEM;
  987. struct ocrdma_mbx_query_config *rsp;
  988. struct ocrdma_mqe *cmd;
  989. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  990. if (!cmd)
  991. return status;
  992. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  993. if (status)
  994. goto mbx_err;
  995. rsp = (struct ocrdma_mbx_query_config *)cmd;
  996. ocrdma_get_attr(dev, &dev->attr, rsp);
  997. mbx_err:
  998. kfree(cmd);
  999. return status;
  1000. }
  1001. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1002. {
  1003. int status = -ENOMEM;
  1004. struct ocrdma_alloc_pd *cmd;
  1005. struct ocrdma_alloc_pd_rsp *rsp;
  1006. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1007. if (!cmd)
  1008. return status;
  1009. if (pd->dpp_enabled)
  1010. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1011. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1012. if (status)
  1013. goto mbx_err;
  1014. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1015. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1016. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1017. pd->dpp_enabled = true;
  1018. pd->dpp_page = rsp->dpp_page_pdid >>
  1019. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1020. } else {
  1021. pd->dpp_enabled = false;
  1022. pd->num_dpp_qp = 0;
  1023. }
  1024. mbx_err:
  1025. kfree(cmd);
  1026. return status;
  1027. }
  1028. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1029. {
  1030. int status = -ENOMEM;
  1031. struct ocrdma_dealloc_pd *cmd;
  1032. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1033. if (!cmd)
  1034. return status;
  1035. cmd->id = pd->id;
  1036. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1037. kfree(cmd);
  1038. return status;
  1039. }
  1040. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1041. int *num_pages, int *page_size)
  1042. {
  1043. int i;
  1044. int mem_size;
  1045. *num_entries = roundup_pow_of_two(*num_entries);
  1046. mem_size = *num_entries * entry_size;
  1047. /* find the possible lowest possible multiplier */
  1048. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1049. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1050. break;
  1051. }
  1052. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1053. return -EINVAL;
  1054. mem_size = roundup(mem_size,
  1055. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1056. *num_pages =
  1057. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1058. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1059. *num_entries = mem_size / entry_size;
  1060. return 0;
  1061. }
  1062. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1063. {
  1064. int i ;
  1065. int status = 0;
  1066. int max_ah;
  1067. struct ocrdma_create_ah_tbl *cmd;
  1068. struct ocrdma_create_ah_tbl_rsp *rsp;
  1069. struct pci_dev *pdev = dev->nic_info.pdev;
  1070. dma_addr_t pa;
  1071. struct ocrdma_pbe *pbes;
  1072. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1073. if (!cmd)
  1074. return status;
  1075. max_ah = OCRDMA_MAX_AH;
  1076. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1077. /* number of PBEs in PBL */
  1078. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1079. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1080. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1081. /* page size */
  1082. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1083. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1084. break;
  1085. }
  1086. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1087. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1088. /* ah_entry size */
  1089. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1090. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1091. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1092. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1093. &dev->av_tbl.pbl.pa,
  1094. GFP_KERNEL);
  1095. if (dev->av_tbl.pbl.va == NULL)
  1096. goto mem_err;
  1097. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1098. &pa, GFP_KERNEL);
  1099. if (dev->av_tbl.va == NULL)
  1100. goto mem_err_ah;
  1101. dev->av_tbl.pa = pa;
  1102. dev->av_tbl.num_ah = max_ah;
  1103. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1104. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1105. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1106. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1107. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1108. pa += PAGE_SIZE;
  1109. }
  1110. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1111. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1112. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1113. if (status)
  1114. goto mbx_err;
  1115. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1116. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1117. kfree(cmd);
  1118. return 0;
  1119. mbx_err:
  1120. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1121. dev->av_tbl.pa);
  1122. dev->av_tbl.va = NULL;
  1123. mem_err_ah:
  1124. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1125. dev->av_tbl.pbl.pa);
  1126. dev->av_tbl.pbl.va = NULL;
  1127. dev->av_tbl.size = 0;
  1128. mem_err:
  1129. kfree(cmd);
  1130. return status;
  1131. }
  1132. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1133. {
  1134. struct ocrdma_delete_ah_tbl *cmd;
  1135. struct pci_dev *pdev = dev->nic_info.pdev;
  1136. if (dev->av_tbl.va == NULL)
  1137. return;
  1138. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1139. if (!cmd)
  1140. return;
  1141. cmd->ahid = dev->av_tbl.ahid;
  1142. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1143. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1144. dev->av_tbl.pa);
  1145. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1146. dev->av_tbl.pbl.pa);
  1147. kfree(cmd);
  1148. }
  1149. /* Multiple CQs uses the EQ. This routine returns least used
  1150. * EQ to associate with CQ. This will distributes the interrupt
  1151. * processing and CPU load to associated EQ, vector and so to that CPU.
  1152. */
  1153. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1154. {
  1155. int i, selected_eq = 0, cq_cnt = 0;
  1156. u16 eq_id;
  1157. mutex_lock(&dev->dev_lock);
  1158. cq_cnt = dev->qp_eq_tbl[0].cq_cnt;
  1159. eq_id = dev->qp_eq_tbl[0].q.id;
  1160. /* find the EQ which is has the least number of
  1161. * CQs associated with it.
  1162. */
  1163. for (i = 0; i < dev->eq_cnt; i++) {
  1164. if (dev->qp_eq_tbl[i].cq_cnt < cq_cnt) {
  1165. cq_cnt = dev->qp_eq_tbl[i].cq_cnt;
  1166. eq_id = dev->qp_eq_tbl[i].q.id;
  1167. selected_eq = i;
  1168. }
  1169. }
  1170. dev->qp_eq_tbl[selected_eq].cq_cnt += 1;
  1171. mutex_unlock(&dev->dev_lock);
  1172. return eq_id;
  1173. }
  1174. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1175. {
  1176. int i;
  1177. mutex_lock(&dev->dev_lock);
  1178. for (i = 0; i < dev->eq_cnt; i++) {
  1179. if (dev->qp_eq_tbl[i].q.id != eq_id)
  1180. continue;
  1181. dev->qp_eq_tbl[i].cq_cnt -= 1;
  1182. break;
  1183. }
  1184. mutex_unlock(&dev->dev_lock);
  1185. }
  1186. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1187. int entries, int dpp_cq)
  1188. {
  1189. int status = -ENOMEM; int max_hw_cqe;
  1190. struct pci_dev *pdev = dev->nic_info.pdev;
  1191. struct ocrdma_create_cq *cmd;
  1192. struct ocrdma_create_cq_rsp *rsp;
  1193. u32 hw_pages, cqe_size, page_size, cqe_count;
  1194. if (dpp_cq)
  1195. return -EINVAL;
  1196. if (entries > dev->attr.max_cqe) {
  1197. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1198. __func__, dev->id, dev->attr.max_cqe, entries);
  1199. return -EINVAL;
  1200. }
  1201. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1202. return -EINVAL;
  1203. if (dpp_cq) {
  1204. cq->max_hw_cqe = 1;
  1205. max_hw_cqe = 1;
  1206. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1207. hw_pages = 1;
  1208. } else {
  1209. cq->max_hw_cqe = dev->attr.max_cqe;
  1210. max_hw_cqe = dev->attr.max_cqe;
  1211. cqe_size = sizeof(struct ocrdma_cqe);
  1212. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1213. }
  1214. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1215. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1216. if (!cmd)
  1217. return -ENOMEM;
  1218. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1219. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1220. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1221. if (!cq->va) {
  1222. status = -ENOMEM;
  1223. goto mem_err;
  1224. }
  1225. memset(cq->va, 0, cq->len);
  1226. page_size = cq->len / hw_pages;
  1227. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1228. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1229. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1230. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1231. cq->eqn = ocrdma_bind_eq(dev);
  1232. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  1233. cqe_count = cq->len / cqe_size;
  1234. if (cqe_count > 1024) {
  1235. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1236. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1237. } else {
  1238. u8 count = 0;
  1239. switch (cqe_count) {
  1240. case 256:
  1241. count = 0;
  1242. break;
  1243. case 512:
  1244. count = 1;
  1245. break;
  1246. case 1024:
  1247. count = 2;
  1248. break;
  1249. default:
  1250. goto mbx_err;
  1251. }
  1252. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1253. }
  1254. /* shared eq between all the consumer cqs. */
  1255. cmd->cmd.eqn = cq->eqn;
  1256. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1257. if (dpp_cq)
  1258. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1259. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1260. cq->phase_change = false;
  1261. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1262. } else {
  1263. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1264. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1265. cq->phase_change = true;
  1266. }
  1267. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1268. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1269. if (status)
  1270. goto mbx_err;
  1271. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1272. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1273. kfree(cmd);
  1274. return 0;
  1275. mbx_err:
  1276. ocrdma_unbind_eq(dev, cq->eqn);
  1277. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1278. mem_err:
  1279. kfree(cmd);
  1280. return status;
  1281. }
  1282. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1283. {
  1284. int status = -ENOMEM;
  1285. struct ocrdma_destroy_cq *cmd;
  1286. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1287. if (!cmd)
  1288. return status;
  1289. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1290. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1291. cmd->bypass_flush_qid |=
  1292. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1293. OCRDMA_DESTROY_CQ_QID_MASK;
  1294. ocrdma_unbind_eq(dev, cq->eqn);
  1295. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1296. if (status)
  1297. goto mbx_err;
  1298. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1299. mbx_err:
  1300. kfree(cmd);
  1301. return status;
  1302. }
  1303. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1304. u32 pdid, int addr_check)
  1305. {
  1306. int status = -ENOMEM;
  1307. struct ocrdma_alloc_lkey *cmd;
  1308. struct ocrdma_alloc_lkey_rsp *rsp;
  1309. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1310. if (!cmd)
  1311. return status;
  1312. cmd->pdid = pdid;
  1313. cmd->pbl_sz_flags |= addr_check;
  1314. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1315. cmd->pbl_sz_flags |=
  1316. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1317. cmd->pbl_sz_flags |=
  1318. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1319. cmd->pbl_sz_flags |=
  1320. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1321. cmd->pbl_sz_flags |=
  1322. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1323. cmd->pbl_sz_flags |=
  1324. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1325. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1326. if (status)
  1327. goto mbx_err;
  1328. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1329. hwmr->lkey = rsp->lrkey;
  1330. mbx_err:
  1331. kfree(cmd);
  1332. return status;
  1333. }
  1334. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1335. {
  1336. int status = -ENOMEM;
  1337. struct ocrdma_dealloc_lkey *cmd;
  1338. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1339. if (!cmd)
  1340. return -ENOMEM;
  1341. cmd->lkey = lkey;
  1342. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1343. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1344. if (status)
  1345. goto mbx_err;
  1346. mbx_err:
  1347. kfree(cmd);
  1348. return status;
  1349. }
  1350. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1351. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1352. {
  1353. int status = -ENOMEM;
  1354. int i;
  1355. struct ocrdma_reg_nsmr *cmd;
  1356. struct ocrdma_reg_nsmr_rsp *rsp;
  1357. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1358. if (!cmd)
  1359. return -ENOMEM;
  1360. cmd->num_pbl_pdid =
  1361. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1362. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1363. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1364. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1365. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1366. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1367. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1368. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1369. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1370. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1371. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1372. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1373. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1374. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1375. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1376. cmd->totlen_low = hwmr->len;
  1377. cmd->totlen_high = upper_32_bits(hwmr->len);
  1378. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1379. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1380. cmd->va_loaddr = (u32) hwmr->va;
  1381. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1382. for (i = 0; i < pbl_cnt; i++) {
  1383. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1384. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1385. }
  1386. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1387. if (status)
  1388. goto mbx_err;
  1389. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1390. hwmr->lkey = rsp->lrkey;
  1391. mbx_err:
  1392. kfree(cmd);
  1393. return status;
  1394. }
  1395. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1396. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1397. u32 pbl_offset, u32 last)
  1398. {
  1399. int status = -ENOMEM;
  1400. int i;
  1401. struct ocrdma_reg_nsmr_cont *cmd;
  1402. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1403. if (!cmd)
  1404. return -ENOMEM;
  1405. cmd->lrkey = hwmr->lkey;
  1406. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1407. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1408. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1409. for (i = 0; i < pbl_cnt; i++) {
  1410. cmd->pbl[i].lo =
  1411. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1412. cmd->pbl[i].hi =
  1413. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1414. }
  1415. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1416. if (status)
  1417. goto mbx_err;
  1418. mbx_err:
  1419. kfree(cmd);
  1420. return status;
  1421. }
  1422. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1423. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1424. {
  1425. int status;
  1426. u32 last = 0;
  1427. u32 cur_pbl_cnt, pbl_offset;
  1428. u32 pending_pbl_cnt = hwmr->num_pbls;
  1429. pbl_offset = 0;
  1430. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1431. if (cur_pbl_cnt == pending_pbl_cnt)
  1432. last = 1;
  1433. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1434. cur_pbl_cnt, hwmr->pbe_size, last);
  1435. if (status) {
  1436. pr_err("%s() status=%d\n", __func__, status);
  1437. return status;
  1438. }
  1439. /* if there is no more pbls to register then exit. */
  1440. if (last)
  1441. return 0;
  1442. while (!last) {
  1443. pbl_offset += cur_pbl_cnt;
  1444. pending_pbl_cnt -= cur_pbl_cnt;
  1445. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1446. /* if we reach the end of the pbls, then need to set the last
  1447. * bit, indicating no more pbls to register for this memory key.
  1448. */
  1449. if (cur_pbl_cnt == pending_pbl_cnt)
  1450. last = 1;
  1451. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1452. pbl_offset, last);
  1453. if (status)
  1454. break;
  1455. }
  1456. if (status)
  1457. pr_err("%s() err. status=%d\n", __func__, status);
  1458. return status;
  1459. }
  1460. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1461. {
  1462. struct ocrdma_qp *tmp;
  1463. bool found = false;
  1464. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1465. if (qp == tmp) {
  1466. found = true;
  1467. break;
  1468. }
  1469. }
  1470. return found;
  1471. }
  1472. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1473. {
  1474. struct ocrdma_qp *tmp;
  1475. bool found = false;
  1476. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1477. if (qp == tmp) {
  1478. found = true;
  1479. break;
  1480. }
  1481. }
  1482. return found;
  1483. }
  1484. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1485. {
  1486. bool found;
  1487. unsigned long flags;
  1488. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1489. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1490. if (!found)
  1491. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1492. if (!qp->srq) {
  1493. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1494. if (!found)
  1495. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1496. }
  1497. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1498. }
  1499. int ocrdma_qp_state_machine(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1500. enum ib_qp_state *old_ib_state)
  1501. {
  1502. unsigned long flags;
  1503. int status = 0;
  1504. enum ocrdma_qp_state new_state;
  1505. new_state = get_ocrdma_qp_state(new_ib_state);
  1506. /* sync with wqe and rqe posting */
  1507. spin_lock_irqsave(&qp->q_lock, flags);
  1508. if (old_ib_state)
  1509. *old_ib_state = get_ibqp_state(qp->state);
  1510. if (new_state == qp->state) {
  1511. spin_unlock_irqrestore(&qp->q_lock, flags);
  1512. return 1;
  1513. }
  1514. switch (qp->state) {
  1515. case OCRDMA_QPS_RST:
  1516. switch (new_state) {
  1517. case OCRDMA_QPS_RST:
  1518. case OCRDMA_QPS_INIT:
  1519. break;
  1520. default:
  1521. status = -EINVAL;
  1522. break;
  1523. };
  1524. break;
  1525. case OCRDMA_QPS_INIT:
  1526. /* qps: INIT->XXX */
  1527. switch (new_state) {
  1528. case OCRDMA_QPS_INIT:
  1529. case OCRDMA_QPS_RTR:
  1530. break;
  1531. case OCRDMA_QPS_ERR:
  1532. ocrdma_flush_qp(qp);
  1533. break;
  1534. default:
  1535. status = -EINVAL;
  1536. break;
  1537. };
  1538. break;
  1539. case OCRDMA_QPS_RTR:
  1540. /* qps: RTS->XXX */
  1541. switch (new_state) {
  1542. case OCRDMA_QPS_RTS:
  1543. break;
  1544. case OCRDMA_QPS_ERR:
  1545. ocrdma_flush_qp(qp);
  1546. break;
  1547. default:
  1548. status = -EINVAL;
  1549. break;
  1550. };
  1551. break;
  1552. case OCRDMA_QPS_RTS:
  1553. /* qps: RTS->XXX */
  1554. switch (new_state) {
  1555. case OCRDMA_QPS_SQD:
  1556. case OCRDMA_QPS_SQE:
  1557. break;
  1558. case OCRDMA_QPS_ERR:
  1559. ocrdma_flush_qp(qp);
  1560. break;
  1561. default:
  1562. status = -EINVAL;
  1563. break;
  1564. };
  1565. break;
  1566. case OCRDMA_QPS_SQD:
  1567. /* qps: SQD->XXX */
  1568. switch (new_state) {
  1569. case OCRDMA_QPS_RTS:
  1570. case OCRDMA_QPS_SQE:
  1571. case OCRDMA_QPS_ERR:
  1572. break;
  1573. default:
  1574. status = -EINVAL;
  1575. break;
  1576. };
  1577. break;
  1578. case OCRDMA_QPS_SQE:
  1579. switch (new_state) {
  1580. case OCRDMA_QPS_RTS:
  1581. case OCRDMA_QPS_ERR:
  1582. break;
  1583. default:
  1584. status = -EINVAL;
  1585. break;
  1586. };
  1587. break;
  1588. case OCRDMA_QPS_ERR:
  1589. /* qps: ERR->XXX */
  1590. switch (new_state) {
  1591. case OCRDMA_QPS_RST:
  1592. break;
  1593. default:
  1594. status = -EINVAL;
  1595. break;
  1596. };
  1597. break;
  1598. default:
  1599. status = -EINVAL;
  1600. break;
  1601. };
  1602. if (!status)
  1603. qp->state = new_state;
  1604. spin_unlock_irqrestore(&qp->q_lock, flags);
  1605. return status;
  1606. }
  1607. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1608. {
  1609. u32 flags = 0;
  1610. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1611. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1612. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1613. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1614. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1615. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1616. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1617. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1618. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1619. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1620. return flags;
  1621. }
  1622. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1623. struct ib_qp_init_attr *attrs,
  1624. struct ocrdma_qp *qp)
  1625. {
  1626. int status;
  1627. u32 len, hw_pages, hw_page_size;
  1628. dma_addr_t pa;
  1629. struct ocrdma_dev *dev = qp->dev;
  1630. struct pci_dev *pdev = dev->nic_info.pdev;
  1631. u32 max_wqe_allocated;
  1632. u32 max_sges = attrs->cap.max_send_sge;
  1633. max_wqe_allocated = attrs->cap.max_send_wr;
  1634. /* need to allocate one extra to for GEN1 family */
  1635. if (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY)
  1636. max_wqe_allocated += 1;
  1637. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1638. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1639. if (status) {
  1640. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1641. max_wqe_allocated);
  1642. return -EINVAL;
  1643. }
  1644. qp->sq.max_cnt = max_wqe_allocated;
  1645. len = (hw_pages * hw_page_size);
  1646. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1647. if (!qp->sq.va)
  1648. return -EINVAL;
  1649. memset(qp->sq.va, 0, len);
  1650. qp->sq.len = len;
  1651. qp->sq.pa = pa;
  1652. qp->sq.entry_size = dev->attr.wqe_size;
  1653. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1654. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1655. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1656. cmd->num_wq_rq_pages |= (hw_pages <<
  1657. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1658. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1659. cmd->max_sge_send_write |= (max_sges <<
  1660. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1661. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1662. cmd->max_sge_send_write |= (max_sges <<
  1663. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1664. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1665. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1666. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1667. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1668. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1669. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1670. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1671. return 0;
  1672. }
  1673. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1674. struct ib_qp_init_attr *attrs,
  1675. struct ocrdma_qp *qp)
  1676. {
  1677. int status;
  1678. u32 len, hw_pages, hw_page_size;
  1679. dma_addr_t pa = 0;
  1680. struct ocrdma_dev *dev = qp->dev;
  1681. struct pci_dev *pdev = dev->nic_info.pdev;
  1682. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1683. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1684. &hw_pages, &hw_page_size);
  1685. if (status) {
  1686. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1687. attrs->cap.max_recv_wr + 1);
  1688. return status;
  1689. }
  1690. qp->rq.max_cnt = max_rqe_allocated;
  1691. len = (hw_pages * hw_page_size);
  1692. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1693. if (!qp->rq.va)
  1694. return -ENOMEM;
  1695. memset(qp->rq.va, 0, len);
  1696. qp->rq.pa = pa;
  1697. qp->rq.len = len;
  1698. qp->rq.entry_size = dev->attr.rqe_size;
  1699. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1700. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1701. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1702. cmd->num_wq_rq_pages |=
  1703. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1704. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1705. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1706. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1707. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1708. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1709. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1710. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1711. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1712. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1713. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1714. return 0;
  1715. }
  1716. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1717. struct ocrdma_pd *pd,
  1718. struct ocrdma_qp *qp,
  1719. u8 enable_dpp_cq, u16 dpp_cq_id)
  1720. {
  1721. pd->num_dpp_qp--;
  1722. qp->dpp_enabled = true;
  1723. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1724. if (!enable_dpp_cq)
  1725. return;
  1726. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1727. cmd->dpp_credits_cqid = dpp_cq_id;
  1728. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1729. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1730. }
  1731. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1732. struct ocrdma_qp *qp)
  1733. {
  1734. struct ocrdma_dev *dev = qp->dev;
  1735. struct pci_dev *pdev = dev->nic_info.pdev;
  1736. dma_addr_t pa = 0;
  1737. int ird_page_size = dev->attr.ird_page_size;
  1738. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1739. if (dev->attr.ird == 0)
  1740. return 0;
  1741. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1742. &pa, GFP_KERNEL);
  1743. if (!qp->ird_q_va)
  1744. return -ENOMEM;
  1745. memset(qp->ird_q_va, 0, ird_q_len);
  1746. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1747. pa, ird_page_size);
  1748. return 0;
  1749. }
  1750. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1751. struct ocrdma_qp *qp,
  1752. struct ib_qp_init_attr *attrs,
  1753. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1754. {
  1755. u32 max_wqe_allocated, max_rqe_allocated;
  1756. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1757. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1758. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1759. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1760. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1761. qp->dpp_enabled = false;
  1762. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1763. qp->dpp_enabled = true;
  1764. *dpp_credit_lmt = (rsp->dpp_response &
  1765. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1766. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1767. *dpp_offset = (rsp->dpp_response &
  1768. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1769. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1770. }
  1771. max_wqe_allocated =
  1772. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1773. max_wqe_allocated = 1 << max_wqe_allocated;
  1774. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1775. qp->sq.max_cnt = max_wqe_allocated;
  1776. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1777. if (!attrs->srq) {
  1778. qp->rq.max_cnt = max_rqe_allocated;
  1779. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1780. }
  1781. }
  1782. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1783. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1784. u16 *dpp_credit_lmt)
  1785. {
  1786. int status = -ENOMEM;
  1787. u32 flags = 0;
  1788. struct ocrdma_dev *dev = qp->dev;
  1789. struct ocrdma_pd *pd = qp->pd;
  1790. struct pci_dev *pdev = dev->nic_info.pdev;
  1791. struct ocrdma_cq *cq;
  1792. struct ocrdma_create_qp_req *cmd;
  1793. struct ocrdma_create_qp_rsp *rsp;
  1794. int qptype;
  1795. switch (attrs->qp_type) {
  1796. case IB_QPT_GSI:
  1797. qptype = OCRDMA_QPT_GSI;
  1798. break;
  1799. case IB_QPT_RC:
  1800. qptype = OCRDMA_QPT_RC;
  1801. break;
  1802. case IB_QPT_UD:
  1803. qptype = OCRDMA_QPT_UD;
  1804. break;
  1805. default:
  1806. return -EINVAL;
  1807. };
  1808. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1809. if (!cmd)
  1810. return status;
  1811. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1812. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1813. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1814. if (status)
  1815. goto sq_err;
  1816. if (attrs->srq) {
  1817. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1818. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1819. cmd->rq_addr[0].lo = srq->id;
  1820. qp->srq = srq;
  1821. } else {
  1822. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1823. if (status)
  1824. goto rq_err;
  1825. }
  1826. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1827. if (status)
  1828. goto mbx_err;
  1829. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1830. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1831. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1832. cmd->max_sge_recv_flags |= flags;
  1833. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1834. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1835. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1836. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1837. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1838. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1839. cq = get_ocrdma_cq(attrs->send_cq);
  1840. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1841. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1842. qp->sq_cq = cq;
  1843. cq = get_ocrdma_cq(attrs->recv_cq);
  1844. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1845. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1846. qp->rq_cq = cq;
  1847. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1848. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  1849. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1850. dpp_cq_id);
  1851. }
  1852. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1853. if (status)
  1854. goto mbx_err;
  1855. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1856. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1857. qp->state = OCRDMA_QPS_RST;
  1858. kfree(cmd);
  1859. return 0;
  1860. mbx_err:
  1861. if (qp->rq.va)
  1862. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1863. rq_err:
  1864. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1865. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1866. sq_err:
  1867. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1868. kfree(cmd);
  1869. return status;
  1870. }
  1871. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1872. struct ocrdma_qp_params *param)
  1873. {
  1874. int status = -ENOMEM;
  1875. struct ocrdma_query_qp *cmd;
  1876. struct ocrdma_query_qp_rsp *rsp;
  1877. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1878. if (!cmd)
  1879. return status;
  1880. cmd->qp_id = qp->id;
  1881. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1882. if (status)
  1883. goto mbx_err;
  1884. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1885. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1886. mbx_err:
  1887. kfree(cmd);
  1888. return status;
  1889. }
  1890. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1891. u8 *mac_addr)
  1892. {
  1893. struct in6_addr in6;
  1894. memcpy(&in6, dgid, sizeof in6);
  1895. if (rdma_is_multicast_addr(&in6)) {
  1896. rdma_get_mcast_mac(&in6, mac_addr);
  1897. } else if (rdma_link_local_addr(&in6)) {
  1898. rdma_get_ll_mac(&in6, mac_addr);
  1899. } else {
  1900. pr_err("%s() fail to resolve mac_addr.\n", __func__);
  1901. return -EINVAL;
  1902. }
  1903. return 0;
  1904. }
  1905. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  1906. struct ocrdma_modify_qp *cmd,
  1907. struct ib_qp_attr *attrs)
  1908. {
  1909. int status;
  1910. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1911. union ib_gid sgid;
  1912. u32 vlan_id;
  1913. u8 mac_addr[6];
  1914. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1915. return -EINVAL;
  1916. cmd->params.tclass_sq_psn |=
  1917. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1918. cmd->params.rnt_rc_sl_fl |=
  1919. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1920. cmd->params.hop_lmt_rq_psn |=
  1921. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1922. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1923. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1924. sizeof(cmd->params.dgid));
  1925. status = ocrdma_query_gid(&qp->dev->ibdev, 1,
  1926. ah_attr->grh.sgid_index, &sgid);
  1927. if (status)
  1928. return status;
  1929. qp->sgid_idx = ah_attr->grh.sgid_index;
  1930. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1931. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1932. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1933. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1934. /* convert them to LE format. */
  1935. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1936. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1937. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1938. vlan_id = rdma_get_vlan_id(&sgid);
  1939. if (vlan_id && (vlan_id < 0x1000)) {
  1940. cmd->params.vlan_dmac_b4_to_b5 |=
  1941. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1942. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1943. }
  1944. return 0;
  1945. }
  1946. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1947. struct ocrdma_modify_qp *cmd,
  1948. struct ib_qp_attr *attrs, int attr_mask,
  1949. enum ib_qp_state old_qps)
  1950. {
  1951. int status = 0;
  1952. struct net_device *netdev = qp->dev->nic_info.netdev;
  1953. int eth_mtu = iboe_get_mtu(netdev->mtu);
  1954. if (attr_mask & IB_QP_PKEY_INDEX) {
  1955. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1956. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1957. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1958. }
  1959. if (attr_mask & IB_QP_QKEY) {
  1960. qp->qkey = attrs->qkey;
  1961. cmd->params.qkey = attrs->qkey;
  1962. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1963. }
  1964. if (attr_mask & IB_QP_AV) {
  1965. status = ocrdma_set_av_params(qp, cmd, attrs);
  1966. if (status)
  1967. return status;
  1968. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1969. /* set the default mac address for UD, GSI QPs */
  1970. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1971. (qp->dev->nic_info.mac_addr[1] << 8) |
  1972. (qp->dev->nic_info.mac_addr[2] << 16) |
  1973. (qp->dev->nic_info.mac_addr[3] << 24);
  1974. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1975. (qp->dev->nic_info.mac_addr[5] << 8);
  1976. }
  1977. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1978. attrs->en_sqd_async_notify) {
  1979. cmd->params.max_sge_recv_flags |=
  1980. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1981. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1982. }
  1983. if (attr_mask & IB_QP_DEST_QPN) {
  1984. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  1985. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  1986. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1987. }
  1988. if (attr_mask & IB_QP_PATH_MTU) {
  1989. if (ib_mtu_enum_to_int(eth_mtu) <
  1990. ib_mtu_enum_to_int(attrs->path_mtu)) {
  1991. status = -EINVAL;
  1992. goto pmtu_err;
  1993. }
  1994. cmd->params.path_mtu_pkey_indx |=
  1995. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  1996. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  1997. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  1998. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  1999. }
  2000. if (attr_mask & IB_QP_TIMEOUT) {
  2001. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2002. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2003. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2004. }
  2005. if (attr_mask & IB_QP_RETRY_CNT) {
  2006. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2007. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2008. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2009. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2010. }
  2011. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2012. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2013. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2014. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2015. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2016. }
  2017. if (attr_mask & IB_QP_RNR_RETRY) {
  2018. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2019. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2020. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2021. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2022. }
  2023. if (attr_mask & IB_QP_SQ_PSN) {
  2024. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2025. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2026. }
  2027. if (attr_mask & IB_QP_RQ_PSN) {
  2028. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2029. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2030. }
  2031. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2032. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2033. status = -EINVAL;
  2034. goto pmtu_err;
  2035. }
  2036. qp->max_ord = attrs->max_rd_atomic;
  2037. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2038. }
  2039. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2040. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2041. status = -EINVAL;
  2042. goto pmtu_err;
  2043. }
  2044. qp->max_ird = attrs->max_dest_rd_atomic;
  2045. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2046. }
  2047. cmd->params.max_ord_ird = (qp->max_ord <<
  2048. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2049. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2050. pmtu_err:
  2051. return status;
  2052. }
  2053. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2054. struct ib_qp_attr *attrs, int attr_mask,
  2055. enum ib_qp_state old_qps)
  2056. {
  2057. int status = -ENOMEM;
  2058. struct ocrdma_modify_qp *cmd;
  2059. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2060. if (!cmd)
  2061. return status;
  2062. cmd->params.id = qp->id;
  2063. cmd->flags = 0;
  2064. if (attr_mask & IB_QP_STATE) {
  2065. cmd->params.max_sge_recv_flags |=
  2066. (get_ocrdma_qp_state(attrs->qp_state) <<
  2067. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2068. OCRDMA_QP_PARAMS_STATE_MASK;
  2069. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2070. } else {
  2071. cmd->params.max_sge_recv_flags |=
  2072. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2073. OCRDMA_QP_PARAMS_STATE_MASK;
  2074. }
  2075. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2076. if (status)
  2077. goto mbx_err;
  2078. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2079. if (status)
  2080. goto mbx_err;
  2081. mbx_err:
  2082. kfree(cmd);
  2083. return status;
  2084. }
  2085. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2086. {
  2087. int status = -ENOMEM;
  2088. struct ocrdma_destroy_qp *cmd;
  2089. struct pci_dev *pdev = dev->nic_info.pdev;
  2090. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2091. if (!cmd)
  2092. return status;
  2093. cmd->qp_id = qp->id;
  2094. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2095. if (status)
  2096. goto mbx_err;
  2097. mbx_err:
  2098. kfree(cmd);
  2099. if (qp->sq.va)
  2100. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2101. if (!qp->srq && qp->rq.va)
  2102. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2103. if (qp->dpp_enabled)
  2104. qp->pd->num_dpp_qp++;
  2105. return status;
  2106. }
  2107. int ocrdma_mbx_create_srq(struct ocrdma_srq *srq,
  2108. struct ib_srq_init_attr *srq_attr,
  2109. struct ocrdma_pd *pd)
  2110. {
  2111. int status = -ENOMEM;
  2112. int hw_pages, hw_page_size;
  2113. int len;
  2114. struct ocrdma_create_srq_rsp *rsp;
  2115. struct ocrdma_create_srq *cmd;
  2116. dma_addr_t pa;
  2117. struct ocrdma_dev *dev = srq->dev;
  2118. struct pci_dev *pdev = dev->nic_info.pdev;
  2119. u32 max_rqe_allocated;
  2120. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2121. if (!cmd)
  2122. return status;
  2123. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2124. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2125. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2126. dev->attr.rqe_size,
  2127. &hw_pages, &hw_page_size);
  2128. if (status) {
  2129. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2130. srq_attr->attr.max_wr);
  2131. status = -EINVAL;
  2132. goto ret;
  2133. }
  2134. len = hw_pages * hw_page_size;
  2135. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2136. if (!srq->rq.va) {
  2137. status = -ENOMEM;
  2138. goto ret;
  2139. }
  2140. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2141. srq->rq.entry_size = dev->attr.rqe_size;
  2142. srq->rq.pa = pa;
  2143. srq->rq.len = len;
  2144. srq->rq.max_cnt = max_rqe_allocated;
  2145. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2146. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2147. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2148. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2149. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2150. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2151. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2152. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2153. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2154. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2155. if (status)
  2156. goto mbx_err;
  2157. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2158. srq->id = rsp->id;
  2159. srq->rq.dbid = rsp->id;
  2160. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2161. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2162. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2163. max_rqe_allocated = (1 << max_rqe_allocated);
  2164. srq->rq.max_cnt = max_rqe_allocated;
  2165. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2166. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2167. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2168. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2169. goto ret;
  2170. mbx_err:
  2171. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2172. ret:
  2173. kfree(cmd);
  2174. return status;
  2175. }
  2176. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2177. {
  2178. int status = -ENOMEM;
  2179. struct ocrdma_modify_srq *cmd;
  2180. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2181. if (!cmd)
  2182. return status;
  2183. cmd->id = srq->id;
  2184. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2185. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2186. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2187. kfree(cmd);
  2188. return status;
  2189. }
  2190. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2191. {
  2192. int status = -ENOMEM;
  2193. struct ocrdma_query_srq *cmd;
  2194. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2195. if (!cmd)
  2196. return status;
  2197. cmd->id = srq->rq.dbid;
  2198. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2199. if (status == 0) {
  2200. struct ocrdma_query_srq_rsp *rsp =
  2201. (struct ocrdma_query_srq_rsp *)cmd;
  2202. srq_attr->max_sge =
  2203. rsp->srq_lmt_max_sge &
  2204. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2205. srq_attr->max_wr =
  2206. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2207. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2208. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2209. }
  2210. kfree(cmd);
  2211. return status;
  2212. }
  2213. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2214. {
  2215. int status = -ENOMEM;
  2216. struct ocrdma_destroy_srq *cmd;
  2217. struct pci_dev *pdev = dev->nic_info.pdev;
  2218. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2219. if (!cmd)
  2220. return status;
  2221. cmd->id = srq->id;
  2222. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2223. if (srq->rq.va)
  2224. dma_free_coherent(&pdev->dev, srq->rq.len,
  2225. srq->rq.va, srq->rq.pa);
  2226. kfree(cmd);
  2227. return status;
  2228. }
  2229. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2230. {
  2231. int i;
  2232. int status = -EINVAL;
  2233. struct ocrdma_av *av;
  2234. unsigned long flags;
  2235. av = dev->av_tbl.va;
  2236. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2237. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2238. if (av->valid == 0) {
  2239. av->valid = OCRDMA_AV_VALID;
  2240. ah->av = av;
  2241. ah->id = i;
  2242. status = 0;
  2243. break;
  2244. }
  2245. av++;
  2246. }
  2247. if (i == dev->av_tbl.num_ah)
  2248. status = -EAGAIN;
  2249. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2250. return status;
  2251. }
  2252. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2253. {
  2254. unsigned long flags;
  2255. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2256. ah->av->valid = 0;
  2257. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2258. return 0;
  2259. }
  2260. static int ocrdma_create_mq_eq(struct ocrdma_dev *dev)
  2261. {
  2262. int status;
  2263. int irq;
  2264. unsigned long flags = 0;
  2265. int num_eq = 0;
  2266. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2267. flags = IRQF_SHARED;
  2268. } else {
  2269. num_eq = dev->nic_info.msix.num_vectors -
  2270. dev->nic_info.msix.start_vector;
  2271. /* minimum two vectors/eq are required for rdma to work.
  2272. * one for control path and one for data path.
  2273. */
  2274. if (num_eq < 2)
  2275. return -EBUSY;
  2276. }
  2277. status = ocrdma_create_eq(dev, &dev->meq, OCRDMA_EQ_LEN);
  2278. if (status)
  2279. return status;
  2280. sprintf(dev->meq.irq_name, "ocrdma_mq%d", dev->id);
  2281. irq = ocrdma_get_irq(dev, &dev->meq);
  2282. status = request_irq(irq, ocrdma_irq_handler, flags, dev->meq.irq_name,
  2283. &dev->meq);
  2284. if (status)
  2285. _ocrdma_destroy_eq(dev, &dev->meq);
  2286. return status;
  2287. }
  2288. static int ocrdma_create_qp_eqs(struct ocrdma_dev *dev)
  2289. {
  2290. int num_eq, i, status = 0;
  2291. int irq;
  2292. unsigned long flags = 0;
  2293. num_eq = dev->nic_info.msix.num_vectors -
  2294. dev->nic_info.msix.start_vector;
  2295. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2296. num_eq = 1;
  2297. flags = IRQF_SHARED;
  2298. } else {
  2299. num_eq = min_t(u32, num_eq, num_online_cpus());
  2300. }
  2301. dev->qp_eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2302. if (!dev->qp_eq_tbl)
  2303. return -ENOMEM;
  2304. for (i = 0; i < num_eq; i++) {
  2305. status = ocrdma_create_eq(dev, &dev->qp_eq_tbl[i],
  2306. OCRDMA_EQ_LEN);
  2307. if (status) {
  2308. status = -EINVAL;
  2309. break;
  2310. }
  2311. sprintf(dev->qp_eq_tbl[i].irq_name, "ocrdma_qp%d-%d",
  2312. dev->id, i);
  2313. irq = ocrdma_get_irq(dev, &dev->qp_eq_tbl[i]);
  2314. status = request_irq(irq, ocrdma_irq_handler, flags,
  2315. dev->qp_eq_tbl[i].irq_name,
  2316. &dev->qp_eq_tbl[i]);
  2317. if (status) {
  2318. _ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  2319. status = -EINVAL;
  2320. break;
  2321. }
  2322. dev->eq_cnt += 1;
  2323. }
  2324. /* one eq is sufficient for data path to work */
  2325. if (dev->eq_cnt >= 1)
  2326. return 0;
  2327. ocrdma_destroy_qp_eqs(dev);
  2328. return status;
  2329. }
  2330. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2331. {
  2332. int status;
  2333. /* set up control path eq */
  2334. status = ocrdma_create_mq_eq(dev);
  2335. if (status)
  2336. return status;
  2337. /* set up data path eq */
  2338. status = ocrdma_create_qp_eqs(dev);
  2339. if (status)
  2340. goto qpeq_err;
  2341. status = ocrdma_create_mq(dev);
  2342. if (status)
  2343. goto mq_err;
  2344. status = ocrdma_mbx_query_fw_config(dev);
  2345. if (status)
  2346. goto conf_err;
  2347. status = ocrdma_mbx_query_dev(dev);
  2348. if (status)
  2349. goto conf_err;
  2350. status = ocrdma_mbx_query_fw_ver(dev);
  2351. if (status)
  2352. goto conf_err;
  2353. status = ocrdma_mbx_create_ah_tbl(dev);
  2354. if (status)
  2355. goto conf_err;
  2356. return 0;
  2357. conf_err:
  2358. ocrdma_destroy_mq(dev);
  2359. mq_err:
  2360. ocrdma_destroy_qp_eqs(dev);
  2361. qpeq_err:
  2362. ocrdma_destroy_eq(dev, &dev->meq);
  2363. pr_err("%s() status=%d\n", __func__, status);
  2364. return status;
  2365. }
  2366. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2367. {
  2368. ocrdma_mbx_delete_ah_tbl(dev);
  2369. /* cleanup the data path eqs */
  2370. ocrdma_destroy_qp_eqs(dev);
  2371. /* cleanup the control path */
  2372. ocrdma_destroy_mq(dev);
  2373. ocrdma_destroy_eq(dev, &dev->meq);
  2374. }