wm8996.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <sound/wm8996.h>
  33. #include "wm8996.h"
  34. #define WM8996_AIFS 2
  35. #define HPOUT1L 1
  36. #define HPOUT1R 2
  37. #define HPOUT2L 4
  38. #define HPOUT2R 8
  39. #define WM8996_NUM_SUPPLIES 3
  40. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  41. "DBVDD",
  42. "AVDD1",
  43. "AVDD2",
  44. };
  45. struct wm8996_priv {
  46. struct snd_soc_codec *codec;
  47. int ldo1ena;
  48. int sysclk;
  49. int sysclk_src;
  50. int fll_src;
  51. int fll_fref;
  52. int fll_fout;
  53. struct completion fll_lock;
  54. u16 dcs_pending;
  55. struct completion dcs_done;
  56. u16 hpout_ena;
  57. u16 hpout_pending;
  58. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  59. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  60. struct regulator *cpvdd;
  61. struct wm8996_pdata pdata;
  62. int rx_rate[WM8996_AIFS];
  63. int bclk_rate[WM8996_AIFS];
  64. /* Platform dependant ReTune mobile configuration */
  65. int num_retune_mobile_texts;
  66. const char **retune_mobile_texts;
  67. int retune_mobile_cfg[2];
  68. struct soc_enum retune_mobile_enum;
  69. struct snd_soc_jack *jack;
  70. bool detecting;
  71. bool jack_mic;
  72. wm8996_polarity_fn polarity_cb;
  73. #ifdef CONFIG_GPIOLIB
  74. struct gpio_chip gpio_chip;
  75. #endif
  76. };
  77. /* We can't use the same notifier block for more than one supply and
  78. * there's no way I can see to get from a callback to the caller
  79. * except container_of().
  80. */
  81. #define WM8996_REGULATOR_EVENT(n) \
  82. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  83. unsigned long event, void *data) \
  84. { \
  85. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  86. disable_nb[n]); \
  87. if (event & REGULATOR_EVENT_DISABLE) { \
  88. wm8996->codec->cache_sync = 1; \
  89. } \
  90. return 0; \
  91. }
  92. WM8996_REGULATOR_EVENT(0)
  93. WM8996_REGULATOR_EVENT(1)
  94. WM8996_REGULATOR_EVENT(2)
  95. static const u16 wm8996_reg[WM8996_MAX_REGISTER] = {
  96. [WM8996_SOFTWARE_RESET] = 0x8996,
  97. [WM8996_POWER_MANAGEMENT_7] = 0x10,
  98. [WM8996_DAC1_HPOUT1_VOLUME] = 0x88,
  99. [WM8996_DAC2_HPOUT2_VOLUME] = 0x88,
  100. [WM8996_DAC1_LEFT_VOLUME] = 0x2c0,
  101. [WM8996_DAC1_RIGHT_VOLUME] = 0x2c0,
  102. [WM8996_DAC2_LEFT_VOLUME] = 0x2c0,
  103. [WM8996_DAC2_RIGHT_VOLUME] = 0x2c0,
  104. [WM8996_OUTPUT1_LEFT_VOLUME] = 0x80,
  105. [WM8996_OUTPUT1_RIGHT_VOLUME] = 0x80,
  106. [WM8996_OUTPUT2_LEFT_VOLUME] = 0x80,
  107. [WM8996_OUTPUT2_RIGHT_VOLUME] = 0x80,
  108. [WM8996_MICBIAS_1] = 0x39,
  109. [WM8996_MICBIAS_2] = 0x39,
  110. [WM8996_LDO_1] = 0x3,
  111. [WM8996_LDO_2] = 0x13,
  112. [WM8996_ACCESSORY_DETECT_MODE_1] = 0x4,
  113. [WM8996_HEADPHONE_DETECT_1] = 0x20,
  114. [WM8996_MIC_DETECT_1] = 0x7600,
  115. [WM8996_MIC_DETECT_2] = 0xbf,
  116. [WM8996_CHARGE_PUMP_1] = 0x1f25,
  117. [WM8996_CHARGE_PUMP_2] = 0xab19,
  118. [WM8996_DC_SERVO_5] = 0x2a2a,
  119. [WM8996_CONTROL_INTERFACE_1] = 0x8004,
  120. [WM8996_CLOCKING_1] = 0x10,
  121. [WM8996_AIF_RATE] = 0x83,
  122. [WM8996_FLL_CONTROL_4] = 0x5dc0,
  123. [WM8996_FLL_CONTROL_5] = 0xc84,
  124. [WM8996_FLL_EFS_2] = 0x2,
  125. [WM8996_AIF1_TX_LRCLK_1] = 0x80,
  126. [WM8996_AIF1_TX_LRCLK_2] = 0x8,
  127. [WM8996_AIF1_RX_LRCLK_1] = 0x80,
  128. [WM8996_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  129. [WM8996_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  130. [WM8996_AIF1TX_TEST] = 0x7,
  131. [WM8996_AIF2_TX_LRCLK_1] = 0x80,
  132. [WM8996_AIF2_TX_LRCLK_2] = 0x8,
  133. [WM8996_AIF2_RX_LRCLK_1] = 0x80,
  134. [WM8996_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  135. [WM8996_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  136. [WM8996_AIF2TX_TEST] = 0x1,
  137. [WM8996_DSP1_TX_LEFT_VOLUME] = 0xc0,
  138. [WM8996_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  139. [WM8996_DSP1_RX_LEFT_VOLUME] = 0xc0,
  140. [WM8996_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  141. [WM8996_DSP1_TX_FILTERS] = 0x2000,
  142. [WM8996_DSP1_RX_FILTERS_1] = 0x200,
  143. [WM8996_DSP1_RX_FILTERS_2] = 0x10,
  144. [WM8996_DSP1_DRC_1] = 0x98,
  145. [WM8996_DSP1_DRC_2] = 0x845,
  146. [WM8996_DSP1_RX_EQ_GAINS_1] = 0x6318,
  147. [WM8996_DSP1_RX_EQ_GAINS_2] = 0x6300,
  148. [WM8996_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  149. [WM8996_DSP1_RX_EQ_BAND_1_B] = 0x400,
  150. [WM8996_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  151. [WM8996_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  152. [WM8996_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  153. [WM8996_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  154. [WM8996_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  155. [WM8996_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  156. [WM8996_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  157. [WM8996_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  158. [WM8996_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  159. [WM8996_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  160. [WM8996_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  161. [WM8996_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  162. [WM8996_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  163. [WM8996_DSP1_RX_EQ_BAND_5_A] = 0x564,
  164. [WM8996_DSP1_RX_EQ_BAND_5_B] = 0x559,
  165. [WM8996_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  166. [WM8996_DSP2_TX_LEFT_VOLUME] = 0xc0,
  167. [WM8996_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  168. [WM8996_DSP2_RX_LEFT_VOLUME] = 0xc0,
  169. [WM8996_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  170. [WM8996_DSP2_TX_FILTERS] = 0x2000,
  171. [WM8996_DSP2_RX_FILTERS_1] = 0x200,
  172. [WM8996_DSP2_RX_FILTERS_2] = 0x10,
  173. [WM8996_DSP2_DRC_1] = 0x98,
  174. [WM8996_DSP2_DRC_2] = 0x845,
  175. [WM8996_DSP2_RX_EQ_GAINS_1] = 0x6318,
  176. [WM8996_DSP2_RX_EQ_GAINS_2] = 0x6300,
  177. [WM8996_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  178. [WM8996_DSP2_RX_EQ_BAND_1_B] = 0x400,
  179. [WM8996_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  180. [WM8996_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  181. [WM8996_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  182. [WM8996_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  183. [WM8996_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  184. [WM8996_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  185. [WM8996_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  186. [WM8996_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  187. [WM8996_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  188. [WM8996_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  189. [WM8996_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  190. [WM8996_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  191. [WM8996_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  192. [WM8996_DSP2_RX_EQ_BAND_5_A] = 0x564,
  193. [WM8996_DSP2_RX_EQ_BAND_5_B] = 0x559,
  194. [WM8996_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  195. [WM8996_OVERSAMPLING] = 0xd,
  196. [WM8996_SIDETONE] = 0x1040,
  197. [WM8996_GPIO_1] = 0xa101,
  198. [WM8996_GPIO_2] = 0xa101,
  199. [WM8996_GPIO_3] = 0xa101,
  200. [WM8996_GPIO_4] = 0xa101,
  201. [WM8996_GPIO_5] = 0xa101,
  202. [WM8996_PULL_CONTROL_2] = 0x140,
  203. [WM8996_INTERRUPT_STATUS_1_MASK] = 0x1f,
  204. [WM8996_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  205. [WM8996_RIGHT_PDM_SPEAKER] = 0x1,
  206. [WM8996_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  207. [WM8996_PDM_SPEAKER_VOLUME] = 0x66,
  208. [WM8996_WRITE_SEQUENCER_0] = 0x1,
  209. [WM8996_WRITE_SEQUENCER_1] = 0x1,
  210. [WM8996_WRITE_SEQUENCER_3] = 0x6,
  211. [WM8996_WRITE_SEQUENCER_4] = 0x40,
  212. [WM8996_WRITE_SEQUENCER_5] = 0x1,
  213. [WM8996_WRITE_SEQUENCER_6] = 0xf,
  214. [WM8996_WRITE_SEQUENCER_7] = 0x6,
  215. [WM8996_WRITE_SEQUENCER_8] = 0x1,
  216. [WM8996_WRITE_SEQUENCER_9] = 0x3,
  217. [WM8996_WRITE_SEQUENCER_10] = 0x104,
  218. [WM8996_WRITE_SEQUENCER_12] = 0x60,
  219. [WM8996_WRITE_SEQUENCER_13] = 0x11,
  220. [WM8996_WRITE_SEQUENCER_14] = 0x401,
  221. [WM8996_WRITE_SEQUENCER_16] = 0x50,
  222. [WM8996_WRITE_SEQUENCER_17] = 0x3,
  223. [WM8996_WRITE_SEQUENCER_18] = 0x100,
  224. [WM8996_WRITE_SEQUENCER_20] = 0x51,
  225. [WM8996_WRITE_SEQUENCER_21] = 0x3,
  226. [WM8996_WRITE_SEQUENCER_22] = 0x104,
  227. [WM8996_WRITE_SEQUENCER_23] = 0xa,
  228. [WM8996_WRITE_SEQUENCER_24] = 0x60,
  229. [WM8996_WRITE_SEQUENCER_25] = 0x3b,
  230. [WM8996_WRITE_SEQUENCER_26] = 0x502,
  231. [WM8996_WRITE_SEQUENCER_27] = 0x100,
  232. [WM8996_WRITE_SEQUENCER_28] = 0x2fff,
  233. [WM8996_WRITE_SEQUENCER_32] = 0x2fff,
  234. [WM8996_WRITE_SEQUENCER_36] = 0x2fff,
  235. [WM8996_WRITE_SEQUENCER_40] = 0x2fff,
  236. [WM8996_WRITE_SEQUENCER_44] = 0x2fff,
  237. [WM8996_WRITE_SEQUENCER_48] = 0x2fff,
  238. [WM8996_WRITE_SEQUENCER_52] = 0x2fff,
  239. [WM8996_WRITE_SEQUENCER_56] = 0x2fff,
  240. [WM8996_WRITE_SEQUENCER_60] = 0x2fff,
  241. [WM8996_WRITE_SEQUENCER_64] = 0x1,
  242. [WM8996_WRITE_SEQUENCER_65] = 0x1,
  243. [WM8996_WRITE_SEQUENCER_67] = 0x6,
  244. [WM8996_WRITE_SEQUENCER_68] = 0x40,
  245. [WM8996_WRITE_SEQUENCER_69] = 0x1,
  246. [WM8996_WRITE_SEQUENCER_70] = 0xf,
  247. [WM8996_WRITE_SEQUENCER_71] = 0x6,
  248. [WM8996_WRITE_SEQUENCER_72] = 0x1,
  249. [WM8996_WRITE_SEQUENCER_73] = 0x3,
  250. [WM8996_WRITE_SEQUENCER_74] = 0x104,
  251. [WM8996_WRITE_SEQUENCER_76] = 0x60,
  252. [WM8996_WRITE_SEQUENCER_77] = 0x11,
  253. [WM8996_WRITE_SEQUENCER_78] = 0x401,
  254. [WM8996_WRITE_SEQUENCER_80] = 0x50,
  255. [WM8996_WRITE_SEQUENCER_81] = 0x3,
  256. [WM8996_WRITE_SEQUENCER_82] = 0x100,
  257. [WM8996_WRITE_SEQUENCER_84] = 0x60,
  258. [WM8996_WRITE_SEQUENCER_85] = 0x3b,
  259. [WM8996_WRITE_SEQUENCER_86] = 0x502,
  260. [WM8996_WRITE_SEQUENCER_87] = 0x100,
  261. [WM8996_WRITE_SEQUENCER_88] = 0x2fff,
  262. [WM8996_WRITE_SEQUENCER_92] = 0x2fff,
  263. [WM8996_WRITE_SEQUENCER_96] = 0x2fff,
  264. [WM8996_WRITE_SEQUENCER_100] = 0x2fff,
  265. [WM8996_WRITE_SEQUENCER_104] = 0x2fff,
  266. [WM8996_WRITE_SEQUENCER_108] = 0x2fff,
  267. [WM8996_WRITE_SEQUENCER_112] = 0x2fff,
  268. [WM8996_WRITE_SEQUENCER_116] = 0x2fff,
  269. [WM8996_WRITE_SEQUENCER_120] = 0x2fff,
  270. [WM8996_WRITE_SEQUENCER_124] = 0x2fff,
  271. [WM8996_WRITE_SEQUENCER_128] = 0x1,
  272. [WM8996_WRITE_SEQUENCER_129] = 0x1,
  273. [WM8996_WRITE_SEQUENCER_131] = 0x6,
  274. [WM8996_WRITE_SEQUENCER_132] = 0x40,
  275. [WM8996_WRITE_SEQUENCER_133] = 0x1,
  276. [WM8996_WRITE_SEQUENCER_134] = 0xf,
  277. [WM8996_WRITE_SEQUENCER_135] = 0x6,
  278. [WM8996_WRITE_SEQUENCER_136] = 0x1,
  279. [WM8996_WRITE_SEQUENCER_137] = 0x3,
  280. [WM8996_WRITE_SEQUENCER_138] = 0x106,
  281. [WM8996_WRITE_SEQUENCER_140] = 0x61,
  282. [WM8996_WRITE_SEQUENCER_141] = 0x11,
  283. [WM8996_WRITE_SEQUENCER_142] = 0x401,
  284. [WM8996_WRITE_SEQUENCER_144] = 0x50,
  285. [WM8996_WRITE_SEQUENCER_145] = 0x3,
  286. [WM8996_WRITE_SEQUENCER_146] = 0x102,
  287. [WM8996_WRITE_SEQUENCER_148] = 0x51,
  288. [WM8996_WRITE_SEQUENCER_149] = 0x3,
  289. [WM8996_WRITE_SEQUENCER_150] = 0x106,
  290. [WM8996_WRITE_SEQUENCER_151] = 0xa,
  291. [WM8996_WRITE_SEQUENCER_152] = 0x61,
  292. [WM8996_WRITE_SEQUENCER_153] = 0x3b,
  293. [WM8996_WRITE_SEQUENCER_154] = 0x502,
  294. [WM8996_WRITE_SEQUENCER_155] = 0x100,
  295. [WM8996_WRITE_SEQUENCER_156] = 0x2fff,
  296. [WM8996_WRITE_SEQUENCER_160] = 0x2fff,
  297. [WM8996_WRITE_SEQUENCER_164] = 0x2fff,
  298. [WM8996_WRITE_SEQUENCER_168] = 0x2fff,
  299. [WM8996_WRITE_SEQUENCER_172] = 0x2fff,
  300. [WM8996_WRITE_SEQUENCER_176] = 0x2fff,
  301. [WM8996_WRITE_SEQUENCER_180] = 0x2fff,
  302. [WM8996_WRITE_SEQUENCER_184] = 0x2fff,
  303. [WM8996_WRITE_SEQUENCER_188] = 0x2fff,
  304. [WM8996_WRITE_SEQUENCER_192] = 0x1,
  305. [WM8996_WRITE_SEQUENCER_193] = 0x1,
  306. [WM8996_WRITE_SEQUENCER_195] = 0x6,
  307. [WM8996_WRITE_SEQUENCER_196] = 0x40,
  308. [WM8996_WRITE_SEQUENCER_197] = 0x1,
  309. [WM8996_WRITE_SEQUENCER_198] = 0xf,
  310. [WM8996_WRITE_SEQUENCER_199] = 0x6,
  311. [WM8996_WRITE_SEQUENCER_200] = 0x1,
  312. [WM8996_WRITE_SEQUENCER_201] = 0x3,
  313. [WM8996_WRITE_SEQUENCER_202] = 0x106,
  314. [WM8996_WRITE_SEQUENCER_204] = 0x61,
  315. [WM8996_WRITE_SEQUENCER_205] = 0x11,
  316. [WM8996_WRITE_SEQUENCER_206] = 0x401,
  317. [WM8996_WRITE_SEQUENCER_208] = 0x50,
  318. [WM8996_WRITE_SEQUENCER_209] = 0x3,
  319. [WM8996_WRITE_SEQUENCER_210] = 0x102,
  320. [WM8996_WRITE_SEQUENCER_212] = 0x61,
  321. [WM8996_WRITE_SEQUENCER_213] = 0x3b,
  322. [WM8996_WRITE_SEQUENCER_214] = 0x502,
  323. [WM8996_WRITE_SEQUENCER_215] = 0x100,
  324. [WM8996_WRITE_SEQUENCER_216] = 0x2fff,
  325. [WM8996_WRITE_SEQUENCER_220] = 0x2fff,
  326. [WM8996_WRITE_SEQUENCER_224] = 0x2fff,
  327. [WM8996_WRITE_SEQUENCER_228] = 0x2fff,
  328. [WM8996_WRITE_SEQUENCER_232] = 0x2fff,
  329. [WM8996_WRITE_SEQUENCER_236] = 0x2fff,
  330. [WM8996_WRITE_SEQUENCER_240] = 0x2fff,
  331. [WM8996_WRITE_SEQUENCER_244] = 0x2fff,
  332. [WM8996_WRITE_SEQUENCER_248] = 0x2fff,
  333. [WM8996_WRITE_SEQUENCER_252] = 0x2fff,
  334. [WM8996_WRITE_SEQUENCER_256] = 0x60,
  335. [WM8996_WRITE_SEQUENCER_258] = 0x601,
  336. [WM8996_WRITE_SEQUENCER_260] = 0x50,
  337. [WM8996_WRITE_SEQUENCER_262] = 0x100,
  338. [WM8996_WRITE_SEQUENCER_264] = 0x1,
  339. [WM8996_WRITE_SEQUENCER_266] = 0x104,
  340. [WM8996_WRITE_SEQUENCER_267] = 0x100,
  341. [WM8996_WRITE_SEQUENCER_268] = 0x2fff,
  342. [WM8996_WRITE_SEQUENCER_272] = 0x2fff,
  343. [WM8996_WRITE_SEQUENCER_276] = 0x2fff,
  344. [WM8996_WRITE_SEQUENCER_280] = 0x2fff,
  345. [WM8996_WRITE_SEQUENCER_284] = 0x2fff,
  346. [WM8996_WRITE_SEQUENCER_288] = 0x2fff,
  347. [WM8996_WRITE_SEQUENCER_292] = 0x2fff,
  348. [WM8996_WRITE_SEQUENCER_296] = 0x2fff,
  349. [WM8996_WRITE_SEQUENCER_300] = 0x2fff,
  350. [WM8996_WRITE_SEQUENCER_304] = 0x2fff,
  351. [WM8996_WRITE_SEQUENCER_308] = 0x2fff,
  352. [WM8996_WRITE_SEQUENCER_312] = 0x2fff,
  353. [WM8996_WRITE_SEQUENCER_316] = 0x2fff,
  354. [WM8996_WRITE_SEQUENCER_320] = 0x61,
  355. [WM8996_WRITE_SEQUENCER_322] = 0x601,
  356. [WM8996_WRITE_SEQUENCER_324] = 0x50,
  357. [WM8996_WRITE_SEQUENCER_326] = 0x102,
  358. [WM8996_WRITE_SEQUENCER_328] = 0x1,
  359. [WM8996_WRITE_SEQUENCER_330] = 0x106,
  360. [WM8996_WRITE_SEQUENCER_331] = 0x100,
  361. [WM8996_WRITE_SEQUENCER_332] = 0x2fff,
  362. [WM8996_WRITE_SEQUENCER_336] = 0x2fff,
  363. [WM8996_WRITE_SEQUENCER_340] = 0x2fff,
  364. [WM8996_WRITE_SEQUENCER_344] = 0x2fff,
  365. [WM8996_WRITE_SEQUENCER_348] = 0x2fff,
  366. [WM8996_WRITE_SEQUENCER_352] = 0x2fff,
  367. [WM8996_WRITE_SEQUENCER_356] = 0x2fff,
  368. [WM8996_WRITE_SEQUENCER_360] = 0x2fff,
  369. [WM8996_WRITE_SEQUENCER_364] = 0x2fff,
  370. [WM8996_WRITE_SEQUENCER_368] = 0x2fff,
  371. [WM8996_WRITE_SEQUENCER_372] = 0x2fff,
  372. [WM8996_WRITE_SEQUENCER_376] = 0x2fff,
  373. [WM8996_WRITE_SEQUENCER_380] = 0x2fff,
  374. [WM8996_WRITE_SEQUENCER_384] = 0x60,
  375. [WM8996_WRITE_SEQUENCER_386] = 0x601,
  376. [WM8996_WRITE_SEQUENCER_388] = 0x61,
  377. [WM8996_WRITE_SEQUENCER_390] = 0x601,
  378. [WM8996_WRITE_SEQUENCER_392] = 0x50,
  379. [WM8996_WRITE_SEQUENCER_394] = 0x300,
  380. [WM8996_WRITE_SEQUENCER_396] = 0x1,
  381. [WM8996_WRITE_SEQUENCER_398] = 0x304,
  382. [WM8996_WRITE_SEQUENCER_400] = 0x40,
  383. [WM8996_WRITE_SEQUENCER_402] = 0xf,
  384. [WM8996_WRITE_SEQUENCER_404] = 0x1,
  385. [WM8996_WRITE_SEQUENCER_407] = 0x100,
  386. };
  387. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  388. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  389. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  390. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  391. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  392. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  393. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  394. static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
  395. static const char *sidetone_hpf_text[] = {
  396. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  397. };
  398. static const struct soc_enum sidetone_hpf =
  399. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
  400. static const char *hpf_mode_text[] = {
  401. "HiFi", "Custom", "Voice"
  402. };
  403. static const struct soc_enum dsp1tx_hpf_mode =
  404. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  405. static const struct soc_enum dsp2tx_hpf_mode =
  406. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  407. static const char *hpf_cutoff_text[] = {
  408. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  409. };
  410. static const struct soc_enum dsp1tx_hpf_cutoff =
  411. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  412. static const struct soc_enum dsp2tx_hpf_cutoff =
  413. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  414. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  415. {
  416. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  417. struct wm8996_pdata *pdata = &wm8996->pdata;
  418. int base, best, best_val, save, i, cfg, iface;
  419. if (!wm8996->num_retune_mobile_texts)
  420. return;
  421. switch (block) {
  422. case 0:
  423. base = WM8996_DSP1_RX_EQ_GAINS_1;
  424. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  425. WM8996_DSP1RX_SRC)
  426. iface = 1;
  427. else
  428. iface = 0;
  429. break;
  430. case 1:
  431. base = WM8996_DSP1_RX_EQ_GAINS_2;
  432. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  433. WM8996_DSP2RX_SRC)
  434. iface = 1;
  435. else
  436. iface = 0;
  437. break;
  438. default:
  439. return;
  440. }
  441. /* Find the version of the currently selected configuration
  442. * with the nearest sample rate. */
  443. cfg = wm8996->retune_mobile_cfg[block];
  444. best = 0;
  445. best_val = INT_MAX;
  446. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  447. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  448. wm8996->retune_mobile_texts[cfg]) == 0 &&
  449. abs(pdata->retune_mobile_cfgs[i].rate
  450. - wm8996->rx_rate[iface]) < best_val) {
  451. best = i;
  452. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  453. - wm8996->rx_rate[iface]);
  454. }
  455. }
  456. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  457. block,
  458. pdata->retune_mobile_cfgs[best].name,
  459. pdata->retune_mobile_cfgs[best].rate,
  460. wm8996->rx_rate[iface]);
  461. /* The EQ will be disabled while reconfiguring it, remember the
  462. * current configuration.
  463. */
  464. save = snd_soc_read(codec, base);
  465. save &= WM8996_DSP1RX_EQ_ENA;
  466. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  467. snd_soc_update_bits(codec, base + i, 0xffff,
  468. pdata->retune_mobile_cfgs[best].regs[i]);
  469. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  470. }
  471. /* Icky as hell but saves code duplication */
  472. static int wm8996_get_retune_mobile_block(const char *name)
  473. {
  474. if (strcmp(name, "DSP1 EQ Mode") == 0)
  475. return 0;
  476. if (strcmp(name, "DSP2 EQ Mode") == 0)
  477. return 1;
  478. return -EINVAL;
  479. }
  480. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  481. struct snd_ctl_elem_value *ucontrol)
  482. {
  483. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  484. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  485. struct wm8996_pdata *pdata = &wm8996->pdata;
  486. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  487. int value = ucontrol->value.integer.value[0];
  488. if (block < 0)
  489. return block;
  490. if (value >= pdata->num_retune_mobile_cfgs)
  491. return -EINVAL;
  492. wm8996->retune_mobile_cfg[block] = value;
  493. wm8996_set_retune_mobile(codec, block);
  494. return 0;
  495. }
  496. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  497. struct snd_ctl_elem_value *ucontrol)
  498. {
  499. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  500. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  501. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  502. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  503. return 0;
  504. }
  505. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  506. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  507. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  508. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  509. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  510. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  511. 0, 5, 24, 0, sidetone_tlv),
  512. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  513. 0, 5, 24, 0, sidetone_tlv),
  514. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  515. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  516. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  517. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  518. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  519. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  520. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  521. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  522. 13, 1, 0),
  523. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  524. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  525. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  526. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  527. 13, 1, 0),
  528. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  529. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  530. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  531. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  532. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  533. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  534. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  535. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  536. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  537. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  538. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  539. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  540. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  541. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  542. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  543. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  544. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  545. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  546. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  547. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  548. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  549. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  550. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  551. SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
  552. SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
  553. SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
  554. 0, threedstereo_tlv),
  555. SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
  556. 0, threedstereo_tlv),
  557. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  558. 8, 0, out_digital_tlv),
  559. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  560. 8, 0, out_digital_tlv),
  561. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  562. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  563. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  564. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  565. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  566. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  567. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  568. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  569. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  570. spk_tlv),
  571. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  572. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  573. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  574. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  575. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  576. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  577. };
  578. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  579. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  582. eq_tlv),
  583. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  584. eq_tlv),
  585. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  586. eq_tlv),
  587. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  588. eq_tlv),
  589. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  590. eq_tlv),
  591. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  592. eq_tlv),
  593. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  594. eq_tlv),
  595. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  596. eq_tlv),
  597. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  598. eq_tlv),
  599. };
  600. static int cp_event(struct snd_soc_dapm_widget *w,
  601. struct snd_kcontrol *kcontrol, int event)
  602. {
  603. struct snd_soc_codec *codec = w->codec;
  604. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  605. int ret = 0;
  606. switch (event) {
  607. case SND_SOC_DAPM_PRE_PMU:
  608. ret = regulator_enable(wm8996->cpvdd);
  609. if (ret != 0)
  610. dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
  611. ret);
  612. break;
  613. case SND_SOC_DAPM_POST_PMU:
  614. msleep(5);
  615. break;
  616. case SND_SOC_DAPM_POST_PMD:
  617. regulator_disable_deferred(wm8996->cpvdd, 20);
  618. break;
  619. default:
  620. BUG();
  621. ret = -EINVAL;
  622. }
  623. return ret;
  624. }
  625. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  626. struct snd_kcontrol *kcontrol, int event)
  627. {
  628. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  629. /* Record which outputs we enabled */
  630. switch (event) {
  631. case SND_SOC_DAPM_PRE_PMD:
  632. wm8996->hpout_pending &= ~w->shift;
  633. break;
  634. case SND_SOC_DAPM_PRE_PMU:
  635. wm8996->hpout_pending |= w->shift;
  636. break;
  637. default:
  638. BUG();
  639. return -EINVAL;
  640. }
  641. return 0;
  642. }
  643. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  644. {
  645. struct i2c_client *i2c = to_i2c_client(codec->dev);
  646. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  647. int ret;
  648. unsigned long timeout = 200;
  649. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  650. /* Use the interrupt if possible */
  651. do {
  652. if (i2c->irq) {
  653. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  654. msecs_to_jiffies(200));
  655. if (timeout == 0)
  656. dev_err(codec->dev, "DC servo timed out\n");
  657. } else {
  658. msleep(1);
  659. timeout--;
  660. }
  661. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  662. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  663. } while (timeout && ret & mask);
  664. if (timeout == 0)
  665. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  666. else
  667. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  668. }
  669. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  670. enum snd_soc_dapm_type event, int subseq)
  671. {
  672. struct snd_soc_codec *codec = container_of(dapm,
  673. struct snd_soc_codec, dapm);
  674. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  675. u16 val, mask;
  676. /* Complete any pending DC servo starts */
  677. if (wm8996->dcs_pending) {
  678. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  679. wm8996->dcs_pending);
  680. /* Trigger a startup sequence */
  681. wait_for_dc_servo(codec, wm8996->dcs_pending
  682. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  683. wm8996->dcs_pending = 0;
  684. }
  685. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  686. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  687. wm8996->hpout_ena, wm8996->hpout_pending);
  688. val = 0;
  689. mask = 0;
  690. if (wm8996->hpout_pending & HPOUT1L) {
  691. val |= WM8996_HPOUT1L_RMV_SHORT;
  692. mask |= WM8996_HPOUT1L_RMV_SHORT;
  693. } else {
  694. mask |= WM8996_HPOUT1L_RMV_SHORT |
  695. WM8996_HPOUT1L_OUTP |
  696. WM8996_HPOUT1L_DLY;
  697. }
  698. if (wm8996->hpout_pending & HPOUT1R) {
  699. val |= WM8996_HPOUT1R_RMV_SHORT;
  700. mask |= WM8996_HPOUT1R_RMV_SHORT;
  701. } else {
  702. mask |= WM8996_HPOUT1R_RMV_SHORT |
  703. WM8996_HPOUT1R_OUTP |
  704. WM8996_HPOUT1R_DLY;
  705. }
  706. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  707. val = 0;
  708. mask = 0;
  709. if (wm8996->hpout_pending & HPOUT2L) {
  710. val |= WM8996_HPOUT2L_RMV_SHORT;
  711. mask |= WM8996_HPOUT2L_RMV_SHORT;
  712. } else {
  713. mask |= WM8996_HPOUT2L_RMV_SHORT |
  714. WM8996_HPOUT2L_OUTP |
  715. WM8996_HPOUT2L_DLY;
  716. }
  717. if (wm8996->hpout_pending & HPOUT2R) {
  718. val |= WM8996_HPOUT2R_RMV_SHORT;
  719. mask |= WM8996_HPOUT2R_RMV_SHORT;
  720. } else {
  721. mask |= WM8996_HPOUT2R_RMV_SHORT |
  722. WM8996_HPOUT2R_OUTP |
  723. WM8996_HPOUT2R_DLY;
  724. }
  725. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  726. wm8996->hpout_ena = wm8996->hpout_pending;
  727. }
  728. }
  729. static int dcs_start(struct snd_soc_dapm_widget *w,
  730. struct snd_kcontrol *kcontrol, int event)
  731. {
  732. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  733. switch (event) {
  734. case SND_SOC_DAPM_POST_PMU:
  735. wm8996->dcs_pending |= 1 << w->shift;
  736. break;
  737. default:
  738. BUG();
  739. return -EINVAL;
  740. }
  741. return 0;
  742. }
  743. static const char *sidetone_text[] = {
  744. "IN1", "IN2",
  745. };
  746. static const struct soc_enum left_sidetone_enum =
  747. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  748. static const struct snd_kcontrol_new left_sidetone =
  749. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  750. static const struct soc_enum right_sidetone_enum =
  751. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  752. static const struct snd_kcontrol_new right_sidetone =
  753. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  754. static const char *spk_text[] = {
  755. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  756. };
  757. static const struct soc_enum spkl_enum =
  758. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  759. static const struct snd_kcontrol_new spkl_mux =
  760. SOC_DAPM_ENUM("SPKL", spkl_enum);
  761. static const struct soc_enum spkr_enum =
  762. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  763. static const struct snd_kcontrol_new spkr_mux =
  764. SOC_DAPM_ENUM("SPKR", spkr_enum);
  765. static const char *dsp1rx_text[] = {
  766. "AIF1", "AIF2"
  767. };
  768. static const struct soc_enum dsp1rx_enum =
  769. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  770. static const struct snd_kcontrol_new dsp1rx =
  771. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  772. static const char *dsp2rx_text[] = {
  773. "AIF2", "AIF1"
  774. };
  775. static const struct soc_enum dsp2rx_enum =
  776. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  777. static const struct snd_kcontrol_new dsp2rx =
  778. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  779. static const char *aif2tx_text[] = {
  780. "DSP2", "DSP1", "AIF1"
  781. };
  782. static const struct soc_enum aif2tx_enum =
  783. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  784. static const struct snd_kcontrol_new aif2tx =
  785. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  786. static const char *inmux_text[] = {
  787. "ADC", "DMIC1", "DMIC2"
  788. };
  789. static const struct soc_enum in1_enum =
  790. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  791. static const struct snd_kcontrol_new in1_mux =
  792. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  793. static const struct soc_enum in2_enum =
  794. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  795. static const struct snd_kcontrol_new in2_mux =
  796. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  797. static const struct snd_kcontrol_new dac2r_mix[] = {
  798. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  799. 5, 1, 0),
  800. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  801. 4, 1, 0),
  802. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  803. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  804. };
  805. static const struct snd_kcontrol_new dac2l_mix[] = {
  806. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  807. 5, 1, 0),
  808. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  809. 4, 1, 0),
  810. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  811. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  812. };
  813. static const struct snd_kcontrol_new dac1r_mix[] = {
  814. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  815. 5, 1, 0),
  816. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  817. 4, 1, 0),
  818. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  819. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  820. };
  821. static const struct snd_kcontrol_new dac1l_mix[] = {
  822. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  823. 5, 1, 0),
  824. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  825. 4, 1, 0),
  826. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  827. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  828. };
  829. static const struct snd_kcontrol_new dsp1txl[] = {
  830. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  831. 1, 1, 0),
  832. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  833. 0, 1, 0),
  834. };
  835. static const struct snd_kcontrol_new dsp1txr[] = {
  836. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  837. 1, 1, 0),
  838. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  839. 0, 1, 0),
  840. };
  841. static const struct snd_kcontrol_new dsp2txl[] = {
  842. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  843. 1, 1, 0),
  844. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  845. 0, 1, 0),
  846. };
  847. static const struct snd_kcontrol_new dsp2txr[] = {
  848. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  849. 1, 1, 0),
  850. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  851. 0, 1, 0),
  852. };
  853. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  854. SND_SOC_DAPM_INPUT("IN1LN"),
  855. SND_SOC_DAPM_INPUT("IN1LP"),
  856. SND_SOC_DAPM_INPUT("IN1RN"),
  857. SND_SOC_DAPM_INPUT("IN1RP"),
  858. SND_SOC_DAPM_INPUT("IN2LN"),
  859. SND_SOC_DAPM_INPUT("IN2LP"),
  860. SND_SOC_DAPM_INPUT("IN2RN"),
  861. SND_SOC_DAPM_INPUT("IN2RP"),
  862. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  863. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  864. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  865. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  866. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  867. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  868. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  869. SND_SOC_DAPM_POST_PMD),
  870. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  871. SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
  872. SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
  873. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  874. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  875. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  876. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  877. SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
  878. SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
  879. SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
  880. SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
  881. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  882. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  883. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  884. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  885. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  886. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  887. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  888. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  889. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  890. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  891. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  892. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  893. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  894. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  895. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  896. dsp2txl, ARRAY_SIZE(dsp2txl)),
  897. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  898. dsp2txr, ARRAY_SIZE(dsp2txr)),
  899. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  900. dsp1txl, ARRAY_SIZE(dsp1txl)),
  901. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  902. dsp1txr, ARRAY_SIZE(dsp1txr)),
  903. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  904. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  905. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  906. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  907. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  908. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  909. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  910. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  911. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  912. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  913. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  914. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  915. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
  916. WM8996_POWER_MANAGEMENT_4, 9, 0),
  917. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
  918. WM8996_POWER_MANAGEMENT_4, 8, 0),
  919. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 0,
  920. WM8996_POWER_MANAGEMENT_6, 9, 0),
  921. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 1,
  922. WM8996_POWER_MANAGEMENT_6, 8, 0),
  923. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  924. WM8996_POWER_MANAGEMENT_4, 5, 0),
  925. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  926. WM8996_POWER_MANAGEMENT_4, 4, 0),
  927. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  928. WM8996_POWER_MANAGEMENT_4, 3, 0),
  929. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  930. WM8996_POWER_MANAGEMENT_4, 2, 0),
  931. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  932. WM8996_POWER_MANAGEMENT_4, 1, 0),
  933. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  934. WM8996_POWER_MANAGEMENT_4, 0, 0),
  935. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  936. WM8996_POWER_MANAGEMENT_6, 5, 0),
  937. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  938. WM8996_POWER_MANAGEMENT_6, 4, 0),
  939. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  940. WM8996_POWER_MANAGEMENT_6, 3, 0),
  941. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  942. WM8996_POWER_MANAGEMENT_6, 2, 0),
  943. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  944. WM8996_POWER_MANAGEMENT_6, 1, 0),
  945. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  946. WM8996_POWER_MANAGEMENT_6, 0, 0),
  947. /* We route as stereo pairs so define some dummy widgets to squash
  948. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  949. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  951. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  952. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  953. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  954. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  955. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  956. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  957. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  958. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  959. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  960. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  961. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  962. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  963. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  964. SND_SOC_DAPM_POST_PMU),
  965. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
  966. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  967. rmv_short_event,
  968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  969. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  970. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  971. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  972. SND_SOC_DAPM_POST_PMU),
  973. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
  974. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  975. rmv_short_event,
  976. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  977. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  978. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  979. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  980. SND_SOC_DAPM_POST_PMU),
  981. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
  982. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  983. rmv_short_event,
  984. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  985. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  986. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  987. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  988. SND_SOC_DAPM_POST_PMU),
  989. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
  990. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  991. rmv_short_event,
  992. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  993. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  994. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  995. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  996. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  997. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  998. };
  999. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  1000. { "AIFCLK", NULL, "SYSCLK" },
  1001. { "SYSDSPCLK", NULL, "SYSCLK" },
  1002. { "Charge Pump", NULL, "SYSCLK" },
  1003. { "MICB1", NULL, "LDO2" },
  1004. { "MICB1", NULL, "MICB1 Audio" },
  1005. { "MICB2", NULL, "LDO2" },
  1006. { "MICB2", NULL, "MICB2 Audio" },
  1007. { "IN1L PGA", NULL, "IN2LN" },
  1008. { "IN1L PGA", NULL, "IN2LP" },
  1009. { "IN1L PGA", NULL, "IN1LN" },
  1010. { "IN1L PGA", NULL, "IN1LP" },
  1011. { "IN1R PGA", NULL, "IN2RN" },
  1012. { "IN1R PGA", NULL, "IN2RP" },
  1013. { "IN1R PGA", NULL, "IN1RN" },
  1014. { "IN1R PGA", NULL, "IN1RP" },
  1015. { "ADCL", NULL, "IN1L PGA" },
  1016. { "ADCR", NULL, "IN1R PGA" },
  1017. { "DMIC1L", NULL, "DMIC1DAT" },
  1018. { "DMIC1R", NULL, "DMIC1DAT" },
  1019. { "DMIC2L", NULL, "DMIC2DAT" },
  1020. { "DMIC2R", NULL, "DMIC2DAT" },
  1021. { "DMIC2L", NULL, "DMIC2" },
  1022. { "DMIC2R", NULL, "DMIC2" },
  1023. { "DMIC1L", NULL, "DMIC1" },
  1024. { "DMIC1R", NULL, "DMIC1" },
  1025. { "IN1L Mux", "ADC", "ADCL" },
  1026. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1027. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1028. { "IN1R Mux", "ADC", "ADCR" },
  1029. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1030. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1031. { "IN2L Mux", "ADC", "ADCL" },
  1032. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1033. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1034. { "IN2R Mux", "ADC", "ADCR" },
  1035. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1036. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1037. { "Left Sidetone", "IN1", "IN1L Mux" },
  1038. { "Left Sidetone", "IN2", "IN2L Mux" },
  1039. { "Right Sidetone", "IN1", "IN1R Mux" },
  1040. { "Right Sidetone", "IN2", "IN2R Mux" },
  1041. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1042. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1043. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1044. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1045. { "AIF1TX0", NULL, "DSP1TXL" },
  1046. { "AIF1TX1", NULL, "DSP1TXR" },
  1047. { "AIF1TX2", NULL, "DSP2TXL" },
  1048. { "AIF1TX3", NULL, "DSP2TXR" },
  1049. { "AIF1TX4", NULL, "AIF2RX0" },
  1050. { "AIF1TX5", NULL, "AIF2RX1" },
  1051. { "AIF1RX0", NULL, "AIFCLK" },
  1052. { "AIF1RX1", NULL, "AIFCLK" },
  1053. { "AIF1RX2", NULL, "AIFCLK" },
  1054. { "AIF1RX3", NULL, "AIFCLK" },
  1055. { "AIF1RX4", NULL, "AIFCLK" },
  1056. { "AIF1RX5", NULL, "AIFCLK" },
  1057. { "AIF2RX0", NULL, "AIFCLK" },
  1058. { "AIF2RX1", NULL, "AIFCLK" },
  1059. { "AIF1TX0", NULL, "AIFCLK" },
  1060. { "AIF1TX1", NULL, "AIFCLK" },
  1061. { "AIF1TX2", NULL, "AIFCLK" },
  1062. { "AIF1TX3", NULL, "AIFCLK" },
  1063. { "AIF1TX4", NULL, "AIFCLK" },
  1064. { "AIF1TX5", NULL, "AIFCLK" },
  1065. { "AIF2TX0", NULL, "AIFCLK" },
  1066. { "AIF2TX1", NULL, "AIFCLK" },
  1067. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1068. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1069. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1070. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1071. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1072. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1073. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1074. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1075. { "AIF1RXA", NULL, "AIF1RX0" },
  1076. { "AIF1RXA", NULL, "AIF1RX1" },
  1077. { "AIF1RXB", NULL, "AIF1RX2" },
  1078. { "AIF1RXB", NULL, "AIF1RX3" },
  1079. { "AIF1RXC", NULL, "AIF1RX4" },
  1080. { "AIF1RXC", NULL, "AIF1RX5" },
  1081. { "AIF2RX", NULL, "AIF2RX0" },
  1082. { "AIF2RX", NULL, "AIF2RX1" },
  1083. { "AIF2TX", "DSP2", "DSP2TX" },
  1084. { "AIF2TX", "DSP1", "DSP1RX" },
  1085. { "AIF2TX", "AIF1", "AIF1RXC" },
  1086. { "DSP1RXL", NULL, "DSP1RX" },
  1087. { "DSP1RXR", NULL, "DSP1RX" },
  1088. { "DSP2RXL", NULL, "DSP2RX" },
  1089. { "DSP2RXR", NULL, "DSP2RX" },
  1090. { "DSP2TX", NULL, "DSP2TXL" },
  1091. { "DSP2TX", NULL, "DSP2TXR" },
  1092. { "DSP1RX", "AIF1", "AIF1RXA" },
  1093. { "DSP1RX", "AIF2", "AIF2RX" },
  1094. { "DSP2RX", "AIF1", "AIF1RXB" },
  1095. { "DSP2RX", "AIF2", "AIF2RX" },
  1096. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1097. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1098. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1099. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1100. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1101. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1102. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1103. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1104. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1105. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1106. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1107. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1108. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1109. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1110. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1111. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1112. { "DAC1L", NULL, "DAC1L Mixer" },
  1113. { "DAC1R", NULL, "DAC1R Mixer" },
  1114. { "DAC2L", NULL, "DAC2L Mixer" },
  1115. { "DAC2R", NULL, "DAC2R Mixer" },
  1116. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1117. { "HPOUT2L PGA", NULL, "DAC2L" },
  1118. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1119. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1120. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1121. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1122. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1123. { "HPOUT2R PGA", NULL, "DAC2R" },
  1124. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1125. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1126. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1127. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1128. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1129. { "HPOUT1L PGA", NULL, "DAC1L" },
  1130. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1131. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1132. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1133. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1134. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1135. { "HPOUT1R PGA", NULL, "DAC1R" },
  1136. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1137. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1138. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1139. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1140. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1141. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1142. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1143. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1144. { "SPKL", "DAC1L", "DAC1L" },
  1145. { "SPKL", "DAC1R", "DAC1R" },
  1146. { "SPKL", "DAC2L", "DAC2L" },
  1147. { "SPKL", "DAC2R", "DAC2R" },
  1148. { "SPKR", "DAC1L", "DAC1L" },
  1149. { "SPKR", "DAC1R", "DAC1R" },
  1150. { "SPKR", "DAC2L", "DAC2L" },
  1151. { "SPKR", "DAC2R", "DAC2R" },
  1152. { "SPKL PGA", NULL, "SPKL" },
  1153. { "SPKR PGA", NULL, "SPKR" },
  1154. { "SPKDAT", NULL, "SPKL PGA" },
  1155. { "SPKDAT", NULL, "SPKR PGA" },
  1156. };
  1157. static int wm8996_readable_register(struct snd_soc_codec *codec,
  1158. unsigned int reg)
  1159. {
  1160. /* Due to the sparseness of the register map the compiler
  1161. * output from an explicit switch statement ends up being much
  1162. * more efficient than a table.
  1163. */
  1164. switch (reg) {
  1165. case WM8996_SOFTWARE_RESET:
  1166. case WM8996_POWER_MANAGEMENT_1:
  1167. case WM8996_POWER_MANAGEMENT_2:
  1168. case WM8996_POWER_MANAGEMENT_3:
  1169. case WM8996_POWER_MANAGEMENT_4:
  1170. case WM8996_POWER_MANAGEMENT_5:
  1171. case WM8996_POWER_MANAGEMENT_6:
  1172. case WM8996_POWER_MANAGEMENT_7:
  1173. case WM8996_POWER_MANAGEMENT_8:
  1174. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1175. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1176. case WM8996_LINE_INPUT_CONTROL:
  1177. case WM8996_DAC1_HPOUT1_VOLUME:
  1178. case WM8996_DAC2_HPOUT2_VOLUME:
  1179. case WM8996_DAC1_LEFT_VOLUME:
  1180. case WM8996_DAC1_RIGHT_VOLUME:
  1181. case WM8996_DAC2_LEFT_VOLUME:
  1182. case WM8996_DAC2_RIGHT_VOLUME:
  1183. case WM8996_OUTPUT1_LEFT_VOLUME:
  1184. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1185. case WM8996_OUTPUT2_LEFT_VOLUME:
  1186. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1187. case WM8996_MICBIAS_1:
  1188. case WM8996_MICBIAS_2:
  1189. case WM8996_LDO_1:
  1190. case WM8996_LDO_2:
  1191. case WM8996_ACCESSORY_DETECT_MODE_1:
  1192. case WM8996_ACCESSORY_DETECT_MODE_2:
  1193. case WM8996_HEADPHONE_DETECT_1:
  1194. case WM8996_HEADPHONE_DETECT_2:
  1195. case WM8996_MIC_DETECT_1:
  1196. case WM8996_MIC_DETECT_2:
  1197. case WM8996_MIC_DETECT_3:
  1198. case WM8996_CHARGE_PUMP_1:
  1199. case WM8996_CHARGE_PUMP_2:
  1200. case WM8996_DC_SERVO_1:
  1201. case WM8996_DC_SERVO_2:
  1202. case WM8996_DC_SERVO_3:
  1203. case WM8996_DC_SERVO_5:
  1204. case WM8996_DC_SERVO_6:
  1205. case WM8996_DC_SERVO_7:
  1206. case WM8996_DC_SERVO_READBACK_0:
  1207. case WM8996_ANALOGUE_HP_1:
  1208. case WM8996_ANALOGUE_HP_2:
  1209. case WM8996_CHIP_REVISION:
  1210. case WM8996_CONTROL_INTERFACE_1:
  1211. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1212. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1213. case WM8996_AIF_CLOCKING_1:
  1214. case WM8996_AIF_CLOCKING_2:
  1215. case WM8996_CLOCKING_1:
  1216. case WM8996_CLOCKING_2:
  1217. case WM8996_AIF_RATE:
  1218. case WM8996_FLL_CONTROL_1:
  1219. case WM8996_FLL_CONTROL_2:
  1220. case WM8996_FLL_CONTROL_3:
  1221. case WM8996_FLL_CONTROL_4:
  1222. case WM8996_FLL_CONTROL_5:
  1223. case WM8996_FLL_CONTROL_6:
  1224. case WM8996_FLL_EFS_1:
  1225. case WM8996_FLL_EFS_2:
  1226. case WM8996_AIF1_CONTROL:
  1227. case WM8996_AIF1_BCLK:
  1228. case WM8996_AIF1_TX_LRCLK_1:
  1229. case WM8996_AIF1_TX_LRCLK_2:
  1230. case WM8996_AIF1_RX_LRCLK_1:
  1231. case WM8996_AIF1_RX_LRCLK_2:
  1232. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1233. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1234. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1235. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1236. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1237. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1238. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1239. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1240. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1241. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1242. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1243. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1244. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1245. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1246. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1247. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1248. case WM8996_AIF1TX_TEST:
  1249. case WM8996_AIF2_CONTROL:
  1250. case WM8996_AIF2_BCLK:
  1251. case WM8996_AIF2_TX_LRCLK_1:
  1252. case WM8996_AIF2_TX_LRCLK_2:
  1253. case WM8996_AIF2_RX_LRCLK_1:
  1254. case WM8996_AIF2_RX_LRCLK_2:
  1255. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1256. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1257. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1258. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1259. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1260. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1261. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1262. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1263. case WM8996_AIF2TX_TEST:
  1264. case WM8996_DSP1_TX_LEFT_VOLUME:
  1265. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1266. case WM8996_DSP1_RX_LEFT_VOLUME:
  1267. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1268. case WM8996_DSP1_TX_FILTERS:
  1269. case WM8996_DSP1_RX_FILTERS_1:
  1270. case WM8996_DSP1_RX_FILTERS_2:
  1271. case WM8996_DSP1_DRC_1:
  1272. case WM8996_DSP1_DRC_2:
  1273. case WM8996_DSP1_DRC_3:
  1274. case WM8996_DSP1_DRC_4:
  1275. case WM8996_DSP1_DRC_5:
  1276. case WM8996_DSP1_RX_EQ_GAINS_1:
  1277. case WM8996_DSP1_RX_EQ_GAINS_2:
  1278. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1279. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1280. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1281. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1282. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1283. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1284. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1285. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1286. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1287. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1288. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1289. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1290. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1291. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1292. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1293. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1294. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1295. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1296. case WM8996_DSP2_TX_LEFT_VOLUME:
  1297. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1298. case WM8996_DSP2_RX_LEFT_VOLUME:
  1299. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1300. case WM8996_DSP2_TX_FILTERS:
  1301. case WM8996_DSP2_RX_FILTERS_1:
  1302. case WM8996_DSP2_RX_FILTERS_2:
  1303. case WM8996_DSP2_DRC_1:
  1304. case WM8996_DSP2_DRC_2:
  1305. case WM8996_DSP2_DRC_3:
  1306. case WM8996_DSP2_DRC_4:
  1307. case WM8996_DSP2_DRC_5:
  1308. case WM8996_DSP2_RX_EQ_GAINS_1:
  1309. case WM8996_DSP2_RX_EQ_GAINS_2:
  1310. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1311. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1312. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1313. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1314. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1315. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1316. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1317. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1318. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1319. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1320. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1321. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1322. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1323. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1324. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1325. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1326. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1327. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1328. case WM8996_DAC1_MIXER_VOLUMES:
  1329. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1330. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1331. case WM8996_DAC2_MIXER_VOLUMES:
  1332. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1333. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1334. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1335. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1336. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1337. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1338. case WM8996_DSP_TX_MIXER_SELECT:
  1339. case WM8996_DAC_SOFTMUTE:
  1340. case WM8996_OVERSAMPLING:
  1341. case WM8996_SIDETONE:
  1342. case WM8996_GPIO_1:
  1343. case WM8996_GPIO_2:
  1344. case WM8996_GPIO_3:
  1345. case WM8996_GPIO_4:
  1346. case WM8996_GPIO_5:
  1347. case WM8996_PULL_CONTROL_1:
  1348. case WM8996_PULL_CONTROL_2:
  1349. case WM8996_INTERRUPT_STATUS_1:
  1350. case WM8996_INTERRUPT_STATUS_2:
  1351. case WM8996_INTERRUPT_RAW_STATUS_2:
  1352. case WM8996_INTERRUPT_STATUS_1_MASK:
  1353. case WM8996_INTERRUPT_STATUS_2_MASK:
  1354. case WM8996_INTERRUPT_CONTROL:
  1355. case WM8996_LEFT_PDM_SPEAKER:
  1356. case WM8996_RIGHT_PDM_SPEAKER:
  1357. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1358. case WM8996_PDM_SPEAKER_VOLUME:
  1359. return 1;
  1360. default:
  1361. return 0;
  1362. }
  1363. }
  1364. static int wm8996_volatile_register(struct snd_soc_codec *codec,
  1365. unsigned int reg)
  1366. {
  1367. switch (reg) {
  1368. case WM8996_SOFTWARE_RESET:
  1369. case WM8996_CHIP_REVISION:
  1370. case WM8996_LDO_1:
  1371. case WM8996_LDO_2:
  1372. case WM8996_INTERRUPT_STATUS_1:
  1373. case WM8996_INTERRUPT_STATUS_2:
  1374. case WM8996_INTERRUPT_RAW_STATUS_2:
  1375. case WM8996_DC_SERVO_READBACK_0:
  1376. case WM8996_DC_SERVO_2:
  1377. case WM8996_DC_SERVO_6:
  1378. case WM8996_DC_SERVO_7:
  1379. case WM8996_FLL_CONTROL_6:
  1380. case WM8996_MIC_DETECT_3:
  1381. case WM8996_HEADPHONE_DETECT_1:
  1382. case WM8996_HEADPHONE_DETECT_2:
  1383. return 1;
  1384. default:
  1385. return 0;
  1386. }
  1387. }
  1388. static int wm8996_reset(struct snd_soc_codec *codec)
  1389. {
  1390. return snd_soc_write(codec, WM8996_SOFTWARE_RESET, 0x8915);
  1391. }
  1392. static const int bclk_divs[] = {
  1393. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1394. };
  1395. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1396. {
  1397. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1398. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1399. /* Don't bother if we're in a low frequency idle mode that
  1400. * can't support audio.
  1401. */
  1402. if (wm8996->sysclk < 64000)
  1403. return;
  1404. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1405. switch (aif) {
  1406. case 0:
  1407. bclk_reg = WM8996_AIF1_BCLK;
  1408. break;
  1409. case 1:
  1410. bclk_reg = WM8996_AIF2_BCLK;
  1411. break;
  1412. }
  1413. bclk_rate = wm8996->bclk_rate[aif];
  1414. /* Pick a divisor for BCLK as close as we can get to ideal */
  1415. best = 0;
  1416. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1417. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1418. if (cur_val < 0) /* BCLK table is sorted */
  1419. break;
  1420. best = i;
  1421. }
  1422. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1423. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1424. bclk_divs[best], bclk_rate);
  1425. snd_soc_update_bits(codec, bclk_reg,
  1426. WM8996_AIF1_BCLK_DIV_MASK, best);
  1427. }
  1428. }
  1429. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1430. enum snd_soc_bias_level level)
  1431. {
  1432. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1433. int ret;
  1434. switch (level) {
  1435. case SND_SOC_BIAS_ON:
  1436. break;
  1437. case SND_SOC_BIAS_PREPARE:
  1438. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1439. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  1440. WM8996_BG_ENA, WM8996_BG_ENA);
  1441. msleep(2);
  1442. }
  1443. break;
  1444. case SND_SOC_BIAS_STANDBY:
  1445. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1446. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1447. wm8996->supplies);
  1448. if (ret != 0) {
  1449. dev_err(codec->dev,
  1450. "Failed to enable supplies: %d\n",
  1451. ret);
  1452. return ret;
  1453. }
  1454. if (wm8996->pdata.ldo_ena >= 0) {
  1455. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1456. 1);
  1457. msleep(5);
  1458. }
  1459. codec->cache_only = false;
  1460. snd_soc_cache_sync(codec);
  1461. }
  1462. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  1463. WM8996_BG_ENA, 0);
  1464. break;
  1465. case SND_SOC_BIAS_OFF:
  1466. codec->cache_only = true;
  1467. if (wm8996->pdata.ldo_ena >= 0)
  1468. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1469. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1470. wm8996->supplies);
  1471. break;
  1472. }
  1473. codec->dapm.bias_level = level;
  1474. return 0;
  1475. }
  1476. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1477. {
  1478. struct snd_soc_codec *codec = dai->codec;
  1479. int aifctrl = 0;
  1480. int bclk = 0;
  1481. int lrclk_tx = 0;
  1482. int lrclk_rx = 0;
  1483. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1484. switch (dai->id) {
  1485. case 0:
  1486. aifctrl_reg = WM8996_AIF1_CONTROL;
  1487. bclk_reg = WM8996_AIF1_BCLK;
  1488. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1489. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1490. break;
  1491. case 1:
  1492. aifctrl_reg = WM8996_AIF2_CONTROL;
  1493. bclk_reg = WM8996_AIF2_BCLK;
  1494. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1495. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1496. break;
  1497. default:
  1498. BUG();
  1499. return -EINVAL;
  1500. }
  1501. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1502. case SND_SOC_DAIFMT_NB_NF:
  1503. break;
  1504. case SND_SOC_DAIFMT_IB_NF:
  1505. bclk |= WM8996_AIF1_BCLK_INV;
  1506. break;
  1507. case SND_SOC_DAIFMT_NB_IF:
  1508. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1509. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1510. break;
  1511. case SND_SOC_DAIFMT_IB_IF:
  1512. bclk |= WM8996_AIF1_BCLK_INV;
  1513. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1514. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1515. break;
  1516. }
  1517. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1518. case SND_SOC_DAIFMT_CBS_CFS:
  1519. break;
  1520. case SND_SOC_DAIFMT_CBS_CFM:
  1521. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1522. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1523. break;
  1524. case SND_SOC_DAIFMT_CBM_CFS:
  1525. bclk |= WM8996_AIF1_BCLK_MSTR;
  1526. break;
  1527. case SND_SOC_DAIFMT_CBM_CFM:
  1528. bclk |= WM8996_AIF1_BCLK_MSTR;
  1529. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1530. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1531. break;
  1532. default:
  1533. return -EINVAL;
  1534. }
  1535. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1536. case SND_SOC_DAIFMT_DSP_A:
  1537. break;
  1538. case SND_SOC_DAIFMT_DSP_B:
  1539. aifctrl |= 1;
  1540. break;
  1541. case SND_SOC_DAIFMT_I2S:
  1542. aifctrl |= 2;
  1543. break;
  1544. case SND_SOC_DAIFMT_LEFT_J:
  1545. aifctrl |= 3;
  1546. break;
  1547. default:
  1548. return -EINVAL;
  1549. }
  1550. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1551. snd_soc_update_bits(codec, bclk_reg,
  1552. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1553. bclk);
  1554. snd_soc_update_bits(codec, lrclk_tx_reg,
  1555. WM8996_AIF1TX_LRCLK_INV |
  1556. WM8996_AIF1TX_LRCLK_MSTR,
  1557. lrclk_tx);
  1558. snd_soc_update_bits(codec, lrclk_rx_reg,
  1559. WM8996_AIF1RX_LRCLK_INV |
  1560. WM8996_AIF1RX_LRCLK_MSTR,
  1561. lrclk_rx);
  1562. return 0;
  1563. }
  1564. static const int dsp_divs[] = {
  1565. 48000, 32000, 16000, 8000
  1566. };
  1567. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1568. struct snd_pcm_hw_params *params,
  1569. struct snd_soc_dai *dai)
  1570. {
  1571. struct snd_soc_codec *codec = dai->codec;
  1572. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1573. int bits, i, bclk_rate;
  1574. int aifdata = 0;
  1575. int lrclk = 0;
  1576. int dsp = 0;
  1577. int aifdata_reg, lrclk_reg, dsp_shift;
  1578. switch (dai->id) {
  1579. case 0:
  1580. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1581. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1582. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1583. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1584. } else {
  1585. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1586. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1587. }
  1588. dsp_shift = 0;
  1589. break;
  1590. case 1:
  1591. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1592. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1593. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1594. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1595. } else {
  1596. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1597. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1598. }
  1599. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1600. break;
  1601. default:
  1602. BUG();
  1603. return -EINVAL;
  1604. }
  1605. bclk_rate = snd_soc_params_to_bclk(params);
  1606. if (bclk_rate < 0) {
  1607. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1608. return bclk_rate;
  1609. }
  1610. wm8996->bclk_rate[dai->id] = bclk_rate;
  1611. wm8996->rx_rate[dai->id] = params_rate(params);
  1612. /* Needs looking at for TDM */
  1613. bits = snd_pcm_format_width(params_format(params));
  1614. if (bits < 0)
  1615. return bits;
  1616. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1617. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1618. if (dsp_divs[i] == params_rate(params))
  1619. break;
  1620. }
  1621. if (i == ARRAY_SIZE(dsp_divs)) {
  1622. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1623. params_rate(params));
  1624. return -EINVAL;
  1625. }
  1626. dsp |= i << dsp_shift;
  1627. wm8996_update_bclk(codec);
  1628. lrclk = bclk_rate / params_rate(params);
  1629. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1630. lrclk, bclk_rate / lrclk);
  1631. snd_soc_update_bits(codec, aifdata_reg,
  1632. WM8996_AIF1TX_WL_MASK |
  1633. WM8996_AIF1TX_SLOT_LEN_MASK,
  1634. aifdata);
  1635. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1636. lrclk);
  1637. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1638. WM8996_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1639. return 0;
  1640. }
  1641. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1642. int clk_id, unsigned int freq, int dir)
  1643. {
  1644. struct snd_soc_codec *codec = dai->codec;
  1645. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1646. int lfclk = 0;
  1647. int ratediv = 0;
  1648. int src;
  1649. int old;
  1650. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1651. return 0;
  1652. /* Disable SYSCLK while we reconfigure */
  1653. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1654. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1655. WM8996_SYSCLK_ENA, 0);
  1656. switch (clk_id) {
  1657. case WM8996_SYSCLK_MCLK1:
  1658. wm8996->sysclk = freq;
  1659. src = 0;
  1660. break;
  1661. case WM8996_SYSCLK_MCLK2:
  1662. wm8996->sysclk = freq;
  1663. src = 1;
  1664. break;
  1665. case WM8996_SYSCLK_FLL:
  1666. wm8996->sysclk = freq;
  1667. src = 2;
  1668. break;
  1669. default:
  1670. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1671. return -EINVAL;
  1672. }
  1673. switch (wm8996->sysclk) {
  1674. case 6144000:
  1675. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1676. WM8996_SYSCLK_RATE, 0);
  1677. break;
  1678. case 24576000:
  1679. ratediv = WM8996_SYSCLK_DIV;
  1680. case 12288000:
  1681. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1682. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1683. break;
  1684. case 32000:
  1685. case 32768:
  1686. lfclk = WM8996_LFCLK_ENA;
  1687. break;
  1688. default:
  1689. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1690. wm8996->sysclk);
  1691. return -EINVAL;
  1692. }
  1693. wm8996_update_bclk(codec);
  1694. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1695. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1696. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1697. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1698. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1699. WM8996_SYSCLK_ENA, old);
  1700. wm8996->sysclk_src = clk_id;
  1701. return 0;
  1702. }
  1703. struct _fll_div {
  1704. u16 fll_fratio;
  1705. u16 fll_outdiv;
  1706. u16 fll_refclk_div;
  1707. u16 fll_loop_gain;
  1708. u16 fll_ref_freq;
  1709. u16 n;
  1710. u16 theta;
  1711. u16 lambda;
  1712. };
  1713. static struct {
  1714. unsigned int min;
  1715. unsigned int max;
  1716. u16 fll_fratio;
  1717. int ratio;
  1718. } fll_fratios[] = {
  1719. { 0, 64000, 4, 16 },
  1720. { 64000, 128000, 3, 8 },
  1721. { 128000, 256000, 2, 4 },
  1722. { 256000, 1000000, 1, 2 },
  1723. { 1000000, 13500000, 0, 1 },
  1724. };
  1725. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1726. unsigned int Fout)
  1727. {
  1728. unsigned int target;
  1729. unsigned int div;
  1730. unsigned int fratio, gcd_fll;
  1731. int i;
  1732. /* Fref must be <=13.5MHz */
  1733. div = 1;
  1734. fll_div->fll_refclk_div = 0;
  1735. while ((Fref / div) > 13500000) {
  1736. div *= 2;
  1737. fll_div->fll_refclk_div++;
  1738. if (div > 8) {
  1739. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1740. Fref);
  1741. return -EINVAL;
  1742. }
  1743. }
  1744. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1745. /* Apply the division for our remaining calculations */
  1746. Fref /= div;
  1747. if (Fref >= 3000000)
  1748. fll_div->fll_loop_gain = 5;
  1749. else
  1750. fll_div->fll_loop_gain = 0;
  1751. if (Fref >= 48000)
  1752. fll_div->fll_ref_freq = 0;
  1753. else
  1754. fll_div->fll_ref_freq = 1;
  1755. /* Fvco should be 90-100MHz; don't check the upper bound */
  1756. div = 2;
  1757. while (Fout * div < 90000000) {
  1758. div++;
  1759. if (div > 64) {
  1760. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1761. Fout);
  1762. return -EINVAL;
  1763. }
  1764. }
  1765. target = Fout * div;
  1766. fll_div->fll_outdiv = div - 1;
  1767. pr_debug("FLL Fvco=%dHz\n", target);
  1768. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1769. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1770. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1771. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1772. fratio = fll_fratios[i].ratio;
  1773. break;
  1774. }
  1775. }
  1776. if (i == ARRAY_SIZE(fll_fratios)) {
  1777. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1778. return -EINVAL;
  1779. }
  1780. fll_div->n = target / (fratio * Fref);
  1781. if (target % Fref == 0) {
  1782. fll_div->theta = 0;
  1783. fll_div->lambda = 0;
  1784. } else {
  1785. gcd_fll = gcd(target, fratio * Fref);
  1786. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1787. / gcd_fll;
  1788. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1789. }
  1790. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1791. fll_div->n, fll_div->theta, fll_div->lambda);
  1792. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1793. fll_div->fll_fratio, fll_div->fll_outdiv,
  1794. fll_div->fll_refclk_div);
  1795. return 0;
  1796. }
  1797. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1798. unsigned int Fref, unsigned int Fout)
  1799. {
  1800. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1801. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1802. struct _fll_div fll_div;
  1803. unsigned long timeout;
  1804. int ret, reg, retry;
  1805. /* Any change? */
  1806. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1807. Fout == wm8996->fll_fout)
  1808. return 0;
  1809. if (Fout == 0) {
  1810. dev_dbg(codec->dev, "FLL disabled\n");
  1811. wm8996->fll_fref = 0;
  1812. wm8996->fll_fout = 0;
  1813. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1814. WM8996_FLL_ENA, 0);
  1815. return 0;
  1816. }
  1817. ret = fll_factors(&fll_div, Fref, Fout);
  1818. if (ret != 0)
  1819. return ret;
  1820. switch (source) {
  1821. case WM8996_FLL_MCLK1:
  1822. reg = 0;
  1823. break;
  1824. case WM8996_FLL_MCLK2:
  1825. reg = 1;
  1826. break;
  1827. case WM8996_FLL_DACLRCLK1:
  1828. reg = 2;
  1829. break;
  1830. case WM8996_FLL_BCLK1:
  1831. reg = 3;
  1832. break;
  1833. default:
  1834. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1835. return -EINVAL;
  1836. }
  1837. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1838. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1839. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1840. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1841. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1842. reg = 0;
  1843. if (fll_div.theta || fll_div.lambda)
  1844. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1845. else
  1846. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1847. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1848. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1849. WM8996_FLL_OUTDIV_MASK |
  1850. WM8996_FLL_FRATIO_MASK,
  1851. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1852. (fll_div.fll_fratio));
  1853. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1854. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1855. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1856. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1857. fll_div.fll_loop_gain);
  1858. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1859. /* Clear any pending completions (eg, from failed startups) */
  1860. try_wait_for_completion(&wm8996->fll_lock);
  1861. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1862. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1863. /* The FLL supports live reconfiguration - kick that in case we were
  1864. * already enabled.
  1865. */
  1866. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1867. /* Wait for the FLL to lock, using the interrupt if possible */
  1868. if (Fref > 1000000)
  1869. timeout = usecs_to_jiffies(300);
  1870. else
  1871. timeout = msecs_to_jiffies(2);
  1872. /* Allow substantially longer if we've actually got the IRQ, poll
  1873. * at a slightly higher rate if we don't.
  1874. */
  1875. if (i2c->irq)
  1876. timeout *= 10;
  1877. else
  1878. timeout /= 2;
  1879. for (retry = 0; retry < 10; retry++) {
  1880. ret = wait_for_completion_timeout(&wm8996->fll_lock,
  1881. timeout);
  1882. if (ret != 0) {
  1883. WARN_ON(!i2c->irq);
  1884. break;
  1885. }
  1886. ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
  1887. if (ret & WM8996_FLL_LOCK_STS)
  1888. break;
  1889. }
  1890. if (retry == 10) {
  1891. dev_err(codec->dev, "Timed out waiting for FLL\n");
  1892. ret = -ETIMEDOUT;
  1893. }
  1894. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1895. wm8996->fll_fref = Fref;
  1896. wm8996->fll_fout = Fout;
  1897. wm8996->fll_src = source;
  1898. return ret;
  1899. }
  1900. #ifdef CONFIG_GPIOLIB
  1901. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  1902. {
  1903. return container_of(chip, struct wm8996_priv, gpio_chip);
  1904. }
  1905. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1906. {
  1907. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1908. struct snd_soc_codec *codec = wm8996->codec;
  1909. snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1910. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  1911. }
  1912. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  1913. unsigned offset, int value)
  1914. {
  1915. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1916. struct snd_soc_codec *codec = wm8996->codec;
  1917. int val;
  1918. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  1919. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1920. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  1921. WM8996_GP1_LVL, val);
  1922. }
  1923. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  1924. {
  1925. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1926. struct snd_soc_codec *codec = wm8996->codec;
  1927. int ret;
  1928. ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
  1929. if (ret < 0)
  1930. return ret;
  1931. return (ret & WM8996_GP1_LVL) != 0;
  1932. }
  1933. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1934. {
  1935. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1936. struct snd_soc_codec *codec = wm8996->codec;
  1937. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1938. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  1939. (1 << WM8996_GP1_FN_SHIFT) |
  1940. (1 << WM8996_GP1_DIR_SHIFT));
  1941. }
  1942. static struct gpio_chip wm8996_template_chip = {
  1943. .label = "wm8996",
  1944. .owner = THIS_MODULE,
  1945. .direction_output = wm8996_gpio_direction_out,
  1946. .set = wm8996_gpio_set,
  1947. .direction_input = wm8996_gpio_direction_in,
  1948. .get = wm8996_gpio_get,
  1949. .can_sleep = 1,
  1950. };
  1951. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  1952. {
  1953. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1954. int ret;
  1955. wm8996->gpio_chip = wm8996_template_chip;
  1956. wm8996->gpio_chip.ngpio = 5;
  1957. wm8996->gpio_chip.dev = codec->dev;
  1958. if (wm8996->pdata.gpio_base)
  1959. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  1960. else
  1961. wm8996->gpio_chip.base = -1;
  1962. ret = gpiochip_add(&wm8996->gpio_chip);
  1963. if (ret != 0)
  1964. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1965. }
  1966. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  1967. {
  1968. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1969. int ret;
  1970. ret = gpiochip_remove(&wm8996->gpio_chip);
  1971. if (ret != 0)
  1972. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1973. }
  1974. #else
  1975. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  1976. {
  1977. }
  1978. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  1979. {
  1980. }
  1981. #endif
  1982. /**
  1983. * wm8996_detect - Enable default WM8996 jack detection
  1984. *
  1985. * The WM8996 has advanced accessory detection support for headsets.
  1986. * This function provides a default implementation which integrates
  1987. * the majority of this functionality with minimal user configuration.
  1988. *
  1989. * This will detect headset, headphone and short circuit button and
  1990. * will also detect inverted microphone ground connections and update
  1991. * the polarity of the connections.
  1992. */
  1993. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1994. wm8996_polarity_fn polarity_cb)
  1995. {
  1996. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1997. wm8996->jack = jack;
  1998. wm8996->detecting = true;
  1999. wm8996->polarity_cb = polarity_cb;
  2000. if (wm8996->polarity_cb)
  2001. wm8996->polarity_cb(codec, 0);
  2002. /* Clear discarge to avoid noise during detection */
  2003. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  2004. WM8996_MICB1_DISCH, 0);
  2005. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  2006. WM8996_MICB2_DISCH, 0);
  2007. /* LDO2 powers the microphones, SYSCLK clocks detection */
  2008. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  2009. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  2010. /* We start off just enabling microphone detection - even a
  2011. * plain headphone will trigger detection.
  2012. */
  2013. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2014. WM8996_MICD_ENA, WM8996_MICD_ENA);
  2015. /* Slowest detection rate, gives debounce for initial detection */
  2016. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2017. WM8996_MICD_RATE_MASK,
  2018. WM8996_MICD_RATE_MASK);
  2019. /* Enable interrupts and we're off */
  2020. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  2021. WM8996_IM_MICD_EINT, 0);
  2022. return 0;
  2023. }
  2024. EXPORT_SYMBOL_GPL(wm8996_detect);
  2025. static void wm8996_micd(struct snd_soc_codec *codec)
  2026. {
  2027. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2028. int val, reg;
  2029. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  2030. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  2031. if (!(val & WM8996_MICD_VALID)) {
  2032. dev_warn(codec->dev, "Microphone detection state invalid\n");
  2033. return;
  2034. }
  2035. /* No accessory, reset everything and report removal */
  2036. if (!(val & WM8996_MICD_STS)) {
  2037. dev_dbg(codec->dev, "Jack removal detected\n");
  2038. wm8996->jack_mic = false;
  2039. wm8996->detecting = true;
  2040. snd_soc_jack_report(wm8996->jack, 0,
  2041. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2042. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2043. WM8996_MICD_RATE_MASK,
  2044. WM8996_MICD_RATE_MASK);
  2045. return;
  2046. }
  2047. /* If the measurement is very high we've got a microphone but
  2048. * do a little debounce to account for mechanical issues.
  2049. */
  2050. if (val & 0x400) {
  2051. dev_dbg(codec->dev, "Microphone detected\n");
  2052. snd_soc_jack_report(wm8996->jack, SND_JACK_HEADSET,
  2053. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2054. wm8996->jack_mic = true;
  2055. wm8996->detecting = false;
  2056. /* Increase poll rate to give better responsiveness
  2057. * for buttons */
  2058. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2059. WM8996_MICD_RATE_MASK,
  2060. 5 << WM8996_MICD_RATE_SHIFT);
  2061. }
  2062. /* If we detected a lower impedence during initial startup
  2063. * then we probably have the wrong polarity, flip it. Don't
  2064. * do this for the lowest impedences to speed up detection of
  2065. * plain headphones.
  2066. */
  2067. if (wm8996->detecting && (val & 0x3f0)) {
  2068. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2069. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2070. WM8996_MICD_BIAS_SRC;
  2071. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2072. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2073. WM8996_MICD_BIAS_SRC, reg);
  2074. if (wm8996->polarity_cb)
  2075. wm8996->polarity_cb(codec,
  2076. (reg & WM8996_MICD_SRC) != 0);
  2077. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2078. (reg & WM8996_MICD_SRC) != 0);
  2079. return;
  2080. }
  2081. /* Don't distinguish between buttons, just report any low
  2082. * impedence as BTN_0.
  2083. */
  2084. if (val & 0x3fc) {
  2085. if (wm8996->jack_mic) {
  2086. dev_dbg(codec->dev, "Mic button detected\n");
  2087. snd_soc_jack_report(wm8996->jack,
  2088. SND_JACK_HEADSET | SND_JACK_BTN_0,
  2089. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2090. } else {
  2091. dev_dbg(codec->dev, "Headphone detected\n");
  2092. snd_soc_jack_report(wm8996->jack,
  2093. SND_JACK_HEADPHONE,
  2094. SND_JACK_HEADSET |
  2095. SND_JACK_BTN_0);
  2096. /* Increase the detection rate a bit for
  2097. * responsiveness.
  2098. */
  2099. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2100. WM8996_MICD_RATE_MASK,
  2101. 7 << WM8996_MICD_RATE_SHIFT);
  2102. wm8996->detecting = false;
  2103. }
  2104. }
  2105. }
  2106. static irqreturn_t wm8996_irq(int irq, void *data)
  2107. {
  2108. struct snd_soc_codec *codec = data;
  2109. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2110. int irq_val;
  2111. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2112. if (irq_val < 0) {
  2113. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2114. irq_val);
  2115. return IRQ_NONE;
  2116. }
  2117. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2118. if (!irq_val)
  2119. return IRQ_NONE;
  2120. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2121. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2122. dev_dbg(codec->dev, "DC servo IRQ\n");
  2123. complete(&wm8996->dcs_done);
  2124. }
  2125. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2126. dev_err(codec->dev, "Digital core FIFO error\n");
  2127. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2128. dev_dbg(codec->dev, "FLL locked\n");
  2129. complete(&wm8996->fll_lock);
  2130. }
  2131. if (irq_val & WM8996_MICD_EINT)
  2132. wm8996_micd(codec);
  2133. return IRQ_HANDLED;
  2134. }
  2135. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2136. {
  2137. irqreturn_t ret = IRQ_NONE;
  2138. irqreturn_t val;
  2139. do {
  2140. val = wm8996_irq(irq, data);
  2141. if (val != IRQ_NONE)
  2142. ret = val;
  2143. } while (val != IRQ_NONE);
  2144. return ret;
  2145. }
  2146. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2147. {
  2148. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2149. struct wm8996_pdata *pdata = &wm8996->pdata;
  2150. struct snd_kcontrol_new controls[] = {
  2151. SOC_ENUM_EXT("DSP1 EQ Mode",
  2152. wm8996->retune_mobile_enum,
  2153. wm8996_get_retune_mobile_enum,
  2154. wm8996_put_retune_mobile_enum),
  2155. SOC_ENUM_EXT("DSP2 EQ Mode",
  2156. wm8996->retune_mobile_enum,
  2157. wm8996_get_retune_mobile_enum,
  2158. wm8996_put_retune_mobile_enum),
  2159. };
  2160. int ret, i, j;
  2161. const char **t;
  2162. /* We need an array of texts for the enum API but the number
  2163. * of texts is likely to be less than the number of
  2164. * configurations due to the sample rate dependency of the
  2165. * configurations. */
  2166. wm8996->num_retune_mobile_texts = 0;
  2167. wm8996->retune_mobile_texts = NULL;
  2168. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2169. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2170. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2171. wm8996->retune_mobile_texts[j]) == 0)
  2172. break;
  2173. }
  2174. if (j != wm8996->num_retune_mobile_texts)
  2175. continue;
  2176. /* Expand the array... */
  2177. t = krealloc(wm8996->retune_mobile_texts,
  2178. sizeof(char *) *
  2179. (wm8996->num_retune_mobile_texts + 1),
  2180. GFP_KERNEL);
  2181. if (t == NULL)
  2182. continue;
  2183. /* ...store the new entry... */
  2184. t[wm8996->num_retune_mobile_texts] =
  2185. pdata->retune_mobile_cfgs[i].name;
  2186. /* ...and remember the new version. */
  2187. wm8996->num_retune_mobile_texts++;
  2188. wm8996->retune_mobile_texts = t;
  2189. }
  2190. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2191. wm8996->num_retune_mobile_texts);
  2192. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2193. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2194. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2195. if (ret != 0)
  2196. dev_err(codec->dev,
  2197. "Failed to add ReTune Mobile controls: %d\n", ret);
  2198. }
  2199. static int wm8996_probe(struct snd_soc_codec *codec)
  2200. {
  2201. int ret;
  2202. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2203. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2204. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2205. int i, irq_flags;
  2206. wm8996->codec = codec;
  2207. init_completion(&wm8996->dcs_done);
  2208. init_completion(&wm8996->fll_lock);
  2209. dapm->idle_bias_off = true;
  2210. dapm->bias_level = SND_SOC_BIAS_OFF;
  2211. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2212. if (ret != 0) {
  2213. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2214. goto err;
  2215. }
  2216. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2217. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2218. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8996->supplies),
  2219. wm8996->supplies);
  2220. if (ret != 0) {
  2221. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2222. goto err;
  2223. }
  2224. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2225. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2226. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2227. wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
  2228. if (IS_ERR(wm8996->cpvdd)) {
  2229. ret = PTR_ERR(wm8996->cpvdd);
  2230. dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
  2231. goto err_get;
  2232. }
  2233. /* This should really be moved into the regulator core */
  2234. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2235. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2236. &wm8996->disable_nb[i]);
  2237. if (ret != 0) {
  2238. dev_err(codec->dev,
  2239. "Failed to register regulator notifier: %d\n",
  2240. ret);
  2241. }
  2242. }
  2243. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2244. wm8996->supplies);
  2245. if (ret != 0) {
  2246. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2247. goto err_cpvdd;
  2248. }
  2249. if (wm8996->pdata.ldo_ena >= 0) {
  2250. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2251. msleep(5);
  2252. }
  2253. ret = snd_soc_read(codec, WM8996_SOFTWARE_RESET);
  2254. if (ret < 0) {
  2255. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2256. goto err_enable;
  2257. }
  2258. if (ret != 0x8915) {
  2259. dev_err(codec->dev, "Device is not a WM8996, ID %x\n", ret);
  2260. ret = -EINVAL;
  2261. goto err_enable;
  2262. }
  2263. ret = snd_soc_read(codec, WM8996_CHIP_REVISION);
  2264. if (ret < 0) {
  2265. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2266. ret);
  2267. goto err_enable;
  2268. }
  2269. dev_info(codec->dev, "revision %c\n",
  2270. (ret & WM8996_CHIP_REV_MASK) + 'A');
  2271. if (wm8996->pdata.ldo_ena >= 0) {
  2272. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2273. } else {
  2274. ret = wm8996_reset(codec);
  2275. if (ret < 0) {
  2276. dev_err(codec->dev, "Failed to issue reset\n");
  2277. goto err_enable;
  2278. }
  2279. }
  2280. codec->cache_only = true;
  2281. /* Apply platform data settings */
  2282. snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
  2283. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2284. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2285. wm8996->pdata.inr_mode);
  2286. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2287. if (!wm8996->pdata.gpio_default[i])
  2288. continue;
  2289. snd_soc_write(codec, WM8996_GPIO_1 + i,
  2290. wm8996->pdata.gpio_default[i] & 0xffff);
  2291. }
  2292. if (wm8996->pdata.spkmute_seq)
  2293. snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2294. WM8996_SPK_MUTE_ENDIAN |
  2295. WM8996_SPK_MUTE_SEQ1_MASK,
  2296. wm8996->pdata.spkmute_seq);
  2297. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2298. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2299. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2300. /* Latch volume update bits */
  2301. snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
  2302. WM8996_IN1_VU, WM8996_IN1_VU);
  2303. snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2304. WM8996_IN1_VU, WM8996_IN1_VU);
  2305. snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
  2306. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2307. snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
  2308. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2309. snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
  2310. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2311. snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
  2312. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2313. snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
  2314. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2315. snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
  2316. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2317. snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
  2318. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2319. snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
  2320. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2321. snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
  2322. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2323. snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
  2324. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2325. snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
  2326. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2327. snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
  2328. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2329. snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
  2330. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2331. snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
  2332. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2333. snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
  2334. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2335. snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
  2336. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2337. /* No support currently for the underclocked TDM modes and
  2338. * pick a default TDM layout with each channel pair working with
  2339. * slots 0 and 1. */
  2340. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2341. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2342. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2343. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2344. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2345. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2346. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2347. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2348. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2349. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2350. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2351. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2352. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2353. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2354. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2355. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2356. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2357. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2358. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2359. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2360. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2361. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2362. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2363. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2364. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2365. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2366. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2367. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2368. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2369. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2370. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2371. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2372. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2373. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2374. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2375. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2376. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2377. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2378. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2379. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2380. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2381. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2382. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2383. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2384. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2385. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2386. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2387. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2388. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2389. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2390. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2391. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2392. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2393. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2394. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2395. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2396. snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2397. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2398. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2399. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2400. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2401. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2402. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2403. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2404. if (wm8996->pdata.num_retune_mobile_cfgs)
  2405. wm8996_retune_mobile_pdata(codec);
  2406. else
  2407. snd_soc_add_controls(codec, wm8996_eq_controls,
  2408. ARRAY_SIZE(wm8996_eq_controls));
  2409. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2410. * AIFs to source their clocks from the RX LRCLKs.
  2411. */
  2412. if ((snd_soc_read(codec, WM8996_GPIO_1)))
  2413. snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
  2414. WM8996_AIF1TX_LRCLK_MODE,
  2415. WM8996_AIF1TX_LRCLK_MODE);
  2416. if ((snd_soc_read(codec, WM8996_GPIO_2)))
  2417. snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
  2418. WM8996_AIF2TX_LRCLK_MODE,
  2419. WM8996_AIF2TX_LRCLK_MODE);
  2420. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2421. wm8996_init_gpio(codec);
  2422. if (i2c->irq) {
  2423. if (wm8996->pdata.irq_flags)
  2424. irq_flags = wm8996->pdata.irq_flags;
  2425. else
  2426. irq_flags = IRQF_TRIGGER_LOW;
  2427. irq_flags |= IRQF_ONESHOT;
  2428. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2429. ret = request_threaded_irq(i2c->irq, NULL,
  2430. wm8996_edge_irq,
  2431. irq_flags, "wm8996", codec);
  2432. else
  2433. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2434. irq_flags, "wm8996", codec);
  2435. if (ret == 0) {
  2436. /* Unmask the interrupt */
  2437. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2438. WM8996_IM_IRQ, 0);
  2439. /* Enable error reporting and DC servo status */
  2440. snd_soc_update_bits(codec,
  2441. WM8996_INTERRUPT_STATUS_2_MASK,
  2442. WM8996_IM_DCS_DONE_23_EINT |
  2443. WM8996_IM_DCS_DONE_01_EINT |
  2444. WM8996_IM_FLL_LOCK_EINT |
  2445. WM8996_IM_FIFOS_ERR_EINT,
  2446. 0);
  2447. } else {
  2448. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2449. ret);
  2450. }
  2451. }
  2452. return 0;
  2453. err_enable:
  2454. if (wm8996->pdata.ldo_ena >= 0)
  2455. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2456. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2457. err_cpvdd:
  2458. regulator_put(wm8996->cpvdd);
  2459. err_get:
  2460. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2461. err:
  2462. return ret;
  2463. }
  2464. static int wm8996_remove(struct snd_soc_codec *codec)
  2465. {
  2466. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2467. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2468. int i;
  2469. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2470. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2471. if (i2c->irq)
  2472. free_irq(i2c->irq, codec);
  2473. wm8996_free_gpio(codec);
  2474. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2475. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2476. &wm8996->disable_nb[i]);
  2477. regulator_put(wm8996->cpvdd);
  2478. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2479. return 0;
  2480. }
  2481. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2482. .probe = wm8996_probe,
  2483. .remove = wm8996_remove,
  2484. .set_bias_level = wm8996_set_bias_level,
  2485. .seq_notifier = wm8996_seq_notifier,
  2486. .reg_cache_size = WM8996_MAX_REGISTER + 1,
  2487. .reg_word_size = sizeof(u16),
  2488. .reg_cache_default = wm8996_reg,
  2489. .volatile_register = wm8996_volatile_register,
  2490. .readable_register = wm8996_readable_register,
  2491. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2492. .controls = wm8996_snd_controls,
  2493. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2494. .dapm_widgets = wm8996_dapm_widgets,
  2495. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2496. .dapm_routes = wm8996_dapm_routes,
  2497. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2498. .set_pll = wm8996_set_fll,
  2499. };
  2500. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2501. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2502. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2503. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2504. SNDRV_PCM_FMTBIT_S32_LE)
  2505. static struct snd_soc_dai_ops wm8996_dai_ops = {
  2506. .set_fmt = wm8996_set_fmt,
  2507. .hw_params = wm8996_hw_params,
  2508. .set_sysclk = wm8996_set_sysclk,
  2509. };
  2510. static struct snd_soc_dai_driver wm8996_dai[] = {
  2511. {
  2512. .name = "wm8996-aif1",
  2513. .playback = {
  2514. .stream_name = "AIF1 Playback",
  2515. .channels_min = 1,
  2516. .channels_max = 6,
  2517. .rates = WM8996_RATES,
  2518. .formats = WM8996_FORMATS,
  2519. },
  2520. .capture = {
  2521. .stream_name = "AIF1 Capture",
  2522. .channels_min = 1,
  2523. .channels_max = 6,
  2524. .rates = WM8996_RATES,
  2525. .formats = WM8996_FORMATS,
  2526. },
  2527. .ops = &wm8996_dai_ops,
  2528. },
  2529. {
  2530. .name = "wm8996-aif2",
  2531. .playback = {
  2532. .stream_name = "AIF2 Playback",
  2533. .channels_min = 1,
  2534. .channels_max = 2,
  2535. .rates = WM8996_RATES,
  2536. .formats = WM8996_FORMATS,
  2537. },
  2538. .capture = {
  2539. .stream_name = "AIF2 Capture",
  2540. .channels_min = 1,
  2541. .channels_max = 2,
  2542. .rates = WM8996_RATES,
  2543. .formats = WM8996_FORMATS,
  2544. },
  2545. .ops = &wm8996_dai_ops,
  2546. },
  2547. };
  2548. static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
  2549. const struct i2c_device_id *id)
  2550. {
  2551. struct wm8996_priv *wm8996;
  2552. int ret;
  2553. wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
  2554. if (wm8996 == NULL)
  2555. return -ENOMEM;
  2556. i2c_set_clientdata(i2c, wm8996);
  2557. if (dev_get_platdata(&i2c->dev))
  2558. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2559. sizeof(wm8996->pdata));
  2560. if (wm8996->pdata.ldo_ena > 0) {
  2561. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2562. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2563. if (ret < 0) {
  2564. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2565. wm8996->pdata.ldo_ena, ret);
  2566. goto err;
  2567. }
  2568. }
  2569. ret = snd_soc_register_codec(&i2c->dev,
  2570. &soc_codec_dev_wm8996, wm8996_dai,
  2571. ARRAY_SIZE(wm8996_dai));
  2572. if (ret < 0)
  2573. goto err_gpio;
  2574. return ret;
  2575. err_gpio:
  2576. if (wm8996->pdata.ldo_ena > 0)
  2577. gpio_free(wm8996->pdata.ldo_ena);
  2578. err:
  2579. kfree(wm8996);
  2580. return ret;
  2581. }
  2582. static __devexit int wm8996_i2c_remove(struct i2c_client *client)
  2583. {
  2584. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2585. snd_soc_unregister_codec(&client->dev);
  2586. if (wm8996->pdata.ldo_ena > 0)
  2587. gpio_free(wm8996->pdata.ldo_ena);
  2588. kfree(i2c_get_clientdata(client));
  2589. return 0;
  2590. }
  2591. static const struct i2c_device_id wm8996_i2c_id[] = {
  2592. { "wm8996", 0 },
  2593. { }
  2594. };
  2595. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2596. static struct i2c_driver wm8996_i2c_driver = {
  2597. .driver = {
  2598. .name = "wm8996",
  2599. .owner = THIS_MODULE,
  2600. },
  2601. .probe = wm8996_i2c_probe,
  2602. .remove = __devexit_p(wm8996_i2c_remove),
  2603. .id_table = wm8996_i2c_id,
  2604. };
  2605. static int __init wm8996_modinit(void)
  2606. {
  2607. int ret;
  2608. ret = i2c_add_driver(&wm8996_i2c_driver);
  2609. if (ret != 0) {
  2610. printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
  2611. ret);
  2612. }
  2613. return ret;
  2614. }
  2615. module_init(wm8996_modinit);
  2616. static void __exit wm8996_exit(void)
  2617. {
  2618. i2c_del_driver(&wm8996_i2c_driver);
  2619. }
  2620. module_exit(wm8996_exit);
  2621. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2622. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2623. MODULE_LICENSE("GPL");