hw.h 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9485_PCIE 0x0032
  41. #define AR5416_AR9100_DEVID 0x000b
  42. #define AR_SUBVENDOR_ID_NOG 0x0e11
  43. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  44. #define AR5416_MAGIC 0x19641014
  45. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  46. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  47. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  48. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  49. #define ATH_DEFAULT_NOISE_FLOOR -95
  50. #define ATH9K_RSSI_BAD -128
  51. #define ATH9K_NUM_CHANNELS 38
  52. /* Register read/write primitives */
  53. #define REG_WRITE(_ah, _reg, _val) \
  54. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  55. #define REG_READ(_ah, _reg) \
  56. (_ah)->reg_ops.read((_ah), (_reg))
  57. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  58. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  59. #define REG_RMW(_ah, _reg, _set, _clr) \
  60. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  61. #define ENABLE_REGWRITE_BUFFER(_ah) \
  62. do { \
  63. if ((_ah)->reg_ops.enable_write_buffer) \
  64. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  65. } while (0)
  66. #define REGWRITE_BUFFER_FLUSH(_ah) \
  67. do { \
  68. if ((_ah)->reg_ops.write_flush) \
  69. (_ah)->reg_ops.write_flush((_ah)); \
  70. } while (0)
  71. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  72. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  73. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  74. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  75. #define REG_READ_FIELD(_a, _r, _f) \
  76. (((REG_READ(_a, _r) & _f) >> _f##_S))
  77. #define REG_SET_BIT(_a, _r, _f) \
  78. REG_RMW(_a, _r, (_f), 0)
  79. #define REG_CLR_BIT(_a, _r, _f) \
  80. REG_RMW(_a, _r, 0, (_f))
  81. #define DO_DELAY(x) do { \
  82. if (((++(x) % 64) == 0) && \
  83. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  84. != ATH_USB)) \
  85. udelay(1); \
  86. } while (0)
  87. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  88. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  89. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  90. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  91. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  92. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  93. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  94. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  95. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  96. #define AR_GPIOD_MASK 0x00001FFF
  97. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  98. #define BASE_ACTIVATE_DELAY 100
  99. #define RTC_PLL_SETTLE_DELAY 100
  100. #define COEF_SCALE_S 24
  101. #define HT40_CHANNEL_CENTER_SHIFT 10
  102. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  103. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  104. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  105. #define ATH9K_NUM_QUEUES 10
  106. #define MAX_RATE_POWER 63
  107. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  108. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  109. #define AH_TIME_QUANTUM 10
  110. #define AR_KEYTABLE_SIZE 128
  111. #define POWER_UP_TIME 10000
  112. #define SPUR_RSSI_THRESH 40
  113. #define CAB_TIMEOUT_VAL 10
  114. #define BEACON_TIMEOUT_VAL 10
  115. #define MIN_BEACON_TIMEOUT_VAL 1
  116. #define SLEEP_SLOP 3
  117. #define INIT_CONFIG_STATUS 0x00000000
  118. #define INIT_RSSI_THR 0x00000700
  119. #define INIT_BCON_CNTRL_REG 0x00000000
  120. #define TU_TO_USEC(_tu) ((_tu) << 10)
  121. #define ATH9K_HW_RX_HP_QDEPTH 16
  122. #define ATH9K_HW_RX_LP_QDEPTH 128
  123. #define PAPRD_GAIN_TABLE_ENTRIES 32
  124. #define PAPRD_TABLE_SZ 24
  125. enum ath_hw_txq_subtype {
  126. ATH_TXQ_AC_BE = 0,
  127. ATH_TXQ_AC_BK = 1,
  128. ATH_TXQ_AC_VI = 2,
  129. ATH_TXQ_AC_VO = 3,
  130. };
  131. enum ath_ini_subsys {
  132. ATH_INI_PRE = 0,
  133. ATH_INI_CORE,
  134. ATH_INI_POST,
  135. ATH_INI_NUM_SPLIT,
  136. };
  137. enum ath9k_hw_caps {
  138. ATH9K_HW_CAP_HT = BIT(0),
  139. ATH9K_HW_CAP_RFSILENT = BIT(1),
  140. ATH9K_HW_CAP_CST = BIT(2),
  141. ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
  142. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
  143. ATH9K_HW_CAP_EDMA = BIT(6),
  144. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
  145. ATH9K_HW_CAP_LDPC = BIT(8),
  146. ATH9K_HW_CAP_FASTCLOCK = BIT(9),
  147. ATH9K_HW_CAP_SGI_20 = BIT(10),
  148. ATH9K_HW_CAP_PAPRD = BIT(11),
  149. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
  150. ATH9K_HW_CAP_2GHZ = BIT(13),
  151. ATH9K_HW_CAP_5GHZ = BIT(14),
  152. ATH9K_HW_CAP_APM = BIT(15),
  153. };
  154. struct ath9k_hw_capabilities {
  155. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  156. u16 rts_aggr_limit;
  157. u8 tx_chainmask;
  158. u8 rx_chainmask;
  159. u8 max_txchains;
  160. u8 max_rxchains;
  161. u8 num_gpio_pins;
  162. u8 rx_hp_qdepth;
  163. u8 rx_lp_qdepth;
  164. u8 rx_status_len;
  165. u8 tx_desc_len;
  166. u8 txs_len;
  167. u16 pcie_lcr_offset;
  168. bool pcie_lcr_extsync_en;
  169. };
  170. struct ath9k_ops_config {
  171. int dma_beacon_response_time;
  172. int sw_beacon_response_time;
  173. int additional_swba_backoff;
  174. int ack_6mb;
  175. u32 cwm_ignore_extcca;
  176. u8 pcie_powersave_enable;
  177. bool pcieSerDesWrite;
  178. u8 pcie_clock_req;
  179. u32 pcie_waen;
  180. u8 analog_shiftreg;
  181. u8 paprd_disable;
  182. u32 ofdm_trig_low;
  183. u32 ofdm_trig_high;
  184. u32 cck_trig_high;
  185. u32 cck_trig_low;
  186. u32 enable_ani;
  187. int serialize_regmode;
  188. bool rx_intr_mitigation;
  189. bool tx_intr_mitigation;
  190. #define SPUR_DISABLE 0
  191. #define SPUR_ENABLE_IOCTL 1
  192. #define SPUR_ENABLE_EEPROM 2
  193. #define AR_SPUR_5413_1 1640
  194. #define AR_SPUR_5413_2 1200
  195. #define AR_NO_SPUR 0x8000
  196. #define AR_BASE_FREQ_2GHZ 2300
  197. #define AR_BASE_FREQ_5GHZ 4900
  198. #define AR_SPUR_FEEQ_BOUND_HT40 19
  199. #define AR_SPUR_FEEQ_BOUND_HT20 10
  200. int spurmode;
  201. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  202. u8 max_txtrig_level;
  203. u16 ani_poll_interval; /* ANI poll interval in ms */
  204. };
  205. enum ath9k_int {
  206. ATH9K_INT_RX = 0x00000001,
  207. ATH9K_INT_RXDESC = 0x00000002,
  208. ATH9K_INT_RXHP = 0x00000001,
  209. ATH9K_INT_RXLP = 0x00000002,
  210. ATH9K_INT_RXNOFRM = 0x00000008,
  211. ATH9K_INT_RXEOL = 0x00000010,
  212. ATH9K_INT_RXORN = 0x00000020,
  213. ATH9K_INT_TX = 0x00000040,
  214. ATH9K_INT_TXDESC = 0x00000080,
  215. ATH9K_INT_TIM_TIMER = 0x00000100,
  216. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  217. ATH9K_INT_TXURN = 0x00000800,
  218. ATH9K_INT_MIB = 0x00001000,
  219. ATH9K_INT_RXPHY = 0x00004000,
  220. ATH9K_INT_RXKCM = 0x00008000,
  221. ATH9K_INT_SWBA = 0x00010000,
  222. ATH9K_INT_BMISS = 0x00040000,
  223. ATH9K_INT_BNR = 0x00100000,
  224. ATH9K_INT_TIM = 0x00200000,
  225. ATH9K_INT_DTIM = 0x00400000,
  226. ATH9K_INT_DTIMSYNC = 0x00800000,
  227. ATH9K_INT_GPIO = 0x01000000,
  228. ATH9K_INT_CABEND = 0x02000000,
  229. ATH9K_INT_TSFOOR = 0x04000000,
  230. ATH9K_INT_GENTIMER = 0x08000000,
  231. ATH9K_INT_CST = 0x10000000,
  232. ATH9K_INT_GTT = 0x20000000,
  233. ATH9K_INT_FATAL = 0x40000000,
  234. ATH9K_INT_GLOBAL = 0x80000000,
  235. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  236. ATH9K_INT_DTIM |
  237. ATH9K_INT_DTIMSYNC |
  238. ATH9K_INT_TSFOOR |
  239. ATH9K_INT_CABEND,
  240. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  241. ATH9K_INT_RXDESC |
  242. ATH9K_INT_RXEOL |
  243. ATH9K_INT_RXORN |
  244. ATH9K_INT_TXURN |
  245. ATH9K_INT_TXDESC |
  246. ATH9K_INT_MIB |
  247. ATH9K_INT_RXPHY |
  248. ATH9K_INT_RXKCM |
  249. ATH9K_INT_SWBA |
  250. ATH9K_INT_BMISS |
  251. ATH9K_INT_GPIO,
  252. ATH9K_INT_NOCARD = 0xffffffff
  253. };
  254. #define CHANNEL_CW_INT 0x00002
  255. #define CHANNEL_CCK 0x00020
  256. #define CHANNEL_OFDM 0x00040
  257. #define CHANNEL_2GHZ 0x00080
  258. #define CHANNEL_5GHZ 0x00100
  259. #define CHANNEL_PASSIVE 0x00200
  260. #define CHANNEL_DYN 0x00400
  261. #define CHANNEL_HALF 0x04000
  262. #define CHANNEL_QUARTER 0x08000
  263. #define CHANNEL_HT20 0x10000
  264. #define CHANNEL_HT40PLUS 0x20000
  265. #define CHANNEL_HT40MINUS 0x40000
  266. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  267. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  268. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  269. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  270. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  271. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  272. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  273. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  274. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  275. #define CHANNEL_ALL \
  276. (CHANNEL_OFDM| \
  277. CHANNEL_CCK| \
  278. CHANNEL_2GHZ | \
  279. CHANNEL_5GHZ | \
  280. CHANNEL_HT20 | \
  281. CHANNEL_HT40PLUS | \
  282. CHANNEL_HT40MINUS)
  283. struct ath9k_hw_cal_data {
  284. u16 channel;
  285. u32 channelFlags;
  286. int32_t CalValid;
  287. int8_t iCoff;
  288. int8_t qCoff;
  289. bool paprd_done;
  290. bool nfcal_pending;
  291. bool nfcal_interference;
  292. u16 small_signal_gain[AR9300_MAX_CHAINS];
  293. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  294. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  295. };
  296. struct ath9k_channel {
  297. struct ieee80211_channel *chan;
  298. struct ar5416AniState ani;
  299. u16 channel;
  300. u32 channelFlags;
  301. u32 chanmode;
  302. s16 noisefloor;
  303. };
  304. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  305. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  306. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  307. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  308. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  309. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  310. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  311. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  312. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  313. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  314. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  315. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  316. /* These macros check chanmode and not channelFlags */
  317. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  318. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  319. ((_c)->chanmode == CHANNEL_G_HT20))
  320. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  321. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  322. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  323. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  324. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  325. enum ath9k_power_mode {
  326. ATH9K_PM_AWAKE = 0,
  327. ATH9K_PM_FULL_SLEEP,
  328. ATH9K_PM_NETWORK_SLEEP,
  329. ATH9K_PM_UNDEFINED
  330. };
  331. enum ath9k_tp_scale {
  332. ATH9K_TP_SCALE_MAX = 0,
  333. ATH9K_TP_SCALE_50,
  334. ATH9K_TP_SCALE_25,
  335. ATH9K_TP_SCALE_12,
  336. ATH9K_TP_SCALE_MIN
  337. };
  338. enum ser_reg_mode {
  339. SER_REG_MODE_OFF = 0,
  340. SER_REG_MODE_ON = 1,
  341. SER_REG_MODE_AUTO = 2,
  342. };
  343. enum ath9k_rx_qtype {
  344. ATH9K_RX_QUEUE_HP,
  345. ATH9K_RX_QUEUE_LP,
  346. ATH9K_RX_QUEUE_MAX,
  347. };
  348. struct ath9k_beacon_state {
  349. u32 bs_nexttbtt;
  350. u32 bs_nextdtim;
  351. u32 bs_intval;
  352. #define ATH9K_BEACON_PERIOD 0x0000ffff
  353. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  354. u32 bs_dtimperiod;
  355. u16 bs_cfpperiod;
  356. u16 bs_cfpmaxduration;
  357. u32 bs_cfpnext;
  358. u16 bs_timoffset;
  359. u16 bs_bmissthreshold;
  360. u32 bs_sleepduration;
  361. u32 bs_tsfoor_threshold;
  362. };
  363. struct chan_centers {
  364. u16 synth_center;
  365. u16 ctl_center;
  366. u16 ext_center;
  367. };
  368. enum {
  369. ATH9K_RESET_POWER_ON,
  370. ATH9K_RESET_WARM,
  371. ATH9K_RESET_COLD,
  372. };
  373. struct ath9k_hw_version {
  374. u32 magic;
  375. u16 devid;
  376. u16 subvendorid;
  377. u32 macVersion;
  378. u16 macRev;
  379. u16 phyRev;
  380. u16 analog5GhzRev;
  381. u16 analog2GhzRev;
  382. u16 subsysid;
  383. enum ath_usb_dev usbdev;
  384. };
  385. /* Generic TSF timer definitions */
  386. #define ATH_MAX_GEN_TIMER 16
  387. #define AR_GENTMR_BIT(_index) (1 << (_index))
  388. /*
  389. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  390. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  391. */
  392. #define debruijn32 0x077CB531U
  393. struct ath_gen_timer_configuration {
  394. u32 next_addr;
  395. u32 period_addr;
  396. u32 mode_addr;
  397. u32 mode_mask;
  398. };
  399. struct ath_gen_timer {
  400. void (*trigger)(void *arg);
  401. void (*overflow)(void *arg);
  402. void *arg;
  403. u8 index;
  404. };
  405. struct ath_gen_timer_table {
  406. u32 gen_timer_index[32];
  407. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  408. union {
  409. unsigned long timer_bits;
  410. u16 val;
  411. } timer_mask;
  412. };
  413. struct ath_hw_antcomb_conf {
  414. u8 main_lna_conf;
  415. u8 alt_lna_conf;
  416. u8 fast_div_bias;
  417. };
  418. /**
  419. * struct ath_hw_radar_conf - radar detection initialization parameters
  420. *
  421. * @pulse_inband: threshold for checking the ratio of in-band power
  422. * to total power for short radar pulses (half dB steps)
  423. * @pulse_inband_step: threshold for checking an in-band power to total
  424. * power ratio increase for short radar pulses (half dB steps)
  425. * @pulse_height: threshold for detecting the beginning of a short
  426. * radar pulse (dB step)
  427. * @pulse_rssi: threshold for detecting if a short radar pulse is
  428. * gone (dB step)
  429. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  430. *
  431. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  432. * @radar_inband: threshold for checking the ratio of in-band power
  433. * to total power for long radar pulses (half dB steps)
  434. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  435. *
  436. * @ext_channel: enable extension channel radar detection
  437. */
  438. struct ath_hw_radar_conf {
  439. unsigned int pulse_inband;
  440. unsigned int pulse_inband_step;
  441. unsigned int pulse_height;
  442. unsigned int pulse_rssi;
  443. unsigned int pulse_maxlen;
  444. unsigned int radar_rssi;
  445. unsigned int radar_inband;
  446. int fir_power;
  447. bool ext_channel;
  448. };
  449. /**
  450. * struct ath_hw_private_ops - callbacks used internally by hardware code
  451. *
  452. * This structure contains private callbacks designed to only be used internally
  453. * by the hardware core.
  454. *
  455. * @init_cal_settings: setup types of calibrations supported
  456. * @init_cal: starts actual calibration
  457. *
  458. * @init_mode_regs: Initializes mode registers
  459. * @init_mode_gain_regs: Initialize TX/RX gain registers
  460. *
  461. * @rf_set_freq: change frequency
  462. * @spur_mitigate_freq: spur mitigation
  463. * @rf_alloc_ext_banks:
  464. * @rf_free_ext_banks:
  465. * @set_rf_regs:
  466. * @compute_pll_control: compute the PLL control value to use for
  467. * AR_RTC_PLL_CONTROL for a given channel
  468. * @setup_calibration: set up calibration
  469. * @iscal_supported: used to query if a type of calibration is supported
  470. *
  471. * @ani_cache_ini_regs: cache the values for ANI from the initial
  472. * register settings through the register initialization.
  473. */
  474. struct ath_hw_private_ops {
  475. /* Calibration ops */
  476. void (*init_cal_settings)(struct ath_hw *ah);
  477. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  478. void (*init_mode_regs)(struct ath_hw *ah);
  479. void (*init_mode_gain_regs)(struct ath_hw *ah);
  480. void (*setup_calibration)(struct ath_hw *ah,
  481. struct ath9k_cal_list *currCal);
  482. /* PHY ops */
  483. int (*rf_set_freq)(struct ath_hw *ah,
  484. struct ath9k_channel *chan);
  485. void (*spur_mitigate_freq)(struct ath_hw *ah,
  486. struct ath9k_channel *chan);
  487. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  488. void (*rf_free_ext_banks)(struct ath_hw *ah);
  489. bool (*set_rf_regs)(struct ath_hw *ah,
  490. struct ath9k_channel *chan,
  491. u16 modesIndex);
  492. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  493. void (*init_bb)(struct ath_hw *ah,
  494. struct ath9k_channel *chan);
  495. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  496. void (*olc_init)(struct ath_hw *ah);
  497. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  498. void (*mark_phy_inactive)(struct ath_hw *ah);
  499. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  500. bool (*rfbus_req)(struct ath_hw *ah);
  501. void (*rfbus_done)(struct ath_hw *ah);
  502. void (*restore_chainmask)(struct ath_hw *ah);
  503. void (*set_diversity)(struct ath_hw *ah, bool value);
  504. u32 (*compute_pll_control)(struct ath_hw *ah,
  505. struct ath9k_channel *chan);
  506. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  507. int param);
  508. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  509. void (*set_radar_params)(struct ath_hw *ah,
  510. struct ath_hw_radar_conf *conf);
  511. /* ANI */
  512. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  513. };
  514. /**
  515. * struct ath_hw_ops - callbacks used by hardware code and driver code
  516. *
  517. * This structure contains callbacks designed to to be used internally by
  518. * hardware code and also by the lower level driver.
  519. *
  520. * @config_pci_powersave:
  521. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  522. */
  523. struct ath_hw_ops {
  524. void (*config_pci_powersave)(struct ath_hw *ah,
  525. int restore,
  526. int power_off);
  527. void (*rx_enable)(struct ath_hw *ah);
  528. void (*set_desc_link)(void *ds, u32 link);
  529. void (*get_desc_link)(void *ds, u32 **link);
  530. bool (*calibrate)(struct ath_hw *ah,
  531. struct ath9k_channel *chan,
  532. u8 rxchainmask,
  533. bool longcal);
  534. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  535. void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
  536. bool is_firstseg, bool is_is_lastseg,
  537. const void *ds0, dma_addr_t buf_addr,
  538. unsigned int qcu);
  539. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  540. struct ath_tx_status *ts);
  541. void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
  542. u32 pktLen, enum ath9k_pkt_type type,
  543. u32 txPower, u32 keyIx,
  544. enum ath9k_key_type keyType,
  545. u32 flags);
  546. void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
  547. void *lastds,
  548. u32 durUpdateEn, u32 rtsctsRate,
  549. u32 rtsctsDuration,
  550. struct ath9k_11n_rate_series series[],
  551. u32 nseries, u32 flags);
  552. void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
  553. u32 aggrLen);
  554. void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
  555. u32 numDelims);
  556. void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
  557. void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
  558. void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
  559. u32 burstDuration);
  560. };
  561. struct ath_nf_limits {
  562. s16 max;
  563. s16 min;
  564. s16 nominal;
  565. };
  566. /* ah_flags */
  567. #define AH_USE_EEPROM 0x1
  568. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  569. struct ath_hw {
  570. struct ath_ops reg_ops;
  571. struct ieee80211_hw *hw;
  572. struct ath_common common;
  573. struct ath9k_hw_version hw_version;
  574. struct ath9k_ops_config config;
  575. struct ath9k_hw_capabilities caps;
  576. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  577. struct ath9k_channel *curchan;
  578. union {
  579. struct ar5416_eeprom_def def;
  580. struct ar5416_eeprom_4k map4k;
  581. struct ar9287_eeprom map9287;
  582. struct ar9300_eeprom ar9300_eep;
  583. } eeprom;
  584. const struct eeprom_ops *eep_ops;
  585. bool sw_mgmt_crypto;
  586. bool is_pciexpress;
  587. bool is_monitoring;
  588. bool need_an_top2_fixup;
  589. u16 tx_trig_level;
  590. u32 nf_regs[6];
  591. struct ath_nf_limits nf_2g;
  592. struct ath_nf_limits nf_5g;
  593. u16 rfsilent;
  594. u32 rfkill_gpio;
  595. u32 rfkill_polarity;
  596. u32 ah_flags;
  597. bool htc_reset_init;
  598. enum nl80211_iftype opmode;
  599. enum ath9k_power_mode power_mode;
  600. struct ath9k_hw_cal_data *caldata;
  601. struct ath9k_pacal_info pacal_info;
  602. struct ar5416Stats stats;
  603. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  604. int16_t curchan_rad_index;
  605. enum ath9k_int imask;
  606. u32 imrs2_reg;
  607. u32 txok_interrupt_mask;
  608. u32 txerr_interrupt_mask;
  609. u32 txdesc_interrupt_mask;
  610. u32 txeol_interrupt_mask;
  611. u32 txurn_interrupt_mask;
  612. bool chip_fullsleep;
  613. u32 atim_window;
  614. /* Calibration */
  615. u32 supp_cals;
  616. struct ath9k_cal_list iq_caldata;
  617. struct ath9k_cal_list adcgain_caldata;
  618. struct ath9k_cal_list adcdc_caldata;
  619. struct ath9k_cal_list tempCompCalData;
  620. struct ath9k_cal_list *cal_list;
  621. struct ath9k_cal_list *cal_list_last;
  622. struct ath9k_cal_list *cal_list_curr;
  623. #define totalPowerMeasI meas0.unsign
  624. #define totalPowerMeasQ meas1.unsign
  625. #define totalIqCorrMeas meas2.sign
  626. #define totalAdcIOddPhase meas0.unsign
  627. #define totalAdcIEvenPhase meas1.unsign
  628. #define totalAdcQOddPhase meas2.unsign
  629. #define totalAdcQEvenPhase meas3.unsign
  630. #define totalAdcDcOffsetIOddPhase meas0.sign
  631. #define totalAdcDcOffsetIEvenPhase meas1.sign
  632. #define totalAdcDcOffsetQOddPhase meas2.sign
  633. #define totalAdcDcOffsetQEvenPhase meas3.sign
  634. union {
  635. u32 unsign[AR5416_MAX_CHAINS];
  636. int32_t sign[AR5416_MAX_CHAINS];
  637. } meas0;
  638. union {
  639. u32 unsign[AR5416_MAX_CHAINS];
  640. int32_t sign[AR5416_MAX_CHAINS];
  641. } meas1;
  642. union {
  643. u32 unsign[AR5416_MAX_CHAINS];
  644. int32_t sign[AR5416_MAX_CHAINS];
  645. } meas2;
  646. union {
  647. u32 unsign[AR5416_MAX_CHAINS];
  648. int32_t sign[AR5416_MAX_CHAINS];
  649. } meas3;
  650. u16 cal_samples;
  651. u32 sta_id1_defaults;
  652. u32 misc_mode;
  653. enum {
  654. AUTO_32KHZ,
  655. USE_32KHZ,
  656. DONT_USE_32KHZ,
  657. } enable_32kHz_clock;
  658. /* Private to hardware code */
  659. struct ath_hw_private_ops private_ops;
  660. /* Accessed by the lower level driver */
  661. struct ath_hw_ops ops;
  662. /* Used to program the radio on non single-chip devices */
  663. u32 *analogBank0Data;
  664. u32 *analogBank1Data;
  665. u32 *analogBank2Data;
  666. u32 *analogBank3Data;
  667. u32 *analogBank6Data;
  668. u32 *analogBank6TPCData;
  669. u32 *analogBank7Data;
  670. u32 *addac5416_21;
  671. u32 *bank6Temp;
  672. u8 txpower_limit;
  673. int coverage_class;
  674. u32 slottime;
  675. u32 globaltxtimeout;
  676. /* ANI */
  677. u32 proc_phyerr;
  678. u32 aniperiod;
  679. int totalSizeDesired[5];
  680. int coarse_high[5];
  681. int coarse_low[5];
  682. int firpwr[5];
  683. enum ath9k_ani_cmd ani_function;
  684. /* Bluetooth coexistance */
  685. struct ath_btcoex_hw btcoex_hw;
  686. u32 intr_txqs;
  687. u8 txchainmask;
  688. u8 rxchainmask;
  689. struct ath_hw_radar_conf radar_conf;
  690. u32 originalGain[22];
  691. int initPDADC;
  692. int PDADCdelta;
  693. int led_pin;
  694. u32 gpio_mask;
  695. u32 gpio_val;
  696. struct ar5416IniArray iniModes;
  697. struct ar5416IniArray iniCommon;
  698. struct ar5416IniArray iniBank0;
  699. struct ar5416IniArray iniBB_RfGain;
  700. struct ar5416IniArray iniBank1;
  701. struct ar5416IniArray iniBank2;
  702. struct ar5416IniArray iniBank3;
  703. struct ar5416IniArray iniBank6;
  704. struct ar5416IniArray iniBank6TPC;
  705. struct ar5416IniArray iniBank7;
  706. struct ar5416IniArray iniAddac;
  707. struct ar5416IniArray iniPcieSerdes;
  708. struct ar5416IniArray iniPcieSerdesLowPower;
  709. struct ar5416IniArray iniModesAdditional;
  710. struct ar5416IniArray iniModesRxGain;
  711. struct ar5416IniArray iniModesTxGain;
  712. struct ar5416IniArray iniModes_9271_1_0_only;
  713. struct ar5416IniArray iniCckfirNormal;
  714. struct ar5416IniArray iniCckfirJapan2484;
  715. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  716. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  717. struct ar5416IniArray iniModes_9271_ANI_reg;
  718. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  719. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  720. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  721. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  722. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  723. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  724. u32 intr_gen_timer_trigger;
  725. u32 intr_gen_timer_thresh;
  726. struct ath_gen_timer_table hw_gen_timers;
  727. struct ar9003_txs *ts_ring;
  728. void *ts_start;
  729. u32 ts_paddr_start;
  730. u32 ts_paddr_end;
  731. u16 ts_tail;
  732. u8 ts_size;
  733. u32 bb_watchdog_last_status;
  734. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  735. unsigned int paprd_target_power;
  736. unsigned int paprd_training_power;
  737. unsigned int paprd_ratemask;
  738. unsigned int paprd_ratemask_ht40;
  739. bool paprd_table_write_done;
  740. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  741. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  742. /*
  743. * Store the permanent value of Reg 0x4004in WARegVal
  744. * so we dont have to R/M/W. We should not be reading
  745. * this register when in sleep states.
  746. */
  747. u32 WARegVal;
  748. /* Enterprise mode cap */
  749. u32 ent_mode;
  750. };
  751. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  752. {
  753. return &ah->common;
  754. }
  755. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  756. {
  757. return &(ath9k_hw_common(ah)->regulatory);
  758. }
  759. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  760. {
  761. return &ah->private_ops;
  762. }
  763. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  764. {
  765. return &ah->ops;
  766. }
  767. static inline u8 get_streams(int mask)
  768. {
  769. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  770. }
  771. /* Initialization, Detach, Reset */
  772. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  773. void ath9k_hw_deinit(struct ath_hw *ah);
  774. int ath9k_hw_init(struct ath_hw *ah);
  775. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  776. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  777. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  778. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  779. /* GPIO / RFKILL / Antennae */
  780. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  781. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  782. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  783. u32 ah_signal_type);
  784. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  785. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  786. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  787. void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  788. struct ath_hw_antcomb_conf *antconf);
  789. void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  790. struct ath_hw_antcomb_conf *antconf);
  791. /* General Operation */
  792. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  793. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  794. int column, unsigned int *writecnt);
  795. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  796. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  797. u8 phy, int kbps,
  798. u32 frameLen, u16 rateix, bool shortPreamble);
  799. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  800. struct ath9k_channel *chan,
  801. struct chan_centers *centers);
  802. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  803. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  804. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  805. bool ath9k_hw_disable(struct ath_hw *ah);
  806. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  807. void ath9k_hw_setopmode(struct ath_hw *ah);
  808. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  809. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  810. void ath9k_hw_write_associd(struct ath_hw *ah);
  811. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  812. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  813. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  814. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  815. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  816. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  817. unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  818. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  819. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  820. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  821. const struct ath9k_beacon_state *bs);
  822. bool ath9k_hw_check_alive(struct ath_hw *ah);
  823. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  824. /* Generic hw timer primitives */
  825. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  826. void (*trigger)(void *),
  827. void (*overflow)(void *),
  828. void *arg,
  829. u8 timer_index);
  830. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  831. struct ath_gen_timer *timer,
  832. u32 timer_next,
  833. u32 timer_period);
  834. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  835. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  836. void ath_gen_timer_isr(struct ath_hw *hw);
  837. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  838. /* HTC */
  839. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  840. /* PHY */
  841. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  842. u32 *coef_mantissa, u32 *coef_exponent);
  843. /*
  844. * Code Specific to AR5008, AR9001 or AR9002,
  845. * we stuff these here to avoid callbacks for AR9003.
  846. */
  847. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  848. int ar9002_hw_rf_claim(struct ath_hw *ah);
  849. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  850. void ar9002_hw_update_async_fifo(struct ath_hw *ah);
  851. void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
  852. /*
  853. * Code specific to AR9003, we stuff these here to avoid callbacks
  854. * for older families
  855. */
  856. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  857. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  858. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  859. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  860. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  861. struct ath9k_hw_cal_data *caldata,
  862. int chain);
  863. int ar9003_paprd_create_curve(struct ath_hw *ah,
  864. struct ath9k_hw_cal_data *caldata, int chain);
  865. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  866. int ar9003_paprd_init_table(struct ath_hw *ah);
  867. bool ar9003_paprd_is_done(struct ath_hw *ah);
  868. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  869. /* Hardware family op attach helpers */
  870. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  871. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  872. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  873. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  874. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  875. void ar9002_hw_attach_ops(struct ath_hw *ah);
  876. void ar9003_hw_attach_ops(struct ath_hw *ah);
  877. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  878. /*
  879. * ANI work can be shared between all families but a next
  880. * generation implementation of ANI will be used only for AR9003 only
  881. * for now as the other families still need to be tested with the same
  882. * next generation ANI. Feel free to start testing it though for the
  883. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  884. */
  885. extern int modparam_force_new_ani;
  886. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  887. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  888. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  889. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  890. #define ATH_PCIE_CAP_LINK_L0S 1
  891. #define ATH_PCIE_CAP_LINK_L1 2
  892. #define ATH9K_CLOCK_RATE_CCK 22
  893. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  894. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  895. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  896. #endif