hw.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <asm/unaligned.h>
  19. #include "hw.h"
  20. #include "hw-ops.h"
  21. #include "rc.h"
  22. #include "ar9003_mac.h"
  23. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  24. MODULE_AUTHOR("Atheros Communications");
  25. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  26. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  27. MODULE_LICENSE("Dual BSD/GPL");
  28. static int __init ath9k_init(void)
  29. {
  30. return 0;
  31. }
  32. module_init(ath9k_init);
  33. static void __exit ath9k_exit(void)
  34. {
  35. return;
  36. }
  37. module_exit(ath9k_exit);
  38. /* Private hardware callbacks */
  39. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  40. {
  41. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  42. }
  43. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  44. {
  45. ath9k_hw_private_ops(ah)->init_mode_regs(ah);
  46. }
  47. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  48. struct ath9k_channel *chan)
  49. {
  50. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  51. }
  52. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  53. {
  54. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  55. return;
  56. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  57. }
  58. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  59. {
  60. /* You will not have this callback if using the old ANI */
  61. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  62. return;
  63. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  64. }
  65. /********************/
  66. /* Helper Functions */
  67. /********************/
  68. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  69. {
  70. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  71. struct ath_common *common = ath9k_hw_common(ah);
  72. unsigned int clockrate;
  73. if (!ah->curchan) /* should really check for CCK instead */
  74. clockrate = ATH9K_CLOCK_RATE_CCK;
  75. else if (conf->channel->band == IEEE80211_BAND_2GHZ)
  76. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  77. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  78. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  79. else
  80. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  81. if (conf_is_ht40(conf))
  82. clockrate *= 2;
  83. common->clockrate = clockrate;
  84. }
  85. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  86. {
  87. struct ath_common *common = ath9k_hw_common(ah);
  88. return usecs * common->clockrate;
  89. }
  90. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  91. {
  92. int i;
  93. BUG_ON(timeout < AH_TIME_QUANTUM);
  94. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  95. if ((REG_READ(ah, reg) & mask) == val)
  96. return true;
  97. udelay(AH_TIME_QUANTUM);
  98. }
  99. ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
  100. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  101. timeout, reg, REG_READ(ah, reg), mask, val);
  102. return false;
  103. }
  104. EXPORT_SYMBOL(ath9k_hw_wait);
  105. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  106. int column, unsigned int *writecnt)
  107. {
  108. int r;
  109. ENABLE_REGWRITE_BUFFER(ah);
  110. for (r = 0; r < array->ia_rows; r++) {
  111. REG_WRITE(ah, INI_RA(array, r, 0),
  112. INI_RA(array, r, column));
  113. DO_DELAY(*writecnt);
  114. }
  115. REGWRITE_BUFFER_FLUSH(ah);
  116. }
  117. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  118. {
  119. u32 retval;
  120. int i;
  121. for (i = 0, retval = 0; i < n; i++) {
  122. retval = (retval << 1) | (val & 1);
  123. val >>= 1;
  124. }
  125. return retval;
  126. }
  127. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  128. u8 phy, int kbps,
  129. u32 frameLen, u16 rateix,
  130. bool shortPreamble)
  131. {
  132. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  133. if (kbps == 0)
  134. return 0;
  135. switch (phy) {
  136. case WLAN_RC_PHY_CCK:
  137. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  138. if (shortPreamble)
  139. phyTime >>= 1;
  140. numBits = frameLen << 3;
  141. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  142. break;
  143. case WLAN_RC_PHY_OFDM:
  144. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  145. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  146. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  147. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  148. txTime = OFDM_SIFS_TIME_QUARTER
  149. + OFDM_PREAMBLE_TIME_QUARTER
  150. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  151. } else if (ah->curchan &&
  152. IS_CHAN_HALF_RATE(ah->curchan)) {
  153. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  154. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  155. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  156. txTime = OFDM_SIFS_TIME_HALF +
  157. OFDM_PREAMBLE_TIME_HALF
  158. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  159. } else {
  160. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  161. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  162. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  163. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  164. + (numSymbols * OFDM_SYMBOL_TIME);
  165. }
  166. break;
  167. default:
  168. ath_err(ath9k_hw_common(ah),
  169. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  170. txTime = 0;
  171. break;
  172. }
  173. return txTime;
  174. }
  175. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  176. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  177. struct ath9k_channel *chan,
  178. struct chan_centers *centers)
  179. {
  180. int8_t extoff;
  181. if (!IS_CHAN_HT40(chan)) {
  182. centers->ctl_center = centers->ext_center =
  183. centers->synth_center = chan->channel;
  184. return;
  185. }
  186. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  187. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  188. centers->synth_center =
  189. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  190. extoff = 1;
  191. } else {
  192. centers->synth_center =
  193. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  194. extoff = -1;
  195. }
  196. centers->ctl_center =
  197. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  198. /* 25 MHz spacing is supported by hw but not on upper layers */
  199. centers->ext_center =
  200. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  201. }
  202. /******************/
  203. /* Chip Revisions */
  204. /******************/
  205. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  206. {
  207. u32 val;
  208. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  209. if (val == 0xFF) {
  210. val = REG_READ(ah, AR_SREV);
  211. ah->hw_version.macVersion =
  212. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  213. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  214. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  215. } else {
  216. if (!AR_SREV_9100(ah))
  217. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  218. ah->hw_version.macRev = val & AR_SREV_REVISION;
  219. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  220. ah->is_pciexpress = true;
  221. }
  222. }
  223. /************************************/
  224. /* HW Attach, Detach, Init Routines */
  225. /************************************/
  226. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  227. {
  228. if (!AR_SREV_5416(ah))
  229. return;
  230. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  231. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  232. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  233. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  234. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  235. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  236. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  237. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  238. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  239. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  240. }
  241. /* This should work for all families including legacy */
  242. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  243. {
  244. struct ath_common *common = ath9k_hw_common(ah);
  245. u32 regAddr[2] = { AR_STA_ID0 };
  246. u32 regHold[2];
  247. static const u32 patternData[4] = {
  248. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  249. };
  250. int i, j, loop_max;
  251. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  252. loop_max = 2;
  253. regAddr[1] = AR_PHY_BASE + (8 << 2);
  254. } else
  255. loop_max = 1;
  256. for (i = 0; i < loop_max; i++) {
  257. u32 addr = regAddr[i];
  258. u32 wrData, rdData;
  259. regHold[i] = REG_READ(ah, addr);
  260. for (j = 0; j < 0x100; j++) {
  261. wrData = (j << 16) | j;
  262. REG_WRITE(ah, addr, wrData);
  263. rdData = REG_READ(ah, addr);
  264. if (rdData != wrData) {
  265. ath_err(common,
  266. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  267. addr, wrData, rdData);
  268. return false;
  269. }
  270. }
  271. for (j = 0; j < 4; j++) {
  272. wrData = patternData[j];
  273. REG_WRITE(ah, addr, wrData);
  274. rdData = REG_READ(ah, addr);
  275. if (wrData != rdData) {
  276. ath_err(common,
  277. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  278. addr, wrData, rdData);
  279. return false;
  280. }
  281. }
  282. REG_WRITE(ah, regAddr[i], regHold[i]);
  283. }
  284. udelay(100);
  285. return true;
  286. }
  287. static void ath9k_hw_init_config(struct ath_hw *ah)
  288. {
  289. int i;
  290. ah->config.dma_beacon_response_time = 2;
  291. ah->config.sw_beacon_response_time = 10;
  292. ah->config.additional_swba_backoff = 0;
  293. ah->config.ack_6mb = 0x0;
  294. ah->config.cwm_ignore_extcca = 0;
  295. ah->config.pcie_powersave_enable = 0;
  296. ah->config.pcie_clock_req = 0;
  297. ah->config.pcie_waen = 0;
  298. ah->config.analog_shiftreg = 1;
  299. ah->config.enable_ani = true;
  300. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  301. ah->config.spurchans[i][0] = AR_NO_SPUR;
  302. ah->config.spurchans[i][1] = AR_NO_SPUR;
  303. }
  304. /* PAPRD needs some more work to be enabled */
  305. ah->config.paprd_disable = 1;
  306. ah->config.rx_intr_mitigation = true;
  307. ah->config.pcieSerDesWrite = true;
  308. /*
  309. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  310. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  311. * This means we use it for all AR5416 devices, and the few
  312. * minor PCI AR9280 devices out there.
  313. *
  314. * Serialization is required because these devices do not handle
  315. * well the case of two concurrent reads/writes due to the latency
  316. * involved. During one read/write another read/write can be issued
  317. * on another CPU while the previous read/write may still be working
  318. * on our hardware, if we hit this case the hardware poops in a loop.
  319. * We prevent this by serializing reads and writes.
  320. *
  321. * This issue is not present on PCI-Express devices or pre-AR5416
  322. * devices (legacy, 802.11abg).
  323. */
  324. if (num_possible_cpus() > 1)
  325. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  326. }
  327. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  328. {
  329. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  330. regulatory->country_code = CTRY_DEFAULT;
  331. regulatory->power_limit = MAX_RATE_POWER;
  332. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  333. ah->hw_version.magic = AR5416_MAGIC;
  334. ah->hw_version.subvendorid = 0;
  335. ah->atim_window = 0;
  336. ah->sta_id1_defaults =
  337. AR_STA_ID1_CRPT_MIC_ENABLE |
  338. AR_STA_ID1_MCAST_KSRCH;
  339. if (AR_SREV_9100(ah))
  340. ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
  341. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  342. ah->slottime = 20;
  343. ah->globaltxtimeout = (u32) -1;
  344. ah->power_mode = ATH9K_PM_UNDEFINED;
  345. }
  346. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  347. {
  348. struct ath_common *common = ath9k_hw_common(ah);
  349. u32 sum;
  350. int i;
  351. u16 eeval;
  352. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  353. sum = 0;
  354. for (i = 0; i < 3; i++) {
  355. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  356. sum += eeval;
  357. common->macaddr[2 * i] = eeval >> 8;
  358. common->macaddr[2 * i + 1] = eeval & 0xff;
  359. }
  360. if (sum == 0 || sum == 0xffff * 3)
  361. return -EADDRNOTAVAIL;
  362. return 0;
  363. }
  364. static int ath9k_hw_post_init(struct ath_hw *ah)
  365. {
  366. struct ath_common *common = ath9k_hw_common(ah);
  367. int ecode;
  368. if (common->bus_ops->ath_bus_type != ATH_USB) {
  369. if (!ath9k_hw_chip_test(ah))
  370. return -ENODEV;
  371. }
  372. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  373. ecode = ar9002_hw_rf_claim(ah);
  374. if (ecode != 0)
  375. return ecode;
  376. }
  377. ecode = ath9k_hw_eeprom_init(ah);
  378. if (ecode != 0)
  379. return ecode;
  380. ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  381. "Eeprom VER: %d, REV: %d\n",
  382. ah->eep_ops->get_eeprom_ver(ah),
  383. ah->eep_ops->get_eeprom_rev(ah));
  384. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  385. if (ecode) {
  386. ath_err(ath9k_hw_common(ah),
  387. "Failed allocating banks for external radio\n");
  388. ath9k_hw_rf_free_ext_banks(ah);
  389. return ecode;
  390. }
  391. if (!AR_SREV_9100(ah)) {
  392. ath9k_hw_ani_setup(ah);
  393. ath9k_hw_ani_init(ah);
  394. }
  395. return 0;
  396. }
  397. static void ath9k_hw_attach_ops(struct ath_hw *ah)
  398. {
  399. if (AR_SREV_9300_20_OR_LATER(ah))
  400. ar9003_hw_attach_ops(ah);
  401. else
  402. ar9002_hw_attach_ops(ah);
  403. }
  404. /* Called for all hardware families */
  405. static int __ath9k_hw_init(struct ath_hw *ah)
  406. {
  407. struct ath_common *common = ath9k_hw_common(ah);
  408. int r = 0;
  409. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  410. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  411. ath9k_hw_read_revisions(ah);
  412. /*
  413. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  414. * We need to do this to avoid RMW of this register. We cannot
  415. * read the reg when chip is asleep.
  416. */
  417. ah->WARegVal = REG_READ(ah, AR_WA);
  418. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  419. AR_WA_ASPM_TIMER_BASED_DISABLE);
  420. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  421. ath_err(common, "Couldn't reset chip\n");
  422. return -EIO;
  423. }
  424. ath9k_hw_init_defaults(ah);
  425. ath9k_hw_init_config(ah);
  426. ath9k_hw_attach_ops(ah);
  427. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  428. ath_err(common, "Couldn't wakeup chip\n");
  429. return -EIO;
  430. }
  431. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  432. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  433. ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
  434. !ah->is_pciexpress)) {
  435. ah->config.serialize_regmode =
  436. SER_REG_MODE_ON;
  437. } else {
  438. ah->config.serialize_regmode =
  439. SER_REG_MODE_OFF;
  440. }
  441. }
  442. ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  443. ah->config.serialize_regmode);
  444. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  445. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  446. else
  447. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  448. switch (ah->hw_version.macVersion) {
  449. case AR_SREV_VERSION_5416_PCI:
  450. case AR_SREV_VERSION_5416_PCIE:
  451. case AR_SREV_VERSION_9160:
  452. case AR_SREV_VERSION_9100:
  453. case AR_SREV_VERSION_9280:
  454. case AR_SREV_VERSION_9285:
  455. case AR_SREV_VERSION_9287:
  456. case AR_SREV_VERSION_9271:
  457. case AR_SREV_VERSION_9300:
  458. case AR_SREV_VERSION_9485:
  459. break;
  460. default:
  461. ath_err(common,
  462. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  463. ah->hw_version.macVersion, ah->hw_version.macRev);
  464. return -EOPNOTSUPP;
  465. }
  466. if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
  467. ah->is_pciexpress = false;
  468. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  469. ath9k_hw_init_cal_settings(ah);
  470. ah->ani_function = ATH9K_ANI_ALL;
  471. if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  472. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  473. if (!AR_SREV_9300_20_OR_LATER(ah))
  474. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  475. ath9k_hw_init_mode_regs(ah);
  476. if (ah->is_pciexpress)
  477. ath9k_hw_configpcipowersave(ah, 0, 0);
  478. else
  479. ath9k_hw_disablepcie(ah);
  480. if (!AR_SREV_9300_20_OR_LATER(ah))
  481. ar9002_hw_cck_chan14_spread(ah);
  482. r = ath9k_hw_post_init(ah);
  483. if (r)
  484. return r;
  485. ath9k_hw_init_mode_gain_regs(ah);
  486. r = ath9k_hw_fill_cap_info(ah);
  487. if (r)
  488. return r;
  489. r = ath9k_hw_init_macaddr(ah);
  490. if (r) {
  491. ath_err(common, "Failed to initialize MAC address\n");
  492. return r;
  493. }
  494. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  495. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  496. else
  497. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  498. ah->bb_watchdog_timeout_ms = 25;
  499. common->state = ATH_HW_INITIALIZED;
  500. return 0;
  501. }
  502. int ath9k_hw_init(struct ath_hw *ah)
  503. {
  504. int ret;
  505. struct ath_common *common = ath9k_hw_common(ah);
  506. /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
  507. switch (ah->hw_version.devid) {
  508. case AR5416_DEVID_PCI:
  509. case AR5416_DEVID_PCIE:
  510. case AR5416_AR9100_DEVID:
  511. case AR9160_DEVID_PCI:
  512. case AR9280_DEVID_PCI:
  513. case AR9280_DEVID_PCIE:
  514. case AR9285_DEVID_PCIE:
  515. case AR9287_DEVID_PCI:
  516. case AR9287_DEVID_PCIE:
  517. case AR2427_DEVID_PCIE:
  518. case AR9300_DEVID_PCIE:
  519. case AR9300_DEVID_AR9485_PCIE:
  520. break;
  521. default:
  522. if (common->bus_ops->ath_bus_type == ATH_USB)
  523. break;
  524. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  525. ah->hw_version.devid);
  526. return -EOPNOTSUPP;
  527. }
  528. ret = __ath9k_hw_init(ah);
  529. if (ret) {
  530. ath_err(common,
  531. "Unable to initialize hardware; initialization status: %d\n",
  532. ret);
  533. return ret;
  534. }
  535. return 0;
  536. }
  537. EXPORT_SYMBOL(ath9k_hw_init);
  538. static void ath9k_hw_init_qos(struct ath_hw *ah)
  539. {
  540. ENABLE_REGWRITE_BUFFER(ah);
  541. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  542. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  543. REG_WRITE(ah, AR_QOS_NO_ACK,
  544. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  545. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  546. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  547. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  548. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  549. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  550. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  551. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  552. REGWRITE_BUFFER_FLUSH(ah);
  553. }
  554. unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
  555. {
  556. REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  557. udelay(100);
  558. REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  559. while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
  560. udelay(100);
  561. return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
  562. }
  563. EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
  564. #define DPLL2_KD_VAL 0x3D
  565. #define DPLL2_KI_VAL 0x06
  566. #define DPLL3_PHASE_SHIFT_VAL 0x1
  567. static void ath9k_hw_init_pll(struct ath_hw *ah,
  568. struct ath9k_channel *chan)
  569. {
  570. u32 pll;
  571. if (AR_SREV_9485(ah)) {
  572. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
  573. REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);
  574. REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
  575. AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
  576. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
  577. udelay(1000);
  578. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
  579. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  580. AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
  581. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  582. AR_CH0_DPLL2_KI, DPLL2_KI_VAL);
  583. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  584. AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
  585. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
  586. udelay(1000);
  587. }
  588. pll = ath9k_hw_compute_pll_control(ah, chan);
  589. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  590. /* Switch the core clock for ar9271 to 117Mhz */
  591. if (AR_SREV_9271(ah)) {
  592. udelay(500);
  593. REG_WRITE(ah, 0x50040, 0x304);
  594. }
  595. udelay(RTC_PLL_SETTLE_DELAY);
  596. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  597. }
  598. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  599. enum nl80211_iftype opmode)
  600. {
  601. u32 imr_reg = AR_IMR_TXERR |
  602. AR_IMR_TXURN |
  603. AR_IMR_RXERR |
  604. AR_IMR_RXORN |
  605. AR_IMR_BCNMISC;
  606. if (AR_SREV_9300_20_OR_LATER(ah)) {
  607. imr_reg |= AR_IMR_RXOK_HP;
  608. if (ah->config.rx_intr_mitigation)
  609. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  610. else
  611. imr_reg |= AR_IMR_RXOK_LP;
  612. } else {
  613. if (ah->config.rx_intr_mitigation)
  614. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  615. else
  616. imr_reg |= AR_IMR_RXOK;
  617. }
  618. if (ah->config.tx_intr_mitigation)
  619. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  620. else
  621. imr_reg |= AR_IMR_TXOK;
  622. if (opmode == NL80211_IFTYPE_AP)
  623. imr_reg |= AR_IMR_MIB;
  624. ENABLE_REGWRITE_BUFFER(ah);
  625. REG_WRITE(ah, AR_IMR, imr_reg);
  626. ah->imrs2_reg |= AR_IMR_S2_GTT;
  627. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  628. if (!AR_SREV_9100(ah)) {
  629. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  630. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  631. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  632. }
  633. REGWRITE_BUFFER_FLUSH(ah);
  634. if (AR_SREV_9300_20_OR_LATER(ah)) {
  635. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  636. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  637. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  638. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  639. }
  640. }
  641. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  642. {
  643. u32 val = ath9k_hw_mac_to_clks(ah, us);
  644. val = min(val, (u32) 0xFFFF);
  645. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  646. }
  647. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  648. {
  649. u32 val = ath9k_hw_mac_to_clks(ah, us);
  650. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  651. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  652. }
  653. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  654. {
  655. u32 val = ath9k_hw_mac_to_clks(ah, us);
  656. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  657. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  658. }
  659. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  660. {
  661. if (tu > 0xFFFF) {
  662. ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
  663. "bad global tx timeout %u\n", tu);
  664. ah->globaltxtimeout = (u32) -1;
  665. return false;
  666. } else {
  667. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  668. ah->globaltxtimeout = tu;
  669. return true;
  670. }
  671. }
  672. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  673. {
  674. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  675. int acktimeout;
  676. int slottime;
  677. int sifstime;
  678. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  679. ah->misc_mode);
  680. if (ah->misc_mode != 0)
  681. REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
  682. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  683. sifstime = 16;
  684. else
  685. sifstime = 10;
  686. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  687. slottime = ah->slottime + 3 * ah->coverage_class;
  688. acktimeout = slottime + sifstime;
  689. /*
  690. * Workaround for early ACK timeouts, add an offset to match the
  691. * initval's 64us ack timeout value.
  692. * This was initially only meant to work around an issue with delayed
  693. * BA frames in some implementations, but it has been found to fix ACK
  694. * timeout issues in other cases as well.
  695. */
  696. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  697. acktimeout += 64 - sifstime - ah->slottime;
  698. ath9k_hw_setslottime(ah, ah->slottime);
  699. ath9k_hw_set_ack_timeout(ah, acktimeout);
  700. ath9k_hw_set_cts_timeout(ah, acktimeout);
  701. if (ah->globaltxtimeout != (u32) -1)
  702. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  703. }
  704. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  705. void ath9k_hw_deinit(struct ath_hw *ah)
  706. {
  707. struct ath_common *common = ath9k_hw_common(ah);
  708. if (common->state < ATH_HW_INITIALIZED)
  709. goto free_hw;
  710. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  711. free_hw:
  712. ath9k_hw_rf_free_ext_banks(ah);
  713. }
  714. EXPORT_SYMBOL(ath9k_hw_deinit);
  715. /*******/
  716. /* INI */
  717. /*******/
  718. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  719. {
  720. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  721. if (IS_CHAN_B(chan))
  722. ctl |= CTL_11B;
  723. else if (IS_CHAN_G(chan))
  724. ctl |= CTL_11G;
  725. else
  726. ctl |= CTL_11A;
  727. return ctl;
  728. }
  729. /****************************************/
  730. /* Reset and Channel Switching Routines */
  731. /****************************************/
  732. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  733. {
  734. struct ath_common *common = ath9k_hw_common(ah);
  735. ENABLE_REGWRITE_BUFFER(ah);
  736. /*
  737. * set AHB_MODE not to do cacheline prefetches
  738. */
  739. if (!AR_SREV_9300_20_OR_LATER(ah))
  740. REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
  741. /*
  742. * let mac dma reads be in 128 byte chunks
  743. */
  744. REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
  745. REGWRITE_BUFFER_FLUSH(ah);
  746. /*
  747. * Restore TX Trigger Level to its pre-reset value.
  748. * The initial value depends on whether aggregation is enabled, and is
  749. * adjusted whenever underruns are detected.
  750. */
  751. if (!AR_SREV_9300_20_OR_LATER(ah))
  752. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  753. ENABLE_REGWRITE_BUFFER(ah);
  754. /*
  755. * let mac dma writes be in 128 byte chunks
  756. */
  757. REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
  758. /*
  759. * Setup receive FIFO threshold to hold off TX activities
  760. */
  761. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  762. if (AR_SREV_9300_20_OR_LATER(ah)) {
  763. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  764. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  765. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  766. ah->caps.rx_status_len);
  767. }
  768. /*
  769. * reduce the number of usable entries in PCU TXBUF to avoid
  770. * wrap around issues.
  771. */
  772. if (AR_SREV_9285(ah)) {
  773. /* For AR9285 the number of Fifos are reduced to half.
  774. * So set the usable tx buf size also to half to
  775. * avoid data/delimiter underruns
  776. */
  777. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  778. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  779. } else if (!AR_SREV_9271(ah)) {
  780. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  781. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  782. }
  783. REGWRITE_BUFFER_FLUSH(ah);
  784. if (AR_SREV_9300_20_OR_LATER(ah))
  785. ath9k_hw_reset_txstatus_ring(ah);
  786. }
  787. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  788. {
  789. u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
  790. u32 set = AR_STA_ID1_KSRCH_MODE;
  791. switch (opmode) {
  792. case NL80211_IFTYPE_ADHOC:
  793. case NL80211_IFTYPE_MESH_POINT:
  794. set |= AR_STA_ID1_ADHOC;
  795. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  796. break;
  797. case NL80211_IFTYPE_AP:
  798. set |= AR_STA_ID1_STA_AP;
  799. /* fall through */
  800. case NL80211_IFTYPE_STATION:
  801. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  802. break;
  803. default:
  804. if (!ah->is_monitoring)
  805. set = 0;
  806. break;
  807. }
  808. REG_RMW(ah, AR_STA_ID1, set, mask);
  809. }
  810. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  811. u32 *coef_mantissa, u32 *coef_exponent)
  812. {
  813. u32 coef_exp, coef_man;
  814. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  815. if ((coef_scaled >> coef_exp) & 0x1)
  816. break;
  817. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  818. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  819. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  820. *coef_exponent = coef_exp - 16;
  821. }
  822. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  823. {
  824. u32 rst_flags;
  825. u32 tmpReg;
  826. if (AR_SREV_9100(ah)) {
  827. REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
  828. AR_RTC_DERIVED_CLK_PERIOD, 1);
  829. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  830. }
  831. ENABLE_REGWRITE_BUFFER(ah);
  832. if (AR_SREV_9300_20_OR_LATER(ah)) {
  833. REG_WRITE(ah, AR_WA, ah->WARegVal);
  834. udelay(10);
  835. }
  836. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  837. AR_RTC_FORCE_WAKE_ON_INT);
  838. if (AR_SREV_9100(ah)) {
  839. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  840. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  841. } else {
  842. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  843. if (tmpReg &
  844. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  845. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  846. u32 val;
  847. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  848. val = AR_RC_HOSTIF;
  849. if (!AR_SREV_9300_20_OR_LATER(ah))
  850. val |= AR_RC_AHB;
  851. REG_WRITE(ah, AR_RC, val);
  852. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  853. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  854. rst_flags = AR_RTC_RC_MAC_WARM;
  855. if (type == ATH9K_RESET_COLD)
  856. rst_flags |= AR_RTC_RC_MAC_COLD;
  857. }
  858. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  859. REGWRITE_BUFFER_FLUSH(ah);
  860. udelay(50);
  861. REG_WRITE(ah, AR_RTC_RC, 0);
  862. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  863. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  864. "RTC stuck in MAC reset\n");
  865. return false;
  866. }
  867. if (!AR_SREV_9100(ah))
  868. REG_WRITE(ah, AR_RC, 0);
  869. if (AR_SREV_9100(ah))
  870. udelay(50);
  871. return true;
  872. }
  873. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  874. {
  875. ENABLE_REGWRITE_BUFFER(ah);
  876. if (AR_SREV_9300_20_OR_LATER(ah)) {
  877. REG_WRITE(ah, AR_WA, ah->WARegVal);
  878. udelay(10);
  879. }
  880. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  881. AR_RTC_FORCE_WAKE_ON_INT);
  882. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  883. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  884. REG_WRITE(ah, AR_RTC_RESET, 0);
  885. REGWRITE_BUFFER_FLUSH(ah);
  886. if (!AR_SREV_9300_20_OR_LATER(ah))
  887. udelay(2);
  888. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  889. REG_WRITE(ah, AR_RC, 0);
  890. REG_WRITE(ah, AR_RTC_RESET, 1);
  891. if (!ath9k_hw_wait(ah,
  892. AR_RTC_STATUS,
  893. AR_RTC_STATUS_M,
  894. AR_RTC_STATUS_ON,
  895. AH_WAIT_TIMEOUT)) {
  896. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  897. "RTC not waking up\n");
  898. return false;
  899. }
  900. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  901. }
  902. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  903. {
  904. if (AR_SREV_9300_20_OR_LATER(ah)) {
  905. REG_WRITE(ah, AR_WA, ah->WARegVal);
  906. udelay(10);
  907. }
  908. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  909. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  910. switch (type) {
  911. case ATH9K_RESET_POWER_ON:
  912. return ath9k_hw_set_reset_power_on(ah);
  913. case ATH9K_RESET_WARM:
  914. case ATH9K_RESET_COLD:
  915. return ath9k_hw_set_reset(ah, type);
  916. default:
  917. return false;
  918. }
  919. }
  920. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  921. struct ath9k_channel *chan)
  922. {
  923. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  924. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  925. return false;
  926. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  927. return false;
  928. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  929. return false;
  930. ah->chip_fullsleep = false;
  931. ath9k_hw_init_pll(ah, chan);
  932. ath9k_hw_set_rfmode(ah, chan);
  933. return true;
  934. }
  935. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  936. struct ath9k_channel *chan)
  937. {
  938. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  939. struct ath_common *common = ath9k_hw_common(ah);
  940. struct ieee80211_channel *channel = chan->chan;
  941. u32 qnum;
  942. int r;
  943. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  944. if (ath9k_hw_numtxpending(ah, qnum)) {
  945. ath_dbg(common, ATH_DBG_QUEUE,
  946. "Transmit frames pending on queue %d\n", qnum);
  947. return false;
  948. }
  949. }
  950. if (!ath9k_hw_rfbus_req(ah)) {
  951. ath_err(common, "Could not kill baseband RX\n");
  952. return false;
  953. }
  954. ath9k_hw_set_channel_regs(ah, chan);
  955. r = ath9k_hw_rf_set_freq(ah, chan);
  956. if (r) {
  957. ath_err(common, "Failed to set channel\n");
  958. return false;
  959. }
  960. ath9k_hw_set_clockrate(ah);
  961. ah->eep_ops->set_txpower(ah, chan,
  962. ath9k_regd_get_ctl(regulatory, chan),
  963. channel->max_antenna_gain * 2,
  964. channel->max_power * 2,
  965. min((u32) MAX_RATE_POWER,
  966. (u32) regulatory->power_limit), false);
  967. ath9k_hw_rfbus_done(ah);
  968. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  969. ath9k_hw_set_delta_slope(ah, chan);
  970. ath9k_hw_spur_mitigate_freq(ah, chan);
  971. return true;
  972. }
  973. static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
  974. {
  975. u32 gpio_mask = ah->gpio_mask;
  976. int i;
  977. for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
  978. if (!(gpio_mask & 1))
  979. continue;
  980. ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  981. ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
  982. }
  983. }
  984. bool ath9k_hw_check_alive(struct ath_hw *ah)
  985. {
  986. int count = 50;
  987. u32 reg;
  988. if (AR_SREV_9285_12_OR_LATER(ah))
  989. return true;
  990. do {
  991. reg = REG_READ(ah, AR_OBS_BUS_1);
  992. if ((reg & 0x7E7FFFEF) == 0x00702400)
  993. continue;
  994. switch (reg & 0x7E000B00) {
  995. case 0x1E000000:
  996. case 0x52000B00:
  997. case 0x18000B00:
  998. continue;
  999. default:
  1000. return true;
  1001. }
  1002. } while (count-- > 0);
  1003. return false;
  1004. }
  1005. EXPORT_SYMBOL(ath9k_hw_check_alive);
  1006. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1007. struct ath9k_hw_cal_data *caldata, bool bChannelChange)
  1008. {
  1009. struct ath_common *common = ath9k_hw_common(ah);
  1010. u32 saveLedState;
  1011. struct ath9k_channel *curchan = ah->curchan;
  1012. u32 saveDefAntenna;
  1013. u32 macStaId1;
  1014. u64 tsf = 0;
  1015. int i, r;
  1016. ah->txchainmask = common->tx_chainmask;
  1017. ah->rxchainmask = common->rx_chainmask;
  1018. if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
  1019. ath9k_hw_abortpcurecv(ah);
  1020. if (!ath9k_hw_stopdmarecv(ah)) {
  1021. ath_dbg(common, ATH_DBG_XMIT,
  1022. "Failed to stop receive dma\n");
  1023. bChannelChange = false;
  1024. }
  1025. }
  1026. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1027. return -EIO;
  1028. if (curchan && !ah->chip_fullsleep)
  1029. ath9k_hw_getnf(ah, curchan);
  1030. ah->caldata = caldata;
  1031. if (caldata &&
  1032. (chan->channel != caldata->channel ||
  1033. (chan->channelFlags & ~CHANNEL_CW_INT) !=
  1034. (caldata->channelFlags & ~CHANNEL_CW_INT))) {
  1035. /* Operating channel changed, reset channel calibration data */
  1036. memset(caldata, 0, sizeof(*caldata));
  1037. ath9k_init_nfcal_hist_buffer(ah, chan);
  1038. }
  1039. if (bChannelChange &&
  1040. (ah->chip_fullsleep != true) &&
  1041. (ah->curchan != NULL) &&
  1042. (chan->channel != ah->curchan->channel) &&
  1043. ((chan->channelFlags & CHANNEL_ALL) ==
  1044. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1045. (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
  1046. if (ath9k_hw_channel_change(ah, chan)) {
  1047. ath9k_hw_loadnf(ah, ah->curchan);
  1048. ath9k_hw_start_nfcal(ah, true);
  1049. if (AR_SREV_9271(ah))
  1050. ar9002_hw_load_ani_reg(ah, chan);
  1051. return 0;
  1052. }
  1053. }
  1054. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1055. if (saveDefAntenna == 0)
  1056. saveDefAntenna = 1;
  1057. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1058. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1059. if (AR_SREV_9100(ah) ||
  1060. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1061. tsf = ath9k_hw_gettsf64(ah);
  1062. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1063. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1064. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1065. ath9k_hw_mark_phy_inactive(ah);
  1066. ah->paprd_table_write_done = false;
  1067. /* Only required on the first reset */
  1068. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1069. REG_WRITE(ah,
  1070. AR9271_RESET_POWER_DOWN_CONTROL,
  1071. AR9271_RADIO_RF_RST);
  1072. udelay(50);
  1073. }
  1074. if (!ath9k_hw_chip_reset(ah, chan)) {
  1075. ath_err(common, "Chip reset failed\n");
  1076. return -EINVAL;
  1077. }
  1078. /* Only required on the first reset */
  1079. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1080. ah->htc_reset_init = false;
  1081. REG_WRITE(ah,
  1082. AR9271_RESET_POWER_DOWN_CONTROL,
  1083. AR9271_GATE_MAC_CTL);
  1084. udelay(50);
  1085. }
  1086. /* Restore TSF */
  1087. if (tsf)
  1088. ath9k_hw_settsf64(ah, tsf);
  1089. if (AR_SREV_9280_20_OR_LATER(ah))
  1090. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1091. if (!AR_SREV_9300_20_OR_LATER(ah))
  1092. ar9002_hw_enable_async_fifo(ah);
  1093. r = ath9k_hw_process_ini(ah, chan);
  1094. if (r)
  1095. return r;
  1096. /*
  1097. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1098. * right after the chip reset. When that happens, write a new
  1099. * value after the initvals have been applied, with an offset
  1100. * based on measured time difference
  1101. */
  1102. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1103. tsf += 1500;
  1104. ath9k_hw_settsf64(ah, tsf);
  1105. }
  1106. /* Setup MFP options for CCMP */
  1107. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1108. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1109. * frames when constructing CCMP AAD. */
  1110. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1111. 0xc7ff);
  1112. ah->sw_mgmt_crypto = false;
  1113. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1114. /* Disable hardware crypto for management frames */
  1115. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1116. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1117. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1118. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1119. ah->sw_mgmt_crypto = true;
  1120. } else
  1121. ah->sw_mgmt_crypto = true;
  1122. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1123. ath9k_hw_set_delta_slope(ah, chan);
  1124. ath9k_hw_spur_mitigate_freq(ah, chan);
  1125. ah->eep_ops->set_board_values(ah, chan);
  1126. ENABLE_REGWRITE_BUFFER(ah);
  1127. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1128. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1129. | macStaId1
  1130. | AR_STA_ID1_RTS_USE_DEF
  1131. | (ah->config.
  1132. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1133. | ah->sta_id1_defaults);
  1134. ath_hw_setbssidmask(common);
  1135. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1136. ath9k_hw_write_associd(ah);
  1137. REG_WRITE(ah, AR_ISR, ~0);
  1138. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1139. REGWRITE_BUFFER_FLUSH(ah);
  1140. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1141. r = ath9k_hw_rf_set_freq(ah, chan);
  1142. if (r)
  1143. return r;
  1144. ath9k_hw_set_clockrate(ah);
  1145. ENABLE_REGWRITE_BUFFER(ah);
  1146. for (i = 0; i < AR_NUM_DCU; i++)
  1147. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1148. REGWRITE_BUFFER_FLUSH(ah);
  1149. ah->intr_txqs = 0;
  1150. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1151. ath9k_hw_resettxqueue(ah, i);
  1152. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1153. ath9k_hw_ani_cache_ini_regs(ah);
  1154. ath9k_hw_init_qos(ah);
  1155. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1156. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1157. ath9k_hw_init_global_settings(ah);
  1158. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  1159. ar9002_hw_update_async_fifo(ah);
  1160. ar9002_hw_enable_wep_aggregation(ah);
  1161. }
  1162. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
  1163. ath9k_hw_set_dma(ah);
  1164. REG_WRITE(ah, AR_OBS, 8);
  1165. if (ah->config.rx_intr_mitigation) {
  1166. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1167. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1168. }
  1169. if (ah->config.tx_intr_mitigation) {
  1170. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1171. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1172. }
  1173. ath9k_hw_init_bb(ah, chan);
  1174. if (!ath9k_hw_init_cal(ah, chan))
  1175. return -EIO;
  1176. ENABLE_REGWRITE_BUFFER(ah);
  1177. ath9k_hw_restore_chainmask(ah);
  1178. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1179. REGWRITE_BUFFER_FLUSH(ah);
  1180. /*
  1181. * For big endian systems turn on swapping for descriptors
  1182. */
  1183. if (AR_SREV_9100(ah)) {
  1184. u32 mask;
  1185. mask = REG_READ(ah, AR_CFG);
  1186. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1187. ath_dbg(common, ATH_DBG_RESET,
  1188. "CFG Byte Swap Set 0x%x\n", mask);
  1189. } else {
  1190. mask =
  1191. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1192. REG_WRITE(ah, AR_CFG, mask);
  1193. ath_dbg(common, ATH_DBG_RESET,
  1194. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1195. }
  1196. } else {
  1197. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1198. /* Configure AR9271 target WLAN */
  1199. if (AR_SREV_9271(ah))
  1200. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1201. else
  1202. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1203. }
  1204. #ifdef __BIG_ENDIAN
  1205. else
  1206. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1207. #endif
  1208. }
  1209. if (ah->btcoex_hw.enabled)
  1210. ath9k_hw_btcoex_enable(ah);
  1211. if (AR_SREV_9300_20_OR_LATER(ah))
  1212. ar9003_hw_bb_watchdog_config(ah);
  1213. ath9k_hw_apply_gpio_override(ah);
  1214. return 0;
  1215. }
  1216. EXPORT_SYMBOL(ath9k_hw_reset);
  1217. /******************************/
  1218. /* Power Management (Chipset) */
  1219. /******************************/
  1220. /*
  1221. * Notify Power Mgt is disabled in self-generated frames.
  1222. * If requested, force chip to sleep.
  1223. */
  1224. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  1225. {
  1226. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1227. if (setChip) {
  1228. /*
  1229. * Clear the RTC force wake bit to allow the
  1230. * mac to go to sleep.
  1231. */
  1232. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1233. AR_RTC_FORCE_WAKE_EN);
  1234. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1235. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1236. /* Shutdown chip. Active low */
  1237. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
  1238. REG_CLR_BIT(ah, (AR_RTC_RESET),
  1239. AR_RTC_RESET_EN);
  1240. }
  1241. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1242. if (AR_SREV_9300_20_OR_LATER(ah))
  1243. REG_WRITE(ah, AR_WA,
  1244. ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1245. }
  1246. /*
  1247. * Notify Power Management is enabled in self-generating
  1248. * frames. If request, set power mode of chip to
  1249. * auto/normal. Duration in units of 128us (1/8 TU).
  1250. */
  1251. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  1252. {
  1253. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1254. if (setChip) {
  1255. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1256. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1257. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1258. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1259. AR_RTC_FORCE_WAKE_ON_INT);
  1260. } else {
  1261. /*
  1262. * Clear the RTC force wake bit to allow the
  1263. * mac to go to sleep.
  1264. */
  1265. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1266. AR_RTC_FORCE_WAKE_EN);
  1267. }
  1268. }
  1269. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1270. if (AR_SREV_9300_20_OR_LATER(ah))
  1271. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1272. }
  1273. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  1274. {
  1275. u32 val;
  1276. int i;
  1277. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1278. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1279. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1280. udelay(10);
  1281. }
  1282. if (setChip) {
  1283. if ((REG_READ(ah, AR_RTC_STATUS) &
  1284. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1285. if (ath9k_hw_set_reset_reg(ah,
  1286. ATH9K_RESET_POWER_ON) != true) {
  1287. return false;
  1288. }
  1289. if (!AR_SREV_9300_20_OR_LATER(ah))
  1290. ath9k_hw_init_pll(ah, NULL);
  1291. }
  1292. if (AR_SREV_9100(ah))
  1293. REG_SET_BIT(ah, AR_RTC_RESET,
  1294. AR_RTC_RESET_EN);
  1295. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1296. AR_RTC_FORCE_WAKE_EN);
  1297. udelay(50);
  1298. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1299. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1300. if (val == AR_RTC_STATUS_ON)
  1301. break;
  1302. udelay(50);
  1303. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1304. AR_RTC_FORCE_WAKE_EN);
  1305. }
  1306. if (i == 0) {
  1307. ath_err(ath9k_hw_common(ah),
  1308. "Failed to wakeup in %uus\n",
  1309. POWER_UP_TIME / 20);
  1310. return false;
  1311. }
  1312. }
  1313. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1314. return true;
  1315. }
  1316. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1317. {
  1318. struct ath_common *common = ath9k_hw_common(ah);
  1319. int status = true, setChip = true;
  1320. static const char *modes[] = {
  1321. "AWAKE",
  1322. "FULL-SLEEP",
  1323. "NETWORK SLEEP",
  1324. "UNDEFINED"
  1325. };
  1326. if (ah->power_mode == mode)
  1327. return status;
  1328. ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
  1329. modes[ah->power_mode], modes[mode]);
  1330. switch (mode) {
  1331. case ATH9K_PM_AWAKE:
  1332. status = ath9k_hw_set_power_awake(ah, setChip);
  1333. break;
  1334. case ATH9K_PM_FULL_SLEEP:
  1335. ath9k_set_power_sleep(ah, setChip);
  1336. ah->chip_fullsleep = true;
  1337. break;
  1338. case ATH9K_PM_NETWORK_SLEEP:
  1339. ath9k_set_power_network_sleep(ah, setChip);
  1340. break;
  1341. default:
  1342. ath_err(common, "Unknown power mode %u\n", mode);
  1343. return false;
  1344. }
  1345. ah->power_mode = mode;
  1346. /*
  1347. * XXX: If this warning never comes up after a while then
  1348. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1349. * ath9k_hw_setpower() return type void.
  1350. */
  1351. if (!(ah->ah_flags & AH_UNPLUGGED))
  1352. ATH_DBG_WARN_ON_ONCE(!status);
  1353. return status;
  1354. }
  1355. EXPORT_SYMBOL(ath9k_hw_setpower);
  1356. /*******************/
  1357. /* Beacon Handling */
  1358. /*******************/
  1359. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1360. {
  1361. int flags = 0;
  1362. ENABLE_REGWRITE_BUFFER(ah);
  1363. switch (ah->opmode) {
  1364. case NL80211_IFTYPE_ADHOC:
  1365. case NL80211_IFTYPE_MESH_POINT:
  1366. REG_SET_BIT(ah, AR_TXCFG,
  1367. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1368. REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
  1369. TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
  1370. flags |= AR_NDP_TIMER_EN;
  1371. case NL80211_IFTYPE_AP:
  1372. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
  1373. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
  1374. TU_TO_USEC(ah->config.dma_beacon_response_time));
  1375. REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
  1376. TU_TO_USEC(ah->config.sw_beacon_response_time));
  1377. flags |=
  1378. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1379. break;
  1380. default:
  1381. ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
  1382. "%s: unsupported opmode: %d\n",
  1383. __func__, ah->opmode);
  1384. return;
  1385. break;
  1386. }
  1387. REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
  1388. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
  1389. REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
  1390. REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
  1391. REGWRITE_BUFFER_FLUSH(ah);
  1392. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1393. }
  1394. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1395. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1396. const struct ath9k_beacon_state *bs)
  1397. {
  1398. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1399. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1400. struct ath_common *common = ath9k_hw_common(ah);
  1401. ENABLE_REGWRITE_BUFFER(ah);
  1402. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1403. REG_WRITE(ah, AR_BEACON_PERIOD,
  1404. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1405. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1406. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1407. REGWRITE_BUFFER_FLUSH(ah);
  1408. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1409. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1410. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  1411. if (bs->bs_sleepduration > beaconintval)
  1412. beaconintval = bs->bs_sleepduration;
  1413. dtimperiod = bs->bs_dtimperiod;
  1414. if (bs->bs_sleepduration > dtimperiod)
  1415. dtimperiod = bs->bs_sleepduration;
  1416. if (beaconintval == dtimperiod)
  1417. nextTbtt = bs->bs_nextdtim;
  1418. else
  1419. nextTbtt = bs->bs_nexttbtt;
  1420. ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1421. ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  1422. ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  1423. ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  1424. ENABLE_REGWRITE_BUFFER(ah);
  1425. REG_WRITE(ah, AR_NEXT_DTIM,
  1426. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1427. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1428. REG_WRITE(ah, AR_SLEEP1,
  1429. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1430. | AR_SLEEP1_ASSUME_DTIM);
  1431. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1432. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1433. else
  1434. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1435. REG_WRITE(ah, AR_SLEEP2,
  1436. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1437. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1438. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1439. REGWRITE_BUFFER_FLUSH(ah);
  1440. REG_SET_BIT(ah, AR_TIMER_MODE,
  1441. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1442. AR_DTIM_TIMER_EN);
  1443. /* TSF Out of Range Threshold */
  1444. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1445. }
  1446. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1447. /*******************/
  1448. /* HW Capabilities */
  1449. /*******************/
  1450. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1451. {
  1452. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1453. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1454. struct ath_common *common = ath9k_hw_common(ah);
  1455. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  1456. u16 capField = 0, eeval;
  1457. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1458. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1459. regulatory->current_rd = eeval;
  1460. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  1461. if (AR_SREV_9285_12_OR_LATER(ah))
  1462. eeval |= AR9285_RDEXT_DEFAULT;
  1463. regulatory->current_rd_ext = eeval;
  1464. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  1465. if (ah->opmode != NL80211_IFTYPE_AP &&
  1466. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1467. if (regulatory->current_rd == 0x64 ||
  1468. regulatory->current_rd == 0x65)
  1469. regulatory->current_rd += 5;
  1470. else if (regulatory->current_rd == 0x41)
  1471. regulatory->current_rd = 0x43;
  1472. ath_dbg(common, ATH_DBG_REGULATORY,
  1473. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  1474. }
  1475. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1476. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1477. ath_err(common,
  1478. "no band has been marked as supported in EEPROM\n");
  1479. return -EINVAL;
  1480. }
  1481. if (eeval & AR5416_OPFLAGS_11A)
  1482. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1483. if (eeval & AR5416_OPFLAGS_11G)
  1484. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1485. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1486. /*
  1487. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1488. * the EEPROM.
  1489. */
  1490. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1491. !(eeval & AR5416_OPFLAGS_11A) &&
  1492. !(AR_SREV_9271(ah)))
  1493. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1494. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1495. else if (AR_SREV_9100(ah))
  1496. pCap->rx_chainmask = 0x7;
  1497. else
  1498. /* Use rx_chainmask from EEPROM. */
  1499. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1500. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1501. /* enable key search for every frame in an aggregate */
  1502. if (AR_SREV_9300_20_OR_LATER(ah))
  1503. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  1504. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  1505. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  1506. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1507. else
  1508. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1509. if (AR_SREV_9271(ah))
  1510. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1511. else if (AR_DEVID_7010(ah))
  1512. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1513. else if (AR_SREV_9285_12_OR_LATER(ah))
  1514. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  1515. else if (AR_SREV_9280_20_OR_LATER(ah))
  1516. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  1517. else
  1518. pCap->num_gpio_pins = AR_NUM_GPIO;
  1519. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  1520. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  1521. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  1522. } else {
  1523. pCap->rts_aggr_limit = (8 * 1024);
  1524. }
  1525. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1526. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  1527. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  1528. ah->rfkill_gpio =
  1529. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  1530. ah->rfkill_polarity =
  1531. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  1532. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  1533. }
  1534. #endif
  1535. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  1536. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  1537. else
  1538. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  1539. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  1540. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  1541. else
  1542. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  1543. if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
  1544. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  1545. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  1546. if (AR_SREV_9285(ah)) {
  1547. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  1548. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  1549. } else {
  1550. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  1551. }
  1552. } else {
  1553. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  1554. }
  1555. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1556. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  1557. if (!AR_SREV_9485(ah))
  1558. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  1559. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  1560. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  1561. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  1562. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  1563. pCap->txs_len = sizeof(struct ar9003_txs);
  1564. if (!ah->config.paprd_disable &&
  1565. ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  1566. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  1567. } else {
  1568. pCap->tx_desc_len = sizeof(struct ath_desc);
  1569. if (AR_SREV_9280_20(ah) &&
  1570. ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
  1571. AR5416_EEP_MINOR_VER_16) ||
  1572. ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
  1573. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  1574. }
  1575. if (AR_SREV_9300_20_OR_LATER(ah))
  1576. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  1577. if (AR_SREV_9300_20_OR_LATER(ah))
  1578. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  1579. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  1580. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  1581. if (AR_SREV_9285(ah))
  1582. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  1583. ant_div_ctl1 =
  1584. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  1585. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
  1586. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  1587. }
  1588. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1589. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  1590. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  1591. }
  1592. if (AR_SREV_9485_10(ah)) {
  1593. pCap->pcie_lcr_extsync_en = true;
  1594. pCap->pcie_lcr_offset = 0x80;
  1595. }
  1596. tx_chainmask = pCap->tx_chainmask;
  1597. rx_chainmask = pCap->rx_chainmask;
  1598. while (tx_chainmask || rx_chainmask) {
  1599. if (tx_chainmask & BIT(0))
  1600. pCap->max_txchains++;
  1601. if (rx_chainmask & BIT(0))
  1602. pCap->max_rxchains++;
  1603. tx_chainmask >>= 1;
  1604. rx_chainmask >>= 1;
  1605. }
  1606. return 0;
  1607. }
  1608. /****************************/
  1609. /* GPIO / RFKILL / Antennae */
  1610. /****************************/
  1611. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  1612. u32 gpio, u32 type)
  1613. {
  1614. int addr;
  1615. u32 gpio_shift, tmp;
  1616. if (gpio > 11)
  1617. addr = AR_GPIO_OUTPUT_MUX3;
  1618. else if (gpio > 5)
  1619. addr = AR_GPIO_OUTPUT_MUX2;
  1620. else
  1621. addr = AR_GPIO_OUTPUT_MUX1;
  1622. gpio_shift = (gpio % 6) * 5;
  1623. if (AR_SREV_9280_20_OR_LATER(ah)
  1624. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  1625. REG_RMW(ah, addr, (type << gpio_shift),
  1626. (0x1f << gpio_shift));
  1627. } else {
  1628. tmp = REG_READ(ah, addr);
  1629. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  1630. tmp &= ~(0x1f << gpio_shift);
  1631. tmp |= (type << gpio_shift);
  1632. REG_WRITE(ah, addr, tmp);
  1633. }
  1634. }
  1635. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  1636. {
  1637. u32 gpio_shift;
  1638. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  1639. if (AR_DEVID_7010(ah)) {
  1640. gpio_shift = gpio;
  1641. REG_RMW(ah, AR7010_GPIO_OE,
  1642. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  1643. (AR7010_GPIO_OE_MASK << gpio_shift));
  1644. return;
  1645. }
  1646. gpio_shift = gpio << 1;
  1647. REG_RMW(ah,
  1648. AR_GPIO_OE_OUT,
  1649. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  1650. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1651. }
  1652. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  1653. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  1654. {
  1655. #define MS_REG_READ(x, y) \
  1656. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  1657. if (gpio >= ah->caps.num_gpio_pins)
  1658. return 0xffffffff;
  1659. if (AR_DEVID_7010(ah)) {
  1660. u32 val;
  1661. val = REG_READ(ah, AR7010_GPIO_IN);
  1662. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  1663. } else if (AR_SREV_9300_20_OR_LATER(ah))
  1664. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  1665. AR_GPIO_BIT(gpio)) != 0;
  1666. else if (AR_SREV_9271(ah))
  1667. return MS_REG_READ(AR9271, gpio) != 0;
  1668. else if (AR_SREV_9287_11_OR_LATER(ah))
  1669. return MS_REG_READ(AR9287, gpio) != 0;
  1670. else if (AR_SREV_9285_12_OR_LATER(ah))
  1671. return MS_REG_READ(AR9285, gpio) != 0;
  1672. else if (AR_SREV_9280_20_OR_LATER(ah))
  1673. return MS_REG_READ(AR928X, gpio) != 0;
  1674. else
  1675. return MS_REG_READ(AR, gpio) != 0;
  1676. }
  1677. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  1678. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  1679. u32 ah_signal_type)
  1680. {
  1681. u32 gpio_shift;
  1682. if (AR_DEVID_7010(ah)) {
  1683. gpio_shift = gpio;
  1684. REG_RMW(ah, AR7010_GPIO_OE,
  1685. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  1686. (AR7010_GPIO_OE_MASK << gpio_shift));
  1687. return;
  1688. }
  1689. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  1690. gpio_shift = 2 * gpio;
  1691. REG_RMW(ah,
  1692. AR_GPIO_OE_OUT,
  1693. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  1694. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1695. }
  1696. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  1697. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  1698. {
  1699. if (AR_DEVID_7010(ah)) {
  1700. val = val ? 0 : 1;
  1701. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  1702. AR_GPIO_BIT(gpio));
  1703. return;
  1704. }
  1705. if (AR_SREV_9271(ah))
  1706. val = ~val;
  1707. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  1708. AR_GPIO_BIT(gpio));
  1709. }
  1710. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  1711. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  1712. {
  1713. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  1714. }
  1715. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  1716. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  1717. {
  1718. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  1719. }
  1720. EXPORT_SYMBOL(ath9k_hw_setantenna);
  1721. /*********************/
  1722. /* General Operation */
  1723. /*********************/
  1724. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  1725. {
  1726. u32 bits = REG_READ(ah, AR_RX_FILTER);
  1727. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  1728. if (phybits & AR_PHY_ERR_RADAR)
  1729. bits |= ATH9K_RX_FILTER_PHYRADAR;
  1730. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  1731. bits |= ATH9K_RX_FILTER_PHYERR;
  1732. return bits;
  1733. }
  1734. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  1735. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  1736. {
  1737. u32 phybits;
  1738. ENABLE_REGWRITE_BUFFER(ah);
  1739. REG_WRITE(ah, AR_RX_FILTER, bits);
  1740. phybits = 0;
  1741. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  1742. phybits |= AR_PHY_ERR_RADAR;
  1743. if (bits & ATH9K_RX_FILTER_PHYERR)
  1744. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  1745. REG_WRITE(ah, AR_PHY_ERR, phybits);
  1746. if (phybits)
  1747. REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  1748. else
  1749. REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  1750. REGWRITE_BUFFER_FLUSH(ah);
  1751. }
  1752. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  1753. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  1754. {
  1755. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1756. return false;
  1757. ath9k_hw_init_pll(ah, NULL);
  1758. return true;
  1759. }
  1760. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  1761. bool ath9k_hw_disable(struct ath_hw *ah)
  1762. {
  1763. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1764. return false;
  1765. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  1766. return false;
  1767. ath9k_hw_init_pll(ah, NULL);
  1768. return true;
  1769. }
  1770. EXPORT_SYMBOL(ath9k_hw_disable);
  1771. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  1772. {
  1773. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1774. struct ath9k_channel *chan = ah->curchan;
  1775. struct ieee80211_channel *channel = chan->chan;
  1776. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  1777. ah->eep_ops->set_txpower(ah, chan,
  1778. ath9k_regd_get_ctl(regulatory, chan),
  1779. channel->max_antenna_gain * 2,
  1780. channel->max_power * 2,
  1781. min((u32) MAX_RATE_POWER,
  1782. (u32) regulatory->power_limit), test);
  1783. }
  1784. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  1785. void ath9k_hw_setopmode(struct ath_hw *ah)
  1786. {
  1787. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1788. }
  1789. EXPORT_SYMBOL(ath9k_hw_setopmode);
  1790. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  1791. {
  1792. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  1793. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  1794. }
  1795. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  1796. void ath9k_hw_write_associd(struct ath_hw *ah)
  1797. {
  1798. struct ath_common *common = ath9k_hw_common(ah);
  1799. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  1800. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  1801. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  1802. }
  1803. EXPORT_SYMBOL(ath9k_hw_write_associd);
  1804. #define ATH9K_MAX_TSF_READ 10
  1805. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  1806. {
  1807. u32 tsf_lower, tsf_upper1, tsf_upper2;
  1808. int i;
  1809. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  1810. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  1811. tsf_lower = REG_READ(ah, AR_TSF_L32);
  1812. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  1813. if (tsf_upper2 == tsf_upper1)
  1814. break;
  1815. tsf_upper1 = tsf_upper2;
  1816. }
  1817. WARN_ON( i == ATH9K_MAX_TSF_READ );
  1818. return (((u64)tsf_upper1 << 32) | tsf_lower);
  1819. }
  1820. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  1821. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  1822. {
  1823. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  1824. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  1825. }
  1826. EXPORT_SYMBOL(ath9k_hw_settsf64);
  1827. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  1828. {
  1829. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  1830. AH_TSF_WRITE_TIMEOUT))
  1831. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  1832. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  1833. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  1834. }
  1835. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  1836. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  1837. {
  1838. if (setting)
  1839. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  1840. else
  1841. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  1842. }
  1843. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  1844. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  1845. {
  1846. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1847. u32 macmode;
  1848. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  1849. macmode = AR_2040_JOINED_RX_CLEAR;
  1850. else
  1851. macmode = 0;
  1852. REG_WRITE(ah, AR_2040_MODE, macmode);
  1853. }
  1854. /* HW Generic timers configuration */
  1855. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  1856. {
  1857. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1858. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1859. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1860. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1861. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1862. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1863. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1864. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1865. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  1866. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  1867. AR_NDP2_TIMER_MODE, 0x0002},
  1868. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  1869. AR_NDP2_TIMER_MODE, 0x0004},
  1870. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  1871. AR_NDP2_TIMER_MODE, 0x0008},
  1872. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  1873. AR_NDP2_TIMER_MODE, 0x0010},
  1874. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  1875. AR_NDP2_TIMER_MODE, 0x0020},
  1876. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  1877. AR_NDP2_TIMER_MODE, 0x0040},
  1878. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  1879. AR_NDP2_TIMER_MODE, 0x0080}
  1880. };
  1881. /* HW generic timer primitives */
  1882. /* compute and clear index of rightmost 1 */
  1883. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  1884. {
  1885. u32 b;
  1886. b = *mask;
  1887. b &= (0-b);
  1888. *mask &= ~b;
  1889. b *= debruijn32;
  1890. b >>= 27;
  1891. return timer_table->gen_timer_index[b];
  1892. }
  1893. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  1894. {
  1895. return REG_READ(ah, AR_TSF_L32);
  1896. }
  1897. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  1898. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  1899. void (*trigger)(void *),
  1900. void (*overflow)(void *),
  1901. void *arg,
  1902. u8 timer_index)
  1903. {
  1904. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1905. struct ath_gen_timer *timer;
  1906. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  1907. if (timer == NULL) {
  1908. ath_err(ath9k_hw_common(ah),
  1909. "Failed to allocate memory for hw timer[%d]\n",
  1910. timer_index);
  1911. return NULL;
  1912. }
  1913. /* allocate a hardware generic timer slot */
  1914. timer_table->timers[timer_index] = timer;
  1915. timer->index = timer_index;
  1916. timer->trigger = trigger;
  1917. timer->overflow = overflow;
  1918. timer->arg = arg;
  1919. return timer;
  1920. }
  1921. EXPORT_SYMBOL(ath_gen_timer_alloc);
  1922. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  1923. struct ath_gen_timer *timer,
  1924. u32 timer_next,
  1925. u32 timer_period)
  1926. {
  1927. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1928. u32 tsf;
  1929. BUG_ON(!timer_period);
  1930. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1931. tsf = ath9k_hw_gettsf32(ah);
  1932. ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  1933. "current tsf %x period %x timer_next %x\n",
  1934. tsf, timer_period, timer_next);
  1935. /*
  1936. * Pull timer_next forward if the current TSF already passed it
  1937. * because of software latency
  1938. */
  1939. if (timer_next < tsf)
  1940. timer_next = tsf + timer_period;
  1941. /*
  1942. * Program generic timer registers
  1943. */
  1944. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  1945. timer_next);
  1946. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  1947. timer_period);
  1948. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1949. gen_tmr_configuration[timer->index].mode_mask);
  1950. /* Enable both trigger and thresh interrupt masks */
  1951. REG_SET_BIT(ah, AR_IMR_S5,
  1952. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1953. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1954. }
  1955. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  1956. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  1957. {
  1958. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1959. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  1960. (timer->index >= ATH_MAX_GEN_TIMER)) {
  1961. return;
  1962. }
  1963. /* Clear generic timer enable bits. */
  1964. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1965. gen_tmr_configuration[timer->index].mode_mask);
  1966. /* Disable both trigger and thresh interrupt masks */
  1967. REG_CLR_BIT(ah, AR_IMR_S5,
  1968. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1969. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1970. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1971. }
  1972. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  1973. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  1974. {
  1975. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1976. /* free the hardware generic timer slot */
  1977. timer_table->timers[timer->index] = NULL;
  1978. kfree(timer);
  1979. }
  1980. EXPORT_SYMBOL(ath_gen_timer_free);
  1981. /*
  1982. * Generic Timer Interrupts handling
  1983. */
  1984. void ath_gen_timer_isr(struct ath_hw *ah)
  1985. {
  1986. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1987. struct ath_gen_timer *timer;
  1988. struct ath_common *common = ath9k_hw_common(ah);
  1989. u32 trigger_mask, thresh_mask, index;
  1990. /* get hardware generic timer interrupt status */
  1991. trigger_mask = ah->intr_gen_timer_trigger;
  1992. thresh_mask = ah->intr_gen_timer_thresh;
  1993. trigger_mask &= timer_table->timer_mask.val;
  1994. thresh_mask &= timer_table->timer_mask.val;
  1995. trigger_mask &= ~thresh_mask;
  1996. while (thresh_mask) {
  1997. index = rightmost_index(timer_table, &thresh_mask);
  1998. timer = timer_table->timers[index];
  1999. BUG_ON(!timer);
  2000. ath_dbg(common, ATH_DBG_HWTIMER,
  2001. "TSF overflow for Gen timer %d\n", index);
  2002. timer->overflow(timer->arg);
  2003. }
  2004. while (trigger_mask) {
  2005. index = rightmost_index(timer_table, &trigger_mask);
  2006. timer = timer_table->timers[index];
  2007. BUG_ON(!timer);
  2008. ath_dbg(common, ATH_DBG_HWTIMER,
  2009. "Gen timer[%d] trigger\n", index);
  2010. timer->trigger(timer->arg);
  2011. }
  2012. }
  2013. EXPORT_SYMBOL(ath_gen_timer_isr);
  2014. /********/
  2015. /* HTC */
  2016. /********/
  2017. void ath9k_hw_htc_resetinit(struct ath_hw *ah)
  2018. {
  2019. ah->htc_reset_init = true;
  2020. }
  2021. EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
  2022. static struct {
  2023. u32 version;
  2024. const char * name;
  2025. } ath_mac_bb_names[] = {
  2026. /* Devices with external radios */
  2027. { AR_SREV_VERSION_5416_PCI, "5416" },
  2028. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2029. { AR_SREV_VERSION_9100, "9100" },
  2030. { AR_SREV_VERSION_9160, "9160" },
  2031. /* Single-chip solutions */
  2032. { AR_SREV_VERSION_9280, "9280" },
  2033. { AR_SREV_VERSION_9285, "9285" },
  2034. { AR_SREV_VERSION_9287, "9287" },
  2035. { AR_SREV_VERSION_9271, "9271" },
  2036. { AR_SREV_VERSION_9300, "9300" },
  2037. };
  2038. /* For devices with external radios */
  2039. static struct {
  2040. u16 version;
  2041. const char * name;
  2042. } ath_rf_names[] = {
  2043. { 0, "5133" },
  2044. { AR_RAD5133_SREV_MAJOR, "5133" },
  2045. { AR_RAD5122_SREV_MAJOR, "5122" },
  2046. { AR_RAD2133_SREV_MAJOR, "2133" },
  2047. { AR_RAD2122_SREV_MAJOR, "2122" }
  2048. };
  2049. /*
  2050. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2051. */
  2052. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2053. {
  2054. int i;
  2055. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2056. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2057. return ath_mac_bb_names[i].name;
  2058. }
  2059. }
  2060. return "????";
  2061. }
  2062. /*
  2063. * Return the RF name. "????" is returned if the RF is unknown.
  2064. * Used for devices with external radios.
  2065. */
  2066. static const char *ath9k_hw_rf_name(u16 rf_version)
  2067. {
  2068. int i;
  2069. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2070. if (ath_rf_names[i].version == rf_version) {
  2071. return ath_rf_names[i].name;
  2072. }
  2073. }
  2074. return "????";
  2075. }
  2076. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2077. {
  2078. int used;
  2079. /* chipsets >= AR9280 are single-chip */
  2080. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2081. used = snprintf(hw_name, len,
  2082. "Atheros AR%s Rev:%x",
  2083. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2084. ah->hw_version.macRev);
  2085. }
  2086. else {
  2087. used = snprintf(hw_name, len,
  2088. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2089. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2090. ah->hw_version.macRev,
  2091. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2092. AR_RADIO_SREV_MAJOR)),
  2093. ah->hw_version.phyRev);
  2094. }
  2095. hw_name[used] = '\0';
  2096. }
  2097. EXPORT_SYMBOL(ath9k_hw_name);