ath9k.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include <linux/completion.h>
  22. #include "debug.h"
  23. #include "common.h"
  24. /*
  25. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  26. * should rely on this file or its contents.
  27. */
  28. struct ath_node;
  29. /* Macro to expand scalars to 64-bit objects */
  30. #define ito64(x) (sizeof(x) == 1) ? \
  31. (((unsigned long long int)(x)) & (0xff)) : \
  32. (sizeof(x) == 2) ? \
  33. (((unsigned long long int)(x)) & 0xffff) : \
  34. ((sizeof(x) == 4) ? \
  35. (((unsigned long long int)(x)) & 0xffffffff) : \
  36. (unsigned long long int)(x))
  37. /* increment with wrap-around */
  38. #define INCR(_l, _sz) do { \
  39. (_l)++; \
  40. (_l) &= ((_sz) - 1); \
  41. } while (0)
  42. /* decrement with wrap-around */
  43. #define DECR(_l, _sz) do { \
  44. (_l)--; \
  45. (_l) &= ((_sz) - 1); \
  46. } while (0)
  47. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  48. #define TSF_TO_TU(_h,_l) \
  49. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  50. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  51. struct ath_config {
  52. u32 ath_aggr_prot;
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  73. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  74. * (used in aggregation scheduling)
  75. * @BUF_XRETRY: To denote excessive retries of the buffer
  76. */
  77. enum buffer_type {
  78. BUF_AMPDU = BIT(0),
  79. BUF_AGGR = BIT(1),
  80. BUF_XRETRY = BIT(2),
  81. };
  82. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  83. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  84. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  85. #define ATH_TXSTATUS_RING_SIZE 64
  86. struct ath_descdma {
  87. void *dd_desc;
  88. dma_addr_t dd_desc_paddr;
  89. u32 dd_desc_len;
  90. struct ath_buf *dd_bufptr;
  91. };
  92. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  93. struct list_head *head, const char *name,
  94. int nbuf, int ndesc, bool is_tx);
  95. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  96. struct list_head *head);
  97. /***********/
  98. /* RX / TX */
  99. /***********/
  100. #define ATH_RXBUF 512
  101. #define ATH_TXBUF 512
  102. #define ATH_TXBUF_RESERVE 5
  103. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  104. #define ATH_TXMAXTRY 13
  105. #define TID_TO_WME_AC(_tid) \
  106. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  107. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  108. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  109. WME_AC_VO)
  110. #define ATH_AGGR_DELIM_SZ 4
  111. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  112. /* number of delimiters for encryption padding */
  113. #define ATH_AGGR_ENCRYPTDELIM 10
  114. /* minimum h/w qdepth to be sustained to maximize aggregation */
  115. #define ATH_AGGR_MIN_QDEPTH 2
  116. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  117. #define IEEE80211_SEQ_SEQ_SHIFT 4
  118. #define IEEE80211_SEQ_MAX 4096
  119. #define IEEE80211_WEP_IVLEN 3
  120. #define IEEE80211_WEP_KIDLEN 1
  121. #define IEEE80211_WEP_CRCLEN 4
  122. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  123. (IEEE80211_WEP_IVLEN + \
  124. IEEE80211_WEP_KIDLEN + \
  125. IEEE80211_WEP_CRCLEN))
  126. /* return whether a bit at index _n in bitmap _bm is set
  127. * _sz is the size of the bitmap */
  128. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  129. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  130. /* return block-ack bitmap index given sequence and starting sequence */
  131. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  132. /* returns delimiter padding required given the packet length */
  133. #define ATH_AGGR_GET_NDELIM(_len) \
  134. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  135. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  136. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  137. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  138. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  139. #define ATH_TX_COMPLETE_POLL_INT 1000
  140. enum ATH_AGGR_STATUS {
  141. ATH_AGGR_DONE,
  142. ATH_AGGR_BAW_CLOSED,
  143. ATH_AGGR_LIMITED,
  144. };
  145. #define ATH_TXFIFO_DEPTH 8
  146. struct ath_txq {
  147. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  148. u32 axq_qnum; /* ath9k hardware queue number */
  149. u32 *axq_link;
  150. struct list_head axq_q;
  151. spinlock_t axq_lock;
  152. u32 axq_depth;
  153. u32 axq_ampdu_depth;
  154. bool stopped;
  155. bool axq_tx_inprogress;
  156. struct list_head axq_acq;
  157. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  158. struct list_head txq_fifo_pending;
  159. u8 txq_headidx;
  160. u8 txq_tailidx;
  161. int pending_frames;
  162. };
  163. struct ath_atx_ac {
  164. struct ath_txq *txq;
  165. int sched;
  166. struct list_head list;
  167. struct list_head tid_q;
  168. };
  169. struct ath_frame_info {
  170. int framelen;
  171. u32 keyix;
  172. enum ath9k_key_type keytype;
  173. u8 retries;
  174. u16 seqno;
  175. };
  176. struct ath_buf_state {
  177. u8 bf_type;
  178. u8 bfs_paprd;
  179. unsigned long bfs_paprd_timestamp;
  180. enum ath9k_internal_frame_type bfs_ftype;
  181. };
  182. struct ath_buf {
  183. struct list_head list;
  184. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  185. an aggregate) */
  186. struct ath_buf *bf_next; /* next subframe in the aggregate */
  187. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  188. void *bf_desc; /* virtual addr of desc */
  189. dma_addr_t bf_daddr; /* physical addr of desc */
  190. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  191. bool bf_stale;
  192. u16 bf_flags;
  193. struct ath_buf_state bf_state;
  194. };
  195. struct ath_atx_tid {
  196. struct list_head list;
  197. struct list_head buf_q;
  198. struct ath_node *an;
  199. struct ath_atx_ac *ac;
  200. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  201. u16 seq_start;
  202. u16 seq_next;
  203. u16 baw_size;
  204. int tidno;
  205. int baw_head; /* first un-acked tx buffer */
  206. int baw_tail; /* next unused tx buffer slot */
  207. int sched;
  208. int paused;
  209. u8 state;
  210. };
  211. struct ath_node {
  212. #ifdef CONFIG_ATH9K_DEBUGFS
  213. struct list_head list; /* for sc->nodes */
  214. struct ieee80211_sta *sta; /* station struct we're part of */
  215. #endif
  216. struct ath_atx_tid tid[WME_NUM_TID];
  217. struct ath_atx_ac ac[WME_NUM_AC];
  218. u16 maxampdu;
  219. u8 mpdudensity;
  220. };
  221. #define AGGR_CLEANUP BIT(1)
  222. #define AGGR_ADDBA_COMPLETE BIT(2)
  223. #define AGGR_ADDBA_PROGRESS BIT(3)
  224. struct ath_tx_control {
  225. struct ath_txq *txq;
  226. struct ath_node *an;
  227. int if_id;
  228. enum ath9k_internal_frame_type frame_type;
  229. u8 paprd;
  230. };
  231. #define ATH_TX_ERROR 0x01
  232. #define ATH_TX_XRETRY 0x02
  233. #define ATH_TX_BAR 0x04
  234. /**
  235. * @txq_map: Index is mac80211 queue number. This is
  236. * not necessarily the same as the hardware queue number
  237. * (axq_qnum).
  238. */
  239. struct ath_tx {
  240. u16 seq_no;
  241. u32 txqsetup;
  242. spinlock_t txbuflock;
  243. struct list_head txbuf;
  244. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  245. struct ath_descdma txdma;
  246. struct ath_txq *txq_map[WME_NUM_AC];
  247. };
  248. struct ath_rx_edma {
  249. struct sk_buff_head rx_fifo;
  250. struct sk_buff_head rx_buffers;
  251. u32 rx_fifo_hwsize;
  252. };
  253. struct ath_rx {
  254. u8 defant;
  255. u8 rxotherant;
  256. u32 *rxlink;
  257. unsigned int rxfilter;
  258. spinlock_t rxbuflock;
  259. struct list_head rxbuf;
  260. struct ath_descdma rxdma;
  261. struct ath_buf *rx_bufptr;
  262. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  263. struct sk_buff *frag;
  264. };
  265. int ath_startrecv(struct ath_softc *sc);
  266. bool ath_stoprecv(struct ath_softc *sc);
  267. void ath_flushrecv(struct ath_softc *sc);
  268. u32 ath_calcrxfilter(struct ath_softc *sc);
  269. int ath_rx_init(struct ath_softc *sc, int nbufs);
  270. void ath_rx_cleanup(struct ath_softc *sc);
  271. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  272. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  273. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  274. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  275. void ath_draintxq(struct ath_softc *sc,
  276. struct ath_txq *txq, bool retry_tx);
  277. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  278. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  279. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  280. int ath_tx_init(struct ath_softc *sc, int nbufs);
  281. void ath_tx_cleanup(struct ath_softc *sc);
  282. int ath_txq_update(struct ath_softc *sc, int qnum,
  283. struct ath9k_tx_queue_info *q);
  284. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  285. struct ath_tx_control *txctl);
  286. void ath_tx_tasklet(struct ath_softc *sc);
  287. void ath_tx_edma_tasklet(struct ath_softc *sc);
  288. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  289. u16 tid, u16 *ssn);
  290. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  291. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  292. /********/
  293. /* VIFs */
  294. /********/
  295. struct ath_vif {
  296. int av_bslot;
  297. bool is_bslot_active;
  298. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  299. enum nl80211_iftype av_opmode;
  300. struct ath_buf *av_bcbuf;
  301. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  302. };
  303. /*******************/
  304. /* Beacon Handling */
  305. /*******************/
  306. /*
  307. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  308. * number of BSSIDs) if a given beacon does not go out even after waiting this
  309. * number of beacon intervals, the game's up.
  310. */
  311. #define BSTUCK_THRESH 9
  312. #define ATH_BCBUF 4
  313. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  314. #define ATH_DEFAULT_BMISS_LIMIT 10
  315. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  316. struct ath_beacon_config {
  317. int beacon_interval;
  318. u16 listen_interval;
  319. u16 dtim_period;
  320. u16 bmiss_timeout;
  321. u8 dtim_count;
  322. };
  323. struct ath_beacon {
  324. enum {
  325. OK, /* no change needed */
  326. UPDATE, /* update pending */
  327. COMMIT /* beacon sent, commit change */
  328. } updateslot; /* slot time update fsm */
  329. u32 beaconq;
  330. u32 bmisscnt;
  331. u32 ast_be_xmit;
  332. u32 bc_tstamp;
  333. struct ieee80211_vif *bslot[ATH_BCBUF];
  334. int slottime;
  335. int slotupdate;
  336. struct ath9k_tx_queue_info beacon_qi;
  337. struct ath_descdma bdma;
  338. struct ath_txq *cabq;
  339. struct list_head bbuf;
  340. };
  341. void ath_beacon_tasklet(unsigned long data);
  342. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  343. int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
  344. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  345. int ath_beaconq_config(struct ath_softc *sc);
  346. void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
  347. /*******/
  348. /* ANI */
  349. /*******/
  350. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  351. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  352. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  353. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  354. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  355. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  356. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  357. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  358. void ath_hw_check(struct work_struct *work);
  359. void ath_paprd_calibrate(struct work_struct *work);
  360. void ath_ani_calibrate(unsigned long data);
  361. /**********/
  362. /* BTCOEX */
  363. /**********/
  364. struct ath_btcoex {
  365. bool hw_timer_enabled;
  366. spinlock_t btcoex_lock;
  367. struct timer_list period_timer; /* Timer for BT period */
  368. u32 bt_priority_cnt;
  369. unsigned long bt_priority_time;
  370. int bt_stomp_type; /* Types of BT stomping */
  371. u32 btcoex_no_stomp; /* in usec */
  372. u32 btcoex_period; /* in usec */
  373. u32 btscan_no_stomp; /* in usec */
  374. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  375. };
  376. int ath_init_btcoex_timer(struct ath_softc *sc);
  377. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  378. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  379. /********************/
  380. /* LED Control */
  381. /********************/
  382. #define ATH_LED_PIN_DEF 1
  383. #define ATH_LED_PIN_9287 8
  384. #define ATH_LED_PIN_9485 6
  385. #ifdef CONFIG_MAC80211_LEDS
  386. void ath_init_leds(struct ath_softc *sc);
  387. void ath_deinit_leds(struct ath_softc *sc);
  388. #else
  389. static inline void ath_init_leds(struct ath_softc *sc)
  390. {
  391. }
  392. static inline void ath_deinit_leds(struct ath_softc *sc)
  393. {
  394. }
  395. #endif
  396. /* Antenna diversity/combining */
  397. #define ATH_ANT_RX_CURRENT_SHIFT 4
  398. #define ATH_ANT_RX_MAIN_SHIFT 2
  399. #define ATH_ANT_RX_MASK 0x3
  400. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  401. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  402. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  403. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  404. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  405. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  406. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  407. #define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
  408. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  409. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  410. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  411. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  412. enum ath9k_ant_div_comb_lna_conf {
  413. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  414. ATH_ANT_DIV_COMB_LNA2,
  415. ATH_ANT_DIV_COMB_LNA1,
  416. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  417. };
  418. struct ath_ant_comb {
  419. u16 count;
  420. u16 total_pkt_count;
  421. bool scan;
  422. bool scan_not_start;
  423. int main_total_rssi;
  424. int alt_total_rssi;
  425. int alt_recv_cnt;
  426. int main_recv_cnt;
  427. int rssi_lna1;
  428. int rssi_lna2;
  429. int rssi_add;
  430. int rssi_sub;
  431. int rssi_first;
  432. int rssi_second;
  433. int rssi_third;
  434. bool alt_good;
  435. int quick_scan_cnt;
  436. int main_conf;
  437. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  438. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  439. int first_bias;
  440. int second_bias;
  441. bool first_ratio;
  442. bool second_ratio;
  443. unsigned long scan_start_time;
  444. };
  445. /********************/
  446. /* Main driver core */
  447. /********************/
  448. /*
  449. * Default cache line size, in bytes.
  450. * Used when PCI device not fully initialized by bootrom/BIOS
  451. */
  452. #define DEFAULT_CACHELINE 32
  453. #define ATH_REGCLASSIDS_MAX 10
  454. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  455. #define ATH_MAX_SW_RETRIES 10
  456. #define ATH_CHAN_MAX 255
  457. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  458. #define ATH_RATE_DUMMY_MARKER 0
  459. #define SC_OP_INVALID BIT(0)
  460. #define SC_OP_BEACONS BIT(1)
  461. #define SC_OP_RXAGGR BIT(2)
  462. #define SC_OP_TXAGGR BIT(3)
  463. #define SC_OP_OFFCHANNEL BIT(4)
  464. #define SC_OP_PREAMBLE_SHORT BIT(5)
  465. #define SC_OP_PROTECT_ENABLE BIT(6)
  466. #define SC_OP_RXFLUSH BIT(7)
  467. #define SC_OP_LED_ASSOCIATED BIT(8)
  468. #define SC_OP_LED_ON BIT(9)
  469. #define SC_OP_TSF_RESET BIT(11)
  470. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  471. #define SC_OP_BT_SCAN BIT(13)
  472. #define SC_OP_ANI_RUN BIT(14)
  473. #define SC_OP_ENABLE_APM BIT(15)
  474. /* Powersave flags */
  475. #define PS_WAIT_FOR_BEACON BIT(0)
  476. #define PS_WAIT_FOR_CAB BIT(1)
  477. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  478. #define PS_WAIT_FOR_TX_ACK BIT(3)
  479. #define PS_BEACON_SYNC BIT(4)
  480. struct ath_rate_table;
  481. struct ath9k_vif_iter_data {
  482. const u8 *hw_macaddr; /* phy's hardware address, set
  483. * before starting iteration for
  484. * valid bssid mask.
  485. */
  486. u8 mask[ETH_ALEN]; /* bssid mask */
  487. int naps; /* number of AP vifs */
  488. int nmeshes; /* number of mesh vifs */
  489. int nstations; /* number of station vifs */
  490. int nwds; /* number of nwd vifs */
  491. int nadhocs; /* number of adhoc vifs */
  492. int nothers; /* number of vifs not specified above. */
  493. };
  494. struct ath_softc {
  495. struct ieee80211_hw *hw;
  496. struct device *dev;
  497. int chan_idx;
  498. int chan_is_ht;
  499. struct survey_info *cur_survey;
  500. struct survey_info survey[ATH9K_NUM_CHANNELS];
  501. struct tasklet_struct intr_tq;
  502. struct tasklet_struct bcon_tasklet;
  503. struct ath_hw *sc_ah;
  504. void __iomem *mem;
  505. int irq;
  506. spinlock_t sc_serial_rw;
  507. spinlock_t sc_pm_lock;
  508. spinlock_t sc_pcu_lock;
  509. struct mutex mutex;
  510. struct work_struct paprd_work;
  511. struct work_struct hw_check_work;
  512. struct completion paprd_complete;
  513. unsigned int hw_busy_count;
  514. u32 intrstatus;
  515. u32 sc_flags; /* SC_OP_* */
  516. u16 ps_flags; /* PS_* */
  517. u16 curtxpow;
  518. bool ps_enabled;
  519. bool ps_idle;
  520. short nbcnvifs;
  521. short nvifs;
  522. unsigned long ps_usecount;
  523. struct ath_config config;
  524. struct ath_rx rx;
  525. struct ath_tx tx;
  526. struct ath_beacon beacon;
  527. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  528. #ifdef CONFIG_MAC80211_LEDS
  529. bool led_registered;
  530. char led_name[32];
  531. struct led_classdev led_cdev;
  532. #endif
  533. struct ath9k_hw_cal_data caldata;
  534. int last_rssi;
  535. #ifdef CONFIG_ATH9K_DEBUGFS
  536. struct ath9k_debug debug;
  537. spinlock_t nodes_lock;
  538. struct list_head nodes; /* basically, stations */
  539. unsigned int tx_complete_poll_work_seen;
  540. #endif
  541. struct ath_beacon_config cur_beacon_conf;
  542. struct delayed_work tx_complete_work;
  543. struct delayed_work hw_pll_work;
  544. struct ath_btcoex btcoex;
  545. struct ath_descdma txsdma;
  546. struct ath_ant_comb ant_comb;
  547. };
  548. void ath9k_tasklet(unsigned long data);
  549. int ath_reset(struct ath_softc *sc, bool retry_tx);
  550. int ath_cabq_update(struct ath_softc *);
  551. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  552. {
  553. common->bus_ops->read_cachesize(common, csz);
  554. }
  555. extern struct ieee80211_ops ath9k_ops;
  556. extern int ath9k_modparam_nohwcrypt;
  557. extern int led_blink;
  558. extern bool is_ath9k_unloaded;
  559. irqreturn_t ath_isr(int irq, void *dev);
  560. void ath9k_init_crypto(struct ath_softc *sc);
  561. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  562. const struct ath_bus_ops *bus_ops);
  563. void ath9k_deinit_device(struct ath_softc *sc);
  564. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  565. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  566. struct ath9k_channel *hchan);
  567. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  568. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  569. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  570. bool ath9k_uses_beacons(int type);
  571. #ifdef CONFIG_PCI
  572. int ath_pci_init(void);
  573. void ath_pci_exit(void);
  574. #else
  575. static inline int ath_pci_init(void) { return 0; };
  576. static inline void ath_pci_exit(void) {};
  577. #endif
  578. #ifdef CONFIG_ATHEROS_AR71XX
  579. int ath_ahb_init(void);
  580. void ath_ahb_exit(void);
  581. #else
  582. static inline int ath_ahb_init(void) { return 0; };
  583. static inline void ath_ahb_exit(void) {};
  584. #endif
  585. void ath9k_ps_wakeup(struct ath_softc *sc);
  586. void ath9k_ps_restore(struct ath_softc *sc);
  587. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  588. void ath_start_rfkill_poll(struct ath_softc *sc);
  589. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  590. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  591. struct ieee80211_vif *vif,
  592. struct ath9k_vif_iter_data *iter_data);
  593. #endif /* ATH9K_H */