omap-mcbsp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jarkko.nikula@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/initval.h>
  30. #include <sound/soc.h>
  31. #include <mach/control.h>
  32. #include <mach/dma.h>
  33. #include <mach/mcbsp.h>
  34. #include "omap-mcbsp.h"
  35. #include "omap-pcm.h"
  36. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_44100 | \
  37. SNDRV_PCM_RATE_48000 | \
  38. SNDRV_PCM_RATE_KNOT)
  39. struct omap_mcbsp_data {
  40. unsigned int bus_id;
  41. struct omap_mcbsp_reg_cfg regs;
  42. /*
  43. * Flags indicating is the bus already activated and configured by
  44. * another substream
  45. */
  46. int active;
  47. int configured;
  48. };
  49. #define to_mcbsp(priv) container_of((priv), struct omap_mcbsp_data, bus_id)
  50. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  51. /*
  52. * Stream DMA parameters. DMA request line and port address are set runtime
  53. * since they are different between OMAP1 and later OMAPs
  54. */
  55. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  56. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  57. static const int omap1_dma_reqs[][2] = {
  58. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  59. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  60. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  61. };
  62. static const unsigned long omap1_mcbsp_port[][2] = {
  63. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  64. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  65. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  66. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  67. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  68. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  69. };
  70. #else
  71. static const int omap1_dma_reqs[][2] = {};
  72. static const unsigned long omap1_mcbsp_port[][2] = {};
  73. #endif
  74. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  75. static const int omap24xx_dma_reqs[][2] = {
  76. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  77. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  78. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP34XX)
  79. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  80. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  81. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  82. #endif
  83. };
  84. #else
  85. static const int omap24xx_dma_reqs[][2] = {};
  86. #endif
  87. #if defined(CONFIG_ARCH_OMAP2420)
  88. static const unsigned long omap2420_mcbsp_port[][2] = {
  89. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  90. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  91. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  92. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  93. };
  94. #else
  95. static const unsigned long omap2420_mcbsp_port[][2] = {};
  96. #endif
  97. #if defined(CONFIG_ARCH_OMAP2430)
  98. static const unsigned long omap2430_mcbsp_port[][2] = {
  99. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  100. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  101. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  102. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  103. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  104. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  105. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  106. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  107. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  108. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  109. };
  110. #else
  111. static const unsigned long omap2430_mcbsp_port[][2] = {};
  112. #endif
  113. #if defined(CONFIG_ARCH_OMAP34XX)
  114. static const unsigned long omap34xx_mcbsp_port[][2] = {
  115. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  116. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  117. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  118. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  119. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  120. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  121. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  122. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  123. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  124. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  125. };
  126. #else
  127. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  128. #endif
  129. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream)
  130. {
  131. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  132. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  133. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  134. int err = 0;
  135. if (!cpu_dai->active)
  136. err = omap_mcbsp_request(mcbsp_data->bus_id);
  137. return err;
  138. }
  139. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream)
  140. {
  141. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  142. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  143. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  144. if (!cpu_dai->active) {
  145. omap_mcbsp_free(mcbsp_data->bus_id);
  146. mcbsp_data->configured = 0;
  147. }
  148. }
  149. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd)
  150. {
  151. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  152. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  153. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  154. int err = 0;
  155. switch (cmd) {
  156. case SNDRV_PCM_TRIGGER_START:
  157. case SNDRV_PCM_TRIGGER_RESUME:
  158. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  159. if (!mcbsp_data->active++)
  160. omap_mcbsp_start(mcbsp_data->bus_id);
  161. break;
  162. case SNDRV_PCM_TRIGGER_STOP:
  163. case SNDRV_PCM_TRIGGER_SUSPEND:
  164. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  165. if (!--mcbsp_data->active)
  166. omap_mcbsp_stop(mcbsp_data->bus_id);
  167. break;
  168. default:
  169. err = -EINVAL;
  170. }
  171. return err;
  172. }
  173. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  174. struct snd_pcm_hw_params *params)
  175. {
  176. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  177. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  178. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  179. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  180. int dma, bus_id = mcbsp_data->bus_id, id = cpu_dai->id;
  181. unsigned long port;
  182. if (cpu_class_is_omap1()) {
  183. dma = omap1_dma_reqs[bus_id][substream->stream];
  184. port = omap1_mcbsp_port[bus_id][substream->stream];
  185. } else if (cpu_is_omap2420()) {
  186. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  187. port = omap2420_mcbsp_port[bus_id][substream->stream];
  188. } else if (cpu_is_omap2430()) {
  189. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  190. port = omap2430_mcbsp_port[bus_id][substream->stream];
  191. } else if (cpu_is_omap343x()) {
  192. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  193. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  194. } else {
  195. return -ENODEV;
  196. }
  197. omap_mcbsp_dai_dma_params[id][substream->stream].name =
  198. substream->stream ? "Audio Capture" : "Audio Playback";
  199. omap_mcbsp_dai_dma_params[id][substream->stream].dma_req = dma;
  200. omap_mcbsp_dai_dma_params[id][substream->stream].port_addr = port;
  201. cpu_dai->dma_data = &omap_mcbsp_dai_dma_params[id][substream->stream];
  202. if (mcbsp_data->configured) {
  203. /* McBSP already configured by another stream */
  204. return 0;
  205. }
  206. switch (params_channels(params)) {
  207. case 2:
  208. /* Set 1 word per (McBPSP) frame and use dual-phase frames */
  209. regs->rcr2 |= RFRLEN2(1 - 1) | RPHASE;
  210. regs->rcr1 |= RFRLEN1(1 - 1);
  211. regs->xcr2 |= XFRLEN2(1 - 1) | XPHASE;
  212. regs->xcr1 |= XFRLEN1(1 - 1);
  213. break;
  214. default:
  215. /* Unsupported number of channels */
  216. return -EINVAL;
  217. }
  218. switch (params_format(params)) {
  219. case SNDRV_PCM_FORMAT_S16_LE:
  220. /* Set word lengths */
  221. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  222. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  223. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  224. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  225. /* Set FS period and length in terms of bit clock periods */
  226. regs->srgr2 |= FPER(16 * 2 - 1);
  227. regs->srgr1 |= FWID(16 - 1);
  228. break;
  229. default:
  230. /* Unsupported PCM format */
  231. return -EINVAL;
  232. }
  233. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  234. mcbsp_data->configured = 1;
  235. return 0;
  236. }
  237. /*
  238. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  239. * cache is initialized here
  240. */
  241. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  242. unsigned int fmt)
  243. {
  244. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  245. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  246. if (mcbsp_data->configured)
  247. return 0;
  248. memset(regs, 0, sizeof(*regs));
  249. /* Generic McBSP register settings */
  250. regs->spcr2 |= XINTM(3) | FREE;
  251. regs->spcr1 |= RINTM(3);
  252. regs->rcr2 |= RFIG;
  253. regs->xcr2 |= XFIG;
  254. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  255. case SND_SOC_DAIFMT_I2S:
  256. /* 1-bit data delay */
  257. regs->rcr2 |= RDATDLY(1);
  258. regs->xcr2 |= XDATDLY(1);
  259. break;
  260. case SND_SOC_DAIFMT_DSP_A:
  261. /* 0-bit data delay */
  262. regs->rcr2 |= RDATDLY(0);
  263. regs->xcr2 |= XDATDLY(0);
  264. break;
  265. default:
  266. /* Unsupported data format */
  267. return -EINVAL;
  268. }
  269. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  270. case SND_SOC_DAIFMT_CBS_CFS:
  271. /* McBSP master. Set FS and bit clocks as outputs */
  272. regs->pcr0 |= FSXM | FSRM |
  273. CLKXM | CLKRM;
  274. /* Sample rate generator drives the FS */
  275. regs->srgr2 |= FSGM;
  276. break;
  277. case SND_SOC_DAIFMT_CBM_CFM:
  278. /* McBSP slave */
  279. break;
  280. default:
  281. /* Unsupported master/slave configuration */
  282. return -EINVAL;
  283. }
  284. /* Set bit clock (CLKX/CLKR) and FS polarities */
  285. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  286. case SND_SOC_DAIFMT_NB_NF:
  287. /*
  288. * Normal BCLK + FS.
  289. * FS active low. TX data driven on falling edge of bit clock
  290. * and RX data sampled on rising edge of bit clock.
  291. */
  292. regs->pcr0 |= FSXP | FSRP |
  293. CLKXP | CLKRP;
  294. break;
  295. case SND_SOC_DAIFMT_NB_IF:
  296. regs->pcr0 |= CLKXP | CLKRP;
  297. break;
  298. case SND_SOC_DAIFMT_IB_NF:
  299. regs->pcr0 |= FSXP | FSRP;
  300. break;
  301. case SND_SOC_DAIFMT_IB_IF:
  302. break;
  303. default:
  304. return -EINVAL;
  305. }
  306. return 0;
  307. }
  308. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  309. int div_id, int div)
  310. {
  311. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  312. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  313. if (div_id != OMAP_MCBSP_CLKGDV)
  314. return -ENODEV;
  315. regs->srgr1 |= CLKGDV(div - 1);
  316. return 0;
  317. }
  318. static int omap_mcbsp_dai_set_clks_src(struct omap_mcbsp_data *mcbsp_data,
  319. int clk_id)
  320. {
  321. int sel_bit;
  322. u16 reg, reg_devconf1 = OMAP243X_CONTROL_DEVCONF1;
  323. if (cpu_class_is_omap1()) {
  324. /* OMAP1's can use only external source clock */
  325. if (unlikely(clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK))
  326. return -EINVAL;
  327. else
  328. return 0;
  329. }
  330. if (cpu_is_omap2420() && mcbsp_data->bus_id > 1)
  331. return -EINVAL;
  332. if (cpu_is_omap343x())
  333. reg_devconf1 = OMAP343X_CONTROL_DEVCONF1;
  334. switch (mcbsp_data->bus_id) {
  335. case 0:
  336. reg = OMAP2_CONTROL_DEVCONF0;
  337. sel_bit = 2;
  338. break;
  339. case 1:
  340. reg = OMAP2_CONTROL_DEVCONF0;
  341. sel_bit = 6;
  342. break;
  343. case 2:
  344. reg = reg_devconf1;
  345. sel_bit = 0;
  346. break;
  347. case 3:
  348. reg = reg_devconf1;
  349. sel_bit = 2;
  350. break;
  351. case 4:
  352. reg = reg_devconf1;
  353. sel_bit = 4;
  354. break;
  355. default:
  356. return -EINVAL;
  357. }
  358. if (clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK)
  359. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  360. else
  361. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  362. return 0;
  363. }
  364. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  365. int clk_id, unsigned int freq,
  366. int dir)
  367. {
  368. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  369. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  370. int err = 0;
  371. switch (clk_id) {
  372. case OMAP_MCBSP_SYSCLK_CLK:
  373. regs->srgr2 |= CLKSM;
  374. break;
  375. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  376. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  377. err = omap_mcbsp_dai_set_clks_src(mcbsp_data, clk_id);
  378. break;
  379. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  380. regs->srgr2 |= CLKSM;
  381. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  382. regs->pcr0 |= SCLKME;
  383. break;
  384. default:
  385. err = -ENODEV;
  386. }
  387. return err;
  388. }
  389. #define OMAP_MCBSP_DAI_BUILDER(link_id) \
  390. { \
  391. .name = "omap-mcbsp-dai-(link_id)", \
  392. .id = (link_id), \
  393. .type = SND_SOC_DAI_I2S, \
  394. .playback = { \
  395. .channels_min = 2, \
  396. .channels_max = 2, \
  397. .rates = OMAP_MCBSP_RATES, \
  398. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  399. }, \
  400. .capture = { \
  401. .channels_min = 2, \
  402. .channels_max = 2, \
  403. .rates = OMAP_MCBSP_RATES, \
  404. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  405. }, \
  406. .ops = { \
  407. .startup = omap_mcbsp_dai_startup, \
  408. .shutdown = omap_mcbsp_dai_shutdown, \
  409. .trigger = omap_mcbsp_dai_trigger, \
  410. .hw_params = omap_mcbsp_dai_hw_params, \
  411. }, \
  412. .dai_ops = { \
  413. .set_fmt = omap_mcbsp_dai_set_dai_fmt, \
  414. .set_clkdiv = omap_mcbsp_dai_set_clkdiv, \
  415. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk, \
  416. }, \
  417. .private_data = &mcbsp_data[(link_id)].bus_id, \
  418. }
  419. struct snd_soc_dai omap_mcbsp_dai[] = {
  420. OMAP_MCBSP_DAI_BUILDER(0),
  421. OMAP_MCBSP_DAI_BUILDER(1),
  422. #if NUM_LINKS >= 3
  423. OMAP_MCBSP_DAI_BUILDER(2),
  424. #endif
  425. #if NUM_LINKS == 5
  426. OMAP_MCBSP_DAI_BUILDER(3),
  427. OMAP_MCBSP_DAI_BUILDER(4),
  428. #endif
  429. };
  430. EXPORT_SYMBOL_GPL(omap_mcbsp_dai);
  431. MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@nokia.com>");
  432. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  433. MODULE_LICENSE("GPL");