myri_sbus.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160
  1. /* myri_sbus.c: MyriCOM MyriNET SBUS card driver.
  2. *
  3. * Copyright (C) 1996, 1999, 2006, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. static char version[] =
  6. "myri_sbus.c:v2.0 June 23, 2006 David S. Miller (davem@davemloft.net)\n";
  7. #include <linux/module.h>
  8. #include <linux/errno.h>
  9. #include <linux/kernel.h>
  10. #include <linux/types.h>
  11. #include <linux/fcntl.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/ioport.h>
  14. #include <linux/in.h>
  15. #include <linux/slab.h>
  16. #include <linux/string.h>
  17. #include <linux/delay.h>
  18. #include <linux/init.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/bitops.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <net/dst.h>
  27. #include <net/arp.h>
  28. #include <net/sock.h>
  29. #include <net/ipv6.h>
  30. #include <asm/system.h>
  31. #include <asm/io.h>
  32. #include <asm/dma.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/idprom.h>
  35. #include <asm/openprom.h>
  36. #include <asm/oplib.h>
  37. #include <asm/auxio.h>
  38. #include <asm/pgtable.h>
  39. #include <asm/irq.h>
  40. #include "myri_sbus.h"
  41. #include "myri_code.h"
  42. /* #define DEBUG_DETECT */
  43. /* #define DEBUG_IRQ */
  44. /* #define DEBUG_TRANSMIT */
  45. /* #define DEBUG_RECEIVE */
  46. /* #define DEBUG_HEADER */
  47. #ifdef DEBUG_DETECT
  48. #define DET(x) printk x
  49. #else
  50. #define DET(x)
  51. #endif
  52. #ifdef DEBUG_IRQ
  53. #define DIRQ(x) printk x
  54. #else
  55. #define DIRQ(x)
  56. #endif
  57. #ifdef DEBUG_TRANSMIT
  58. #define DTX(x) printk x
  59. #else
  60. #define DTX(x)
  61. #endif
  62. #ifdef DEBUG_RECEIVE
  63. #define DRX(x) printk x
  64. #else
  65. #define DRX(x)
  66. #endif
  67. #ifdef DEBUG_HEADER
  68. #define DHDR(x) printk x
  69. #else
  70. #define DHDR(x)
  71. #endif
  72. static void myri_reset_off(void __iomem *lp, void __iomem *cregs)
  73. {
  74. /* Clear IRQ mask. */
  75. sbus_writel(0, lp + LANAI_EIMASK);
  76. /* Turn RESET function off. */
  77. sbus_writel(CONTROL_ROFF, cregs + MYRICTRL_CTRL);
  78. }
  79. static void myri_reset_on(void __iomem *cregs)
  80. {
  81. /* Enable RESET function. */
  82. sbus_writel(CONTROL_RON, cregs + MYRICTRL_CTRL);
  83. /* Disable IRQ's. */
  84. sbus_writel(CONTROL_DIRQ, cregs + MYRICTRL_CTRL);
  85. }
  86. static void myri_disable_irq(void __iomem *lp, void __iomem *cregs)
  87. {
  88. sbus_writel(CONTROL_DIRQ, cregs + MYRICTRL_CTRL);
  89. sbus_writel(0, lp + LANAI_EIMASK);
  90. sbus_writel(ISTAT_HOST, lp + LANAI_ISTAT);
  91. }
  92. static void myri_enable_irq(void __iomem *lp, void __iomem *cregs)
  93. {
  94. sbus_writel(CONTROL_EIRQ, cregs + MYRICTRL_CTRL);
  95. sbus_writel(ISTAT_HOST, lp + LANAI_EIMASK);
  96. }
  97. static inline void bang_the_chip(struct myri_eth *mp)
  98. {
  99. struct myri_shmem __iomem *shmem = mp->shmem;
  100. void __iomem *cregs = mp->cregs;
  101. sbus_writel(1, &shmem->send);
  102. sbus_writel(CONTROL_WON, cregs + MYRICTRL_CTRL);
  103. }
  104. static int myri_do_handshake(struct myri_eth *mp)
  105. {
  106. struct myri_shmem __iomem *shmem = mp->shmem;
  107. void __iomem *cregs = mp->cregs;
  108. struct myri_channel __iomem *chan = &shmem->channel;
  109. int tick = 0;
  110. DET(("myri_do_handshake: "));
  111. if (sbus_readl(&chan->state) == STATE_READY) {
  112. DET(("Already STATE_READY, failed.\n"));
  113. return -1; /* We're hosed... */
  114. }
  115. myri_disable_irq(mp->lregs, cregs);
  116. while (tick++ < 25) {
  117. u32 softstate;
  118. /* Wake it up. */
  119. DET(("shakedown, CONTROL_WON, "));
  120. sbus_writel(1, &shmem->shakedown);
  121. sbus_writel(CONTROL_WON, cregs + MYRICTRL_CTRL);
  122. softstate = sbus_readl(&chan->state);
  123. DET(("chanstate[%08x] ", softstate));
  124. if (softstate == STATE_READY) {
  125. DET(("wakeup successful, "));
  126. break;
  127. }
  128. if (softstate != STATE_WFN) {
  129. DET(("not WFN setting that, "));
  130. sbus_writel(STATE_WFN, &chan->state);
  131. }
  132. udelay(20);
  133. }
  134. myri_enable_irq(mp->lregs, cregs);
  135. if (tick > 25) {
  136. DET(("25 ticks we lose, failure.\n"));
  137. return -1;
  138. }
  139. DET(("success\n"));
  140. return 0;
  141. }
  142. static int __devinit myri_load_lanai(struct myri_eth *mp)
  143. {
  144. struct net_device *dev = mp->dev;
  145. struct myri_shmem __iomem *shmem = mp->shmem;
  146. void __iomem *rptr;
  147. int i;
  148. myri_disable_irq(mp->lregs, mp->cregs);
  149. myri_reset_on(mp->cregs);
  150. rptr = mp->lanai;
  151. for (i = 0; i < mp->eeprom.ramsz; i++)
  152. sbus_writeb(0, rptr + i);
  153. if (mp->eeprom.cpuvers >= CPUVERS_3_0)
  154. sbus_writel(mp->eeprom.cval, mp->lregs + LANAI_CVAL);
  155. /* Load executable code. */
  156. for (i = 0; i < sizeof(lanai4_code); i++)
  157. sbus_writeb(lanai4_code[i], rptr + (lanai4_code_off * 2) + i);
  158. /* Load data segment. */
  159. for (i = 0; i < sizeof(lanai4_data); i++)
  160. sbus_writeb(lanai4_data[i], rptr + (lanai4_data_off * 2) + i);
  161. /* Set device address. */
  162. sbus_writeb(0, &shmem->addr[0]);
  163. sbus_writeb(0, &shmem->addr[1]);
  164. for (i = 0; i < 6; i++)
  165. sbus_writeb(dev->dev_addr[i],
  166. &shmem->addr[i + 2]);
  167. /* Set SBUS bursts and interrupt mask. */
  168. sbus_writel(((mp->myri_bursts & 0xf8) >> 3), &shmem->burst);
  169. sbus_writel(SHMEM_IMASK_RX, &shmem->imask);
  170. /* Release the LANAI. */
  171. myri_disable_irq(mp->lregs, mp->cregs);
  172. myri_reset_off(mp->lregs, mp->cregs);
  173. myri_disable_irq(mp->lregs, mp->cregs);
  174. /* Wait for the reset to complete. */
  175. for (i = 0; i < 5000; i++) {
  176. if (sbus_readl(&shmem->channel.state) != STATE_READY)
  177. break;
  178. else
  179. udelay(10);
  180. }
  181. if (i == 5000)
  182. printk(KERN_ERR "myricom: Chip would not reset after firmware load.\n");
  183. i = myri_do_handshake(mp);
  184. if (i)
  185. printk(KERN_ERR "myricom: Handshake with LANAI failed.\n");
  186. if (mp->eeprom.cpuvers == CPUVERS_4_0)
  187. sbus_writel(0, mp->lregs + LANAI_VERS);
  188. return i;
  189. }
  190. static void myri_clean_rings(struct myri_eth *mp)
  191. {
  192. struct sendq __iomem *sq = mp->sq;
  193. struct recvq __iomem *rq = mp->rq;
  194. int i;
  195. sbus_writel(0, &rq->tail);
  196. sbus_writel(0, &rq->head);
  197. for (i = 0; i < (RX_RING_SIZE+1); i++) {
  198. if (mp->rx_skbs[i] != NULL) {
  199. struct myri_rxd __iomem *rxd = &rq->myri_rxd[i];
  200. u32 dma_addr;
  201. dma_addr = sbus_readl(&rxd->myri_scatters[0].addr);
  202. dma_unmap_single(&mp->myri_op->dev, dma_addr,
  203. RX_ALLOC_SIZE, DMA_FROM_DEVICE);
  204. dev_kfree_skb(mp->rx_skbs[i]);
  205. mp->rx_skbs[i] = NULL;
  206. }
  207. }
  208. mp->tx_old = 0;
  209. sbus_writel(0, &sq->tail);
  210. sbus_writel(0, &sq->head);
  211. for (i = 0; i < TX_RING_SIZE; i++) {
  212. if (mp->tx_skbs[i] != NULL) {
  213. struct sk_buff *skb = mp->tx_skbs[i];
  214. struct myri_txd __iomem *txd = &sq->myri_txd[i];
  215. u32 dma_addr;
  216. dma_addr = sbus_readl(&txd->myri_gathers[0].addr);
  217. dma_unmap_single(&mp->myri_op->dev, dma_addr,
  218. (skb->len + 3) & ~3,
  219. DMA_TO_DEVICE);
  220. dev_kfree_skb(mp->tx_skbs[i]);
  221. mp->tx_skbs[i] = NULL;
  222. }
  223. }
  224. }
  225. static void myri_init_rings(struct myri_eth *mp, int from_irq)
  226. {
  227. struct recvq __iomem *rq = mp->rq;
  228. struct myri_rxd __iomem *rxd = &rq->myri_rxd[0];
  229. struct net_device *dev = mp->dev;
  230. gfp_t gfp_flags = GFP_KERNEL;
  231. int i;
  232. if (from_irq || in_interrupt())
  233. gfp_flags = GFP_ATOMIC;
  234. myri_clean_rings(mp);
  235. for (i = 0; i < RX_RING_SIZE; i++) {
  236. struct sk_buff *skb = myri_alloc_skb(RX_ALLOC_SIZE, gfp_flags);
  237. u32 dma_addr;
  238. if (!skb)
  239. continue;
  240. mp->rx_skbs[i] = skb;
  241. skb->dev = dev;
  242. skb_put(skb, RX_ALLOC_SIZE);
  243. dma_addr = dma_map_single(&mp->myri_op->dev,
  244. skb->data, RX_ALLOC_SIZE,
  245. DMA_FROM_DEVICE);
  246. sbus_writel(dma_addr, &rxd[i].myri_scatters[0].addr);
  247. sbus_writel(RX_ALLOC_SIZE, &rxd[i].myri_scatters[0].len);
  248. sbus_writel(i, &rxd[i].ctx);
  249. sbus_writel(1, &rxd[i].num_sg);
  250. }
  251. sbus_writel(0, &rq->head);
  252. sbus_writel(RX_RING_SIZE, &rq->tail);
  253. }
  254. static int myri_init(struct myri_eth *mp, int from_irq)
  255. {
  256. myri_init_rings(mp, from_irq);
  257. return 0;
  258. }
  259. static void myri_is_not_so_happy(struct myri_eth *mp)
  260. {
  261. }
  262. #ifdef DEBUG_HEADER
  263. static void dump_ehdr(struct ethhdr *ehdr)
  264. {
  265. DECLARE_MAC_BUF(mac);
  266. DECLARE_MAC_BUF(mac2);
  267. printk("ehdr[h_dst(%s)"
  268. "h_source(%s)"
  269. "h_proto(%04x)]\n",
  270. print_mac(mac, ehdr->h_dest), print_mac(mac2, ehdr->h_source),
  271. ehdr->h_proto);
  272. }
  273. static void dump_ehdr_and_myripad(unsigned char *stuff)
  274. {
  275. struct ethhdr *ehdr = (struct ethhdr *) (stuff + 2);
  276. printk("pad[%02x:%02x]", stuff[0], stuff[1]);
  277. dump_ehdr(ehdr);
  278. }
  279. #endif
  280. static void myri_tx(struct myri_eth *mp, struct net_device *dev)
  281. {
  282. struct sendq __iomem *sq= mp->sq;
  283. int entry = mp->tx_old;
  284. int limit = sbus_readl(&sq->head);
  285. DTX(("entry[%d] limit[%d] ", entry, limit));
  286. if (entry == limit)
  287. return;
  288. while (entry != limit) {
  289. struct sk_buff *skb = mp->tx_skbs[entry];
  290. u32 dma_addr;
  291. DTX(("SKB[%d] ", entry));
  292. dma_addr = sbus_readl(&sq->myri_txd[entry].myri_gathers[0].addr);
  293. dma_unmap_single(&mp->myri_op->dev, dma_addr,
  294. skb->len, DMA_TO_DEVICE);
  295. dev_kfree_skb(skb);
  296. mp->tx_skbs[entry] = NULL;
  297. dev->stats.tx_packets++;
  298. entry = NEXT_TX(entry);
  299. }
  300. mp->tx_old = entry;
  301. }
  302. /* Determine the packet's protocol ID. The rule here is that we
  303. * assume 802.3 if the type field is short enough to be a length.
  304. * This is normal practice and works for any 'now in use' protocol.
  305. */
  306. static __be16 myri_type_trans(struct sk_buff *skb, struct net_device *dev)
  307. {
  308. struct ethhdr *eth;
  309. unsigned char *rawp;
  310. skb_set_mac_header(skb, MYRI_PAD_LEN);
  311. skb_pull(skb, dev->hard_header_len);
  312. eth = eth_hdr(skb);
  313. #ifdef DEBUG_HEADER
  314. DHDR(("myri_type_trans: "));
  315. dump_ehdr(eth);
  316. #endif
  317. if (*eth->h_dest & 1) {
  318. if (memcmp(eth->h_dest, dev->broadcast, ETH_ALEN)==0)
  319. skb->pkt_type = PACKET_BROADCAST;
  320. else
  321. skb->pkt_type = PACKET_MULTICAST;
  322. } else if (dev->flags & (IFF_PROMISC|IFF_ALLMULTI)) {
  323. if (memcmp(eth->h_dest, dev->dev_addr, ETH_ALEN))
  324. skb->pkt_type = PACKET_OTHERHOST;
  325. }
  326. if (ntohs(eth->h_proto) >= 1536)
  327. return eth->h_proto;
  328. rawp = skb->data;
  329. /* This is a magic hack to spot IPX packets. Older Novell breaks
  330. * the protocol design and runs IPX over 802.3 without an 802.2 LLC
  331. * layer. We look for FFFF which isn't a used 802.2 SSAP/DSAP. This
  332. * won't work for fault tolerant netware but does for the rest.
  333. */
  334. if (*(unsigned short *)rawp == 0xFFFF)
  335. return htons(ETH_P_802_3);
  336. /* Real 802.2 LLC */
  337. return htons(ETH_P_802_2);
  338. }
  339. static void myri_rx(struct myri_eth *mp, struct net_device *dev)
  340. {
  341. struct recvq __iomem *rq = mp->rq;
  342. struct recvq __iomem *rqa = mp->rqack;
  343. int entry = sbus_readl(&rqa->head);
  344. int limit = sbus_readl(&rqa->tail);
  345. int drops;
  346. DRX(("entry[%d] limit[%d] ", entry, limit));
  347. if (entry == limit)
  348. return;
  349. drops = 0;
  350. DRX(("\n"));
  351. while (entry != limit) {
  352. struct myri_rxd __iomem *rxdack = &rqa->myri_rxd[entry];
  353. u32 csum = sbus_readl(&rxdack->csum);
  354. int len = sbus_readl(&rxdack->myri_scatters[0].len);
  355. int index = sbus_readl(&rxdack->ctx);
  356. struct myri_rxd __iomem *rxd = &rq->myri_rxd[sbus_readl(&rq->tail)];
  357. struct sk_buff *skb = mp->rx_skbs[index];
  358. /* Ack it. */
  359. sbus_writel(NEXT_RX(entry), &rqa->head);
  360. /* Check for errors. */
  361. DRX(("rxd[%d]: %p len[%d] csum[%08x] ", entry, rxd, len, csum));
  362. dma_sync_single_for_cpu(&mp->myri_op->dev,
  363. sbus_readl(&rxd->myri_scatters[0].addr),
  364. RX_ALLOC_SIZE, DMA_FROM_DEVICE);
  365. if (len < (ETH_HLEN + MYRI_PAD_LEN) || (skb->data[0] != MYRI_PAD_LEN)) {
  366. DRX(("ERROR["));
  367. dev->stats.rx_errors++;
  368. if (len < (ETH_HLEN + MYRI_PAD_LEN)) {
  369. DRX(("BAD_LENGTH] "));
  370. dev->stats.rx_length_errors++;
  371. } else {
  372. DRX(("NO_PADDING] "));
  373. dev->stats.rx_frame_errors++;
  374. }
  375. /* Return it to the LANAI. */
  376. drop_it:
  377. drops++;
  378. DRX(("DROP "));
  379. dev->stats.rx_dropped++;
  380. dma_sync_single_for_device(&mp->myri_op->dev,
  381. sbus_readl(&rxd->myri_scatters[0].addr),
  382. RX_ALLOC_SIZE,
  383. DMA_FROM_DEVICE);
  384. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  385. sbus_writel(index, &rxd->ctx);
  386. sbus_writel(1, &rxd->num_sg);
  387. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  388. goto next;
  389. }
  390. DRX(("len[%d] ", len));
  391. if (len > RX_COPY_THRESHOLD) {
  392. struct sk_buff *new_skb;
  393. u32 dma_addr;
  394. DRX(("BIGBUFF "));
  395. new_skb = myri_alloc_skb(RX_ALLOC_SIZE, GFP_ATOMIC);
  396. if (new_skb == NULL) {
  397. DRX(("skb_alloc(FAILED) "));
  398. goto drop_it;
  399. }
  400. dma_unmap_single(&mp->myri_op->dev,
  401. sbus_readl(&rxd->myri_scatters[0].addr),
  402. RX_ALLOC_SIZE,
  403. DMA_FROM_DEVICE);
  404. mp->rx_skbs[index] = new_skb;
  405. new_skb->dev = dev;
  406. skb_put(new_skb, RX_ALLOC_SIZE);
  407. dma_addr = dma_map_single(&mp->myri_op->dev,
  408. new_skb->data,
  409. RX_ALLOC_SIZE,
  410. DMA_FROM_DEVICE);
  411. sbus_writel(dma_addr, &rxd->myri_scatters[0].addr);
  412. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  413. sbus_writel(index, &rxd->ctx);
  414. sbus_writel(1, &rxd->num_sg);
  415. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  416. /* Trim the original skb for the netif. */
  417. DRX(("trim(%d) ", len));
  418. skb_trim(skb, len);
  419. } else {
  420. struct sk_buff *copy_skb = dev_alloc_skb(len);
  421. DRX(("SMALLBUFF "));
  422. if (copy_skb == NULL) {
  423. DRX(("dev_alloc_skb(FAILED) "));
  424. goto drop_it;
  425. }
  426. /* DMA sync already done above. */
  427. copy_skb->dev = dev;
  428. DRX(("resv_and_put "));
  429. skb_put(copy_skb, len);
  430. skb_copy_from_linear_data(skb, copy_skb->data, len);
  431. /* Reuse original ring buffer. */
  432. DRX(("reuse "));
  433. dma_sync_single_for_device(&mp->myri_op->dev,
  434. sbus_readl(&rxd->myri_scatters[0].addr),
  435. RX_ALLOC_SIZE,
  436. DMA_FROM_DEVICE);
  437. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  438. sbus_writel(index, &rxd->ctx);
  439. sbus_writel(1, &rxd->num_sg);
  440. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  441. skb = copy_skb;
  442. }
  443. /* Just like the happy meal we get checksums from this card. */
  444. skb->csum = csum;
  445. skb->ip_summed = CHECKSUM_UNNECESSARY; /* XXX */
  446. skb->protocol = myri_type_trans(skb, dev);
  447. DRX(("prot[%04x] netif_rx ", skb->protocol));
  448. netif_rx(skb);
  449. dev->last_rx = jiffies;
  450. dev->stats.rx_packets++;
  451. dev->stats.rx_bytes += len;
  452. next:
  453. DRX(("NEXT\n"));
  454. entry = NEXT_RX(entry);
  455. }
  456. }
  457. static irqreturn_t myri_interrupt(int irq, void *dev_id)
  458. {
  459. struct net_device *dev = (struct net_device *) dev_id;
  460. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  461. void __iomem *lregs = mp->lregs;
  462. struct myri_channel __iomem *chan = &mp->shmem->channel;
  463. unsigned long flags;
  464. u32 status;
  465. int handled = 0;
  466. spin_lock_irqsave(&mp->irq_lock, flags);
  467. status = sbus_readl(lregs + LANAI_ISTAT);
  468. DIRQ(("myri_interrupt: status[%08x] ", status));
  469. if (status & ISTAT_HOST) {
  470. u32 softstate;
  471. handled = 1;
  472. DIRQ(("IRQ_DISAB "));
  473. myri_disable_irq(lregs, mp->cregs);
  474. softstate = sbus_readl(&chan->state);
  475. DIRQ(("state[%08x] ", softstate));
  476. if (softstate != STATE_READY) {
  477. DIRQ(("myri_not_so_happy "));
  478. myri_is_not_so_happy(mp);
  479. }
  480. DIRQ(("\nmyri_rx: "));
  481. myri_rx(mp, dev);
  482. DIRQ(("\nistat=ISTAT_HOST "));
  483. sbus_writel(ISTAT_HOST, lregs + LANAI_ISTAT);
  484. DIRQ(("IRQ_ENAB "));
  485. myri_enable_irq(lregs, mp->cregs);
  486. }
  487. DIRQ(("\n"));
  488. spin_unlock_irqrestore(&mp->irq_lock, flags);
  489. return IRQ_RETVAL(handled);
  490. }
  491. static int myri_open(struct net_device *dev)
  492. {
  493. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  494. return myri_init(mp, in_interrupt());
  495. }
  496. static int myri_close(struct net_device *dev)
  497. {
  498. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  499. myri_clean_rings(mp);
  500. return 0;
  501. }
  502. static void myri_tx_timeout(struct net_device *dev)
  503. {
  504. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  505. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  506. dev->stats.tx_errors++;
  507. myri_init(mp, 0);
  508. netif_wake_queue(dev);
  509. }
  510. static int myri_start_xmit(struct sk_buff *skb, struct net_device *dev)
  511. {
  512. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  513. struct sendq __iomem *sq = mp->sq;
  514. struct myri_txd __iomem *txd;
  515. unsigned long flags;
  516. unsigned int head, tail;
  517. int len, entry;
  518. u32 dma_addr;
  519. DTX(("myri_start_xmit: "));
  520. myri_tx(mp, dev);
  521. netif_stop_queue(dev);
  522. /* This is just to prevent multiple PIO reads for TX_BUFFS_AVAIL. */
  523. head = sbus_readl(&sq->head);
  524. tail = sbus_readl(&sq->tail);
  525. if (!TX_BUFFS_AVAIL(head, tail)) {
  526. DTX(("no buffs available, returning 1\n"));
  527. return 1;
  528. }
  529. spin_lock_irqsave(&mp->irq_lock, flags);
  530. DHDR(("xmit[skbdata(%p)]\n", skb->data));
  531. #ifdef DEBUG_HEADER
  532. dump_ehdr_and_myripad(((unsigned char *) skb->data));
  533. #endif
  534. /* XXX Maybe this can go as well. */
  535. len = skb->len;
  536. if (len & 3) {
  537. DTX(("len&3 "));
  538. len = (len + 4) & (~3);
  539. }
  540. entry = sbus_readl(&sq->tail);
  541. txd = &sq->myri_txd[entry];
  542. mp->tx_skbs[entry] = skb;
  543. /* Must do this before we sbus map it. */
  544. if (skb->data[MYRI_PAD_LEN] & 0x1) {
  545. sbus_writew(0xffff, &txd->addr[0]);
  546. sbus_writew(0xffff, &txd->addr[1]);
  547. sbus_writew(0xffff, &txd->addr[2]);
  548. sbus_writew(0xffff, &txd->addr[3]);
  549. } else {
  550. sbus_writew(0xffff, &txd->addr[0]);
  551. sbus_writew((skb->data[0] << 8) | skb->data[1], &txd->addr[1]);
  552. sbus_writew((skb->data[2] << 8) | skb->data[3], &txd->addr[2]);
  553. sbus_writew((skb->data[4] << 8) | skb->data[5], &txd->addr[3]);
  554. }
  555. dma_addr = dma_map_single(&mp->myri_op->dev, skb->data,
  556. len, DMA_TO_DEVICE);
  557. sbus_writel(dma_addr, &txd->myri_gathers[0].addr);
  558. sbus_writel(len, &txd->myri_gathers[0].len);
  559. sbus_writel(1, &txd->num_sg);
  560. sbus_writel(KERNEL_CHANNEL, &txd->chan);
  561. sbus_writel(len, &txd->len);
  562. sbus_writel((u32)-1, &txd->csum_off);
  563. sbus_writel(0, &txd->csum_field);
  564. sbus_writel(NEXT_TX(entry), &sq->tail);
  565. DTX(("BangTheChip "));
  566. bang_the_chip(mp);
  567. DTX(("tbusy=0, returning 0\n"));
  568. netif_start_queue(dev);
  569. spin_unlock_irqrestore(&mp->irq_lock, flags);
  570. return 0;
  571. }
  572. /* Create the MyriNet MAC header for an arbitrary protocol layer
  573. *
  574. * saddr=NULL means use device source address
  575. * daddr=NULL means leave destination address (eg unresolved arp)
  576. */
  577. static int myri_header(struct sk_buff *skb, struct net_device *dev,
  578. unsigned short type, const void *daddr,
  579. const void *saddr, unsigned len)
  580. {
  581. struct ethhdr *eth = (struct ethhdr *) skb_push(skb, ETH_HLEN);
  582. unsigned char *pad = (unsigned char *) skb_push(skb, MYRI_PAD_LEN);
  583. #ifdef DEBUG_HEADER
  584. DHDR(("myri_header: pad[%02x,%02x] ", pad[0], pad[1]));
  585. dump_ehdr(eth);
  586. #endif
  587. /* Set the MyriNET padding identifier. */
  588. pad[0] = MYRI_PAD_LEN;
  589. pad[1] = 0xab;
  590. /* Set the protocol type. For a packet of type ETH_P_802_3 we put the length
  591. * in here instead. It is up to the 802.2 layer to carry protocol information.
  592. */
  593. if (type != ETH_P_802_3)
  594. eth->h_proto = htons(type);
  595. else
  596. eth->h_proto = htons(len);
  597. /* Set the source hardware address. */
  598. if (saddr)
  599. memcpy(eth->h_source, saddr, dev->addr_len);
  600. else
  601. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  602. /* Anyway, the loopback-device should never use this function... */
  603. if (dev->flags & IFF_LOOPBACK) {
  604. int i;
  605. for (i = 0; i < dev->addr_len; i++)
  606. eth->h_dest[i] = 0;
  607. return(dev->hard_header_len);
  608. }
  609. if (daddr) {
  610. memcpy(eth->h_dest, daddr, dev->addr_len);
  611. return dev->hard_header_len;
  612. }
  613. return -dev->hard_header_len;
  614. }
  615. /* Rebuild the MyriNet MAC header. This is called after an ARP
  616. * (or in future other address resolution) has completed on this
  617. * sk_buff. We now let ARP fill in the other fields.
  618. */
  619. static int myri_rebuild_header(struct sk_buff *skb)
  620. {
  621. unsigned char *pad = (unsigned char *) skb->data;
  622. struct ethhdr *eth = (struct ethhdr *) (pad + MYRI_PAD_LEN);
  623. struct net_device *dev = skb->dev;
  624. #ifdef DEBUG_HEADER
  625. DHDR(("myri_rebuild_header: pad[%02x,%02x] ", pad[0], pad[1]));
  626. dump_ehdr(eth);
  627. #endif
  628. /* Refill MyriNet padding identifiers, this is just being anal. */
  629. pad[0] = MYRI_PAD_LEN;
  630. pad[1] = 0xab;
  631. switch (eth->h_proto)
  632. {
  633. #ifdef CONFIG_INET
  634. case __constant_htons(ETH_P_IP):
  635. return arp_find(eth->h_dest, skb);
  636. #endif
  637. default:
  638. printk(KERN_DEBUG
  639. "%s: unable to resolve type %X addresses.\n",
  640. dev->name, (int)eth->h_proto);
  641. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  642. return 0;
  643. break;
  644. }
  645. return 0;
  646. }
  647. static int myri_header_cache(const struct neighbour *neigh, struct hh_cache *hh)
  648. {
  649. unsigned short type = hh->hh_type;
  650. unsigned char *pad;
  651. struct ethhdr *eth;
  652. const struct net_device *dev = neigh->dev;
  653. pad = ((unsigned char *) hh->hh_data) +
  654. HH_DATA_OFF(sizeof(*eth) + MYRI_PAD_LEN);
  655. eth = (struct ethhdr *) (pad + MYRI_PAD_LEN);
  656. if (type == htons(ETH_P_802_3))
  657. return -1;
  658. /* Refill MyriNet padding identifiers, this is just being anal. */
  659. pad[0] = MYRI_PAD_LEN;
  660. pad[1] = 0xab;
  661. eth->h_proto = type;
  662. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  663. memcpy(eth->h_dest, neigh->ha, dev->addr_len);
  664. hh->hh_len = 16;
  665. return 0;
  666. }
  667. /* Called by Address Resolution module to notify changes in address. */
  668. void myri_header_cache_update(struct hh_cache *hh,
  669. const struct net_device *dev,
  670. const unsigned char * haddr)
  671. {
  672. memcpy(((u8*)hh->hh_data) + HH_DATA_OFF(sizeof(struct ethhdr)),
  673. haddr, dev->addr_len);
  674. }
  675. static int myri_change_mtu(struct net_device *dev, int new_mtu)
  676. {
  677. if ((new_mtu < (ETH_HLEN + MYRI_PAD_LEN)) || (new_mtu > MYRINET_MTU))
  678. return -EINVAL;
  679. dev->mtu = new_mtu;
  680. return 0;
  681. }
  682. static void myri_set_multicast(struct net_device *dev)
  683. {
  684. /* Do nothing, all MyriCOM nodes transmit multicast frames
  685. * as broadcast packets...
  686. */
  687. }
  688. static inline void set_boardid_from_idprom(struct myri_eth *mp, int num)
  689. {
  690. mp->eeprom.id[0] = 0;
  691. mp->eeprom.id[1] = idprom->id_machtype;
  692. mp->eeprom.id[2] = (idprom->id_sernum >> 16) & 0xff;
  693. mp->eeprom.id[3] = (idprom->id_sernum >> 8) & 0xff;
  694. mp->eeprom.id[4] = (idprom->id_sernum >> 0) & 0xff;
  695. mp->eeprom.id[5] = num;
  696. }
  697. static inline void determine_reg_space_size(struct myri_eth *mp)
  698. {
  699. switch(mp->eeprom.cpuvers) {
  700. case CPUVERS_2_3:
  701. case CPUVERS_3_0:
  702. case CPUVERS_3_1:
  703. case CPUVERS_3_2:
  704. mp->reg_size = (3 * 128 * 1024) + 4096;
  705. break;
  706. case CPUVERS_4_0:
  707. case CPUVERS_4_1:
  708. mp->reg_size = ((4096<<1) + mp->eeprom.ramsz);
  709. break;
  710. case CPUVERS_4_2:
  711. case CPUVERS_5_0:
  712. default:
  713. printk("myricom: AIEEE weird cpu version %04x assuming pre4.0\n",
  714. mp->eeprom.cpuvers);
  715. mp->reg_size = (3 * 128 * 1024) + 4096;
  716. };
  717. }
  718. #ifdef DEBUG_DETECT
  719. static void dump_eeprom(struct myri_eth *mp)
  720. {
  721. printk("EEPROM: clockval[%08x] cpuvers[%04x] "
  722. "id[%02x,%02x,%02x,%02x,%02x,%02x]\n",
  723. mp->eeprom.cval, mp->eeprom.cpuvers,
  724. mp->eeprom.id[0], mp->eeprom.id[1], mp->eeprom.id[2],
  725. mp->eeprom.id[3], mp->eeprom.id[4], mp->eeprom.id[5]);
  726. printk("EEPROM: ramsz[%08x]\n", mp->eeprom.ramsz);
  727. printk("EEPROM: fvers[%02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  728. mp->eeprom.fvers[0], mp->eeprom.fvers[1], mp->eeprom.fvers[2],
  729. mp->eeprom.fvers[3], mp->eeprom.fvers[4], mp->eeprom.fvers[5],
  730. mp->eeprom.fvers[6], mp->eeprom.fvers[7]);
  731. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  732. mp->eeprom.fvers[8], mp->eeprom.fvers[9], mp->eeprom.fvers[10],
  733. mp->eeprom.fvers[11], mp->eeprom.fvers[12], mp->eeprom.fvers[13],
  734. mp->eeprom.fvers[14], mp->eeprom.fvers[15]);
  735. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  736. mp->eeprom.fvers[16], mp->eeprom.fvers[17], mp->eeprom.fvers[18],
  737. mp->eeprom.fvers[19], mp->eeprom.fvers[20], mp->eeprom.fvers[21],
  738. mp->eeprom.fvers[22], mp->eeprom.fvers[23]);
  739. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x]\n",
  740. mp->eeprom.fvers[24], mp->eeprom.fvers[25], mp->eeprom.fvers[26],
  741. mp->eeprom.fvers[27], mp->eeprom.fvers[28], mp->eeprom.fvers[29],
  742. mp->eeprom.fvers[30], mp->eeprom.fvers[31]);
  743. printk("EEPROM: mvers[%02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  744. mp->eeprom.mvers[0], mp->eeprom.mvers[1], mp->eeprom.mvers[2],
  745. mp->eeprom.mvers[3], mp->eeprom.mvers[4], mp->eeprom.mvers[5],
  746. mp->eeprom.mvers[6], mp->eeprom.mvers[7]);
  747. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x]\n",
  748. mp->eeprom.mvers[8], mp->eeprom.mvers[9], mp->eeprom.mvers[10],
  749. mp->eeprom.mvers[11], mp->eeprom.mvers[12], mp->eeprom.mvers[13],
  750. mp->eeprom.mvers[14], mp->eeprom.mvers[15]);
  751. printk("EEPROM: dlval[%04x] brd_type[%04x] bus_type[%04x] prod_code[%04x]\n",
  752. mp->eeprom.dlval, mp->eeprom.brd_type, mp->eeprom.bus_type,
  753. mp->eeprom.prod_code);
  754. printk("EEPROM: serial_num[%08x]\n", mp->eeprom.serial_num);
  755. }
  756. #endif
  757. static const struct header_ops myri_header_ops = {
  758. .create = myri_header,
  759. .rebuild = myri_rebuild_header,
  760. .cache = myri_header_cache,
  761. .cache_update = myri_header_cache_update,
  762. };
  763. static int __devinit myri_sbus_probe(struct of_device *op, const struct of_device_id *match)
  764. {
  765. struct device_node *dp = op->node;
  766. static unsigned version_printed;
  767. struct net_device *dev;
  768. DECLARE_MAC_BUF(mac);
  769. struct myri_eth *mp;
  770. const void *prop;
  771. static int num;
  772. int i, len;
  773. DET(("myri_ether_init(%p,%d):\n", op, num));
  774. dev = alloc_etherdev(sizeof(struct myri_eth));
  775. if (!dev)
  776. return -ENOMEM;
  777. if (version_printed++ == 0)
  778. printk(version);
  779. SET_NETDEV_DEV(dev, &op->dev);
  780. mp = netdev_priv(dev);
  781. spin_lock_init(&mp->irq_lock);
  782. mp->myri_op = op;
  783. /* Clean out skb arrays. */
  784. for (i = 0; i < (RX_RING_SIZE + 1); i++)
  785. mp->rx_skbs[i] = NULL;
  786. for (i = 0; i < TX_RING_SIZE; i++)
  787. mp->tx_skbs[i] = NULL;
  788. /* First check for EEPROM information. */
  789. prop = of_get_property(dp, "myrinet-eeprom-info", &len);
  790. if (prop)
  791. memcpy(&mp->eeprom, prop, sizeof(struct myri_eeprom));
  792. if (!prop) {
  793. /* No eeprom property, must cook up the values ourselves. */
  794. DET(("No EEPROM: "));
  795. mp->eeprom.bus_type = BUS_TYPE_SBUS;
  796. mp->eeprom.cpuvers =
  797. of_getintprop_default(dp, "cpu_version", 0);
  798. mp->eeprom.cval =
  799. of_getintprop_default(dp, "clock_value", 0);
  800. mp->eeprom.ramsz = of_getintprop_default(dp, "sram_size", 0);
  801. if (!mp->eeprom.cpuvers)
  802. mp->eeprom.cpuvers = CPUVERS_2_3;
  803. if (mp->eeprom.cpuvers < CPUVERS_3_0)
  804. mp->eeprom.cval = 0;
  805. if (!mp->eeprom.ramsz)
  806. mp->eeprom.ramsz = (128 * 1024);
  807. prop = of_get_property(dp, "myrinet-board-id", &len);
  808. if (prop)
  809. memcpy(&mp->eeprom.id[0], prop, 6);
  810. else
  811. set_boardid_from_idprom(mp, num);
  812. prop = of_get_property(dp, "fpga_version", &len);
  813. if (prop)
  814. memcpy(&mp->eeprom.fvers[0], prop, 32);
  815. else
  816. memset(&mp->eeprom.fvers[0], 0, 32);
  817. if (mp->eeprom.cpuvers == CPUVERS_4_1) {
  818. if (mp->eeprom.ramsz == (128 * 1024))
  819. mp->eeprom.ramsz = (256 * 1024);
  820. if ((mp->eeprom.cval == 0x40414041) ||
  821. (mp->eeprom.cval == 0x90449044))
  822. mp->eeprom.cval = 0x50e450e4;
  823. }
  824. }
  825. #ifdef DEBUG_DETECT
  826. dump_eeprom(mp);
  827. #endif
  828. for (i = 0; i < 6; i++)
  829. dev->dev_addr[i] = mp->eeprom.id[i];
  830. determine_reg_space_size(mp);
  831. /* Map in the MyriCOM register/localram set. */
  832. if (mp->eeprom.cpuvers < CPUVERS_4_0) {
  833. /* XXX Makes no sense, if control reg is non-existant this
  834. * XXX driver cannot function at all... maybe pre-4.0 is
  835. * XXX only a valid version for PCI cards? Ask feldy...
  836. */
  837. DET(("Mapping regs for cpuvers < CPUVERS_4_0\n"));
  838. mp->regs = of_ioremap(&op->resource[0], 0,
  839. mp->reg_size, "MyriCOM Regs");
  840. if (!mp->regs) {
  841. printk("MyriCOM: Cannot map MyriCOM registers.\n");
  842. goto err;
  843. }
  844. mp->lanai = mp->regs + (256 * 1024);
  845. mp->lregs = mp->lanai + (0x10000 * 2);
  846. } else {
  847. DET(("Mapping regs for cpuvers >= CPUVERS_4_0\n"));
  848. mp->cregs = of_ioremap(&op->resource[0], 0,
  849. PAGE_SIZE, "MyriCOM Control Regs");
  850. mp->lregs = of_ioremap(&op->resource[0], (256 * 1024),
  851. PAGE_SIZE, "MyriCOM LANAI Regs");
  852. mp->lanai = of_ioremap(&op->resource[0], (512 * 1024),
  853. mp->eeprom.ramsz, "MyriCOM SRAM");
  854. }
  855. DET(("Registers mapped: cregs[%p] lregs[%p] lanai[%p]\n",
  856. mp->cregs, mp->lregs, mp->lanai));
  857. if (mp->eeprom.cpuvers >= CPUVERS_4_0)
  858. mp->shmem_base = 0xf000;
  859. else
  860. mp->shmem_base = 0x8000;
  861. DET(("Shared memory base is %04x, ", mp->shmem_base));
  862. mp->shmem = (struct myri_shmem __iomem *)
  863. (mp->lanai + (mp->shmem_base * 2));
  864. DET(("shmem mapped at %p\n", mp->shmem));
  865. mp->rqack = &mp->shmem->channel.recvqa;
  866. mp->rq = &mp->shmem->channel.recvq;
  867. mp->sq = &mp->shmem->channel.sendq;
  868. /* Reset the board. */
  869. DET(("Resetting LANAI\n"));
  870. myri_reset_off(mp->lregs, mp->cregs);
  871. myri_reset_on(mp->cregs);
  872. /* Turn IRQ's off. */
  873. myri_disable_irq(mp->lregs, mp->cregs);
  874. /* Reset once more. */
  875. myri_reset_on(mp->cregs);
  876. /* Get the supported DVMA burst sizes from our SBUS. */
  877. mp->myri_bursts = of_getintprop_default(dp->parent,
  878. "burst-sizes", 0x00);
  879. if (!sbus_can_burst64())
  880. mp->myri_bursts &= ~(DMA_BURST64);
  881. DET(("MYRI bursts %02x\n", mp->myri_bursts));
  882. /* Encode SBUS interrupt level in second control register. */
  883. i = of_getintprop_default(dp, "interrupts", 0);
  884. if (i == 0)
  885. i = 4;
  886. DET(("prom_getint(interrupts)==%d, irqlvl set to %04x\n",
  887. i, (1 << i)));
  888. sbus_writel((1 << i), mp->cregs + MYRICTRL_IRQLVL);
  889. mp->dev = dev;
  890. dev->open = &myri_open;
  891. dev->stop = &myri_close;
  892. dev->hard_start_xmit = &myri_start_xmit;
  893. dev->tx_timeout = &myri_tx_timeout;
  894. dev->watchdog_timeo = 5*HZ;
  895. dev->set_multicast_list = &myri_set_multicast;
  896. dev->irq = op->irqs[0];
  897. /* Register interrupt handler now. */
  898. DET(("Requesting MYRIcom IRQ line.\n"));
  899. if (request_irq(dev->irq, &myri_interrupt,
  900. IRQF_SHARED, "MyriCOM Ethernet", (void *) dev)) {
  901. printk("MyriCOM: Cannot register interrupt handler.\n");
  902. goto err;
  903. }
  904. dev->mtu = MYRINET_MTU;
  905. dev->change_mtu = myri_change_mtu;
  906. dev->header_ops = &myri_header_ops;
  907. dev->hard_header_len = (ETH_HLEN + MYRI_PAD_LEN);
  908. /* Load code onto the LANai. */
  909. DET(("Loading LANAI firmware\n"));
  910. myri_load_lanai(mp);
  911. if (register_netdev(dev)) {
  912. printk("MyriCOM: Cannot register device.\n");
  913. goto err_free_irq;
  914. }
  915. dev_set_drvdata(&op->dev, mp);
  916. num++;
  917. printk("%s: MyriCOM MyriNET Ethernet %s\n",
  918. dev->name, print_mac(mac, dev->dev_addr));
  919. return 0;
  920. err_free_irq:
  921. free_irq(dev->irq, dev);
  922. err:
  923. /* This will also free the co-allocated 'dev->priv' */
  924. free_netdev(dev);
  925. return -ENODEV;
  926. }
  927. static int __devexit myri_sbus_remove(struct of_device *op)
  928. {
  929. struct myri_eth *mp = dev_get_drvdata(&op->dev);
  930. struct net_device *net_dev = mp->dev;
  931. unregister_netdev(net_dev);
  932. free_irq(net_dev->irq, net_dev);
  933. if (mp->eeprom.cpuvers < CPUVERS_4_0) {
  934. of_iounmap(&op->resource[0], mp->regs, mp->reg_size);
  935. } else {
  936. of_iounmap(&op->resource[0], mp->cregs, PAGE_SIZE);
  937. of_iounmap(&op->resource[0], mp->lregs, (256 * 1024));
  938. of_iounmap(&op->resource[0], mp->lanai, (512 * 1024));
  939. }
  940. free_netdev(net_dev);
  941. dev_set_drvdata(&op->dev, NULL);
  942. return 0;
  943. }
  944. static const struct of_device_id myri_sbus_match[] = {
  945. {
  946. .name = "MYRICOM,mlanai",
  947. },
  948. {
  949. .name = "myri",
  950. },
  951. {},
  952. };
  953. MODULE_DEVICE_TABLE(of, myri_sbus_match);
  954. static struct of_platform_driver myri_sbus_driver = {
  955. .name = "myri",
  956. .match_table = myri_sbus_match,
  957. .probe = myri_sbus_probe,
  958. .remove = __devexit_p(myri_sbus_remove),
  959. };
  960. static int __init myri_sbus_init(void)
  961. {
  962. return of_register_driver(&myri_sbus_driver, &of_bus_type);
  963. }
  964. static void __exit myri_sbus_exit(void)
  965. {
  966. of_unregister_driver(&myri_sbus_driver);
  967. }
  968. module_init(myri_sbus_init);
  969. module_exit(myri_sbus_exit);
  970. MODULE_LICENSE("GPL");