apic_32.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  56. static int disable_apic_timer __cpuinitdata;
  57. /* Local APIC timer works in C2 */
  58. int local_apic_timer_c2_ok;
  59. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  60. int first_system_vector = 0xfe;
  61. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  62. /*
  63. * Debug level, exported for io_apic.c
  64. */
  65. unsigned int apic_verbosity;
  66. int pic_mode;
  67. /* Have we found an MP table */
  68. int smp_found_config;
  69. static struct resource lapic_resource = {
  70. .name = "Local APIC",
  71. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  72. };
  73. static unsigned int calibration_result;
  74. static int lapic_next_event(unsigned long delta,
  75. struct clock_event_device *evt);
  76. static void lapic_timer_setup(enum clock_event_mode mode,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_broadcast(cpumask_t mask);
  79. static void apic_pm_activate(void);
  80. /*
  81. * The local apic timer can be used for any function which is CPU local.
  82. */
  83. static struct clock_event_device lapic_clockevent = {
  84. .name = "lapic",
  85. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  86. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  87. .shift = 32,
  88. .set_mode = lapic_timer_setup,
  89. .set_next_event = lapic_next_event,
  90. .broadcast = lapic_timer_broadcast,
  91. .rating = 100,
  92. .irq = -1,
  93. };
  94. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  95. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  96. static int enabled_via_apicbase;
  97. static unsigned long apic_phys;
  98. /*
  99. * Get the LAPIC version
  100. */
  101. static inline int lapic_get_version(void)
  102. {
  103. return GET_APIC_VERSION(apic_read(APIC_LVR));
  104. }
  105. /*
  106. * Check, if the APIC is integrated or a separate chip
  107. */
  108. static inline int lapic_is_integrated(void)
  109. {
  110. #ifdef CONFIG_X86_64
  111. return 1;
  112. #else
  113. return APIC_INTEGRATED(lapic_get_version());
  114. #endif
  115. }
  116. /*
  117. * Check, whether this is a modern or a first generation APIC
  118. */
  119. static int modern_apic(void)
  120. {
  121. /* AMD systems use old APIC versions, so check the CPU */
  122. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  123. boot_cpu_data.x86 >= 0xf)
  124. return 1;
  125. return lapic_get_version() >= 0x14;
  126. }
  127. /*
  128. * Paravirt kernels also might be using these below ops. So we still
  129. * use generic apic_read()/apic_write(), which might be pointing to different
  130. * ops in PARAVIRT case.
  131. */
  132. void xapic_wait_icr_idle(void)
  133. {
  134. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  135. cpu_relax();
  136. }
  137. u32 safe_xapic_wait_icr_idle(void)
  138. {
  139. u32 send_status;
  140. int timeout;
  141. timeout = 0;
  142. do {
  143. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  144. if (!send_status)
  145. break;
  146. udelay(100);
  147. } while (timeout++ < 1000);
  148. return send_status;
  149. }
  150. void xapic_icr_write(u32 low, u32 id)
  151. {
  152. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  153. apic_write(APIC_ICR, low);
  154. }
  155. u64 xapic_icr_read(void)
  156. {
  157. u32 icr1, icr2;
  158. icr2 = apic_read(APIC_ICR2);
  159. icr1 = apic_read(APIC_ICR);
  160. return icr1 | ((u64)icr2 << 32);
  161. }
  162. static struct apic_ops xapic_ops = {
  163. .read = native_apic_mem_read,
  164. .write = native_apic_mem_write,
  165. .icr_read = xapic_icr_read,
  166. .icr_write = xapic_icr_write,
  167. .wait_icr_idle = xapic_wait_icr_idle,
  168. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  169. };
  170. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  171. EXPORT_SYMBOL_GPL(apic_ops);
  172. /**
  173. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  174. */
  175. void __cpuinit enable_NMI_through_LVT0(void)
  176. {
  177. unsigned int v;
  178. /* unmask and set to NMI */
  179. v = APIC_DM_NMI;
  180. /* Level triggered for 82489DX (32bit mode) */
  181. if (!lapic_is_integrated())
  182. v |= APIC_LVT_LEVEL_TRIGGER;
  183. apic_write(APIC_LVT0, v);
  184. }
  185. /**
  186. * get_physical_broadcast - Get number of physical broadcast IDs
  187. */
  188. int get_physical_broadcast(void)
  189. {
  190. return modern_apic() ? 0xff : 0xf;
  191. }
  192. /**
  193. * lapic_get_maxlvt - get the maximum number of local vector table entries
  194. */
  195. int lapic_get_maxlvt(void)
  196. {
  197. unsigned int v;
  198. v = apic_read(APIC_LVR);
  199. /*
  200. * - we always have APIC integrated on 64bit mode
  201. * - 82489DXs do not report # of LVT entries
  202. */
  203. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  204. }
  205. /*
  206. * Local APIC timer
  207. */
  208. /* Clock divisor */
  209. #ifdef CONFG_X86_64
  210. #define APIC_DIVISOR 1
  211. #else
  212. #define APIC_DIVISOR 16
  213. #endif
  214. /*
  215. * This function sets up the local APIC timer, with a timeout of
  216. * 'clocks' APIC bus clock. During calibration we actually call
  217. * this function twice on the boot CPU, once with a bogus timeout
  218. * value, second time for real. The other (noncalibrating) CPUs
  219. * call this function only once, with the real, calibrated value.
  220. *
  221. * We do reads before writes even if unnecessary, to get around the
  222. * P5 APIC double write bug.
  223. */
  224. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  225. {
  226. unsigned int lvtt_value, tmp_value;
  227. lvtt_value = LOCAL_TIMER_VECTOR;
  228. if (!oneshot)
  229. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  230. if (!lapic_is_integrated())
  231. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  232. if (!irqen)
  233. lvtt_value |= APIC_LVT_MASKED;
  234. apic_write(APIC_LVTT, lvtt_value);
  235. /*
  236. * Divide PICLK by 16
  237. */
  238. tmp_value = apic_read(APIC_TDCR);
  239. apic_write(APIC_TDCR,
  240. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  241. APIC_TDR_DIV_16);
  242. if (!oneshot)
  243. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  244. }
  245. /*
  246. * Setup extended LVT, AMD specific (K8, family 10h)
  247. *
  248. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  249. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  250. *
  251. * If mask=1, the LVT entry does not generate interrupts while mask=0
  252. * enables the vector. See also the BKDGs.
  253. */
  254. #define APIC_EILVT_LVTOFF_MCE 0
  255. #define APIC_EILVT_LVTOFF_IBS 1
  256. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  257. {
  258. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  259. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  260. apic_write(reg, v);
  261. }
  262. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  263. {
  264. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  265. return APIC_EILVT_LVTOFF_MCE;
  266. }
  267. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  268. {
  269. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  270. return APIC_EILVT_LVTOFF_IBS;
  271. }
  272. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  273. /*
  274. * Program the next event, relative to now
  275. */
  276. static int lapic_next_event(unsigned long delta,
  277. struct clock_event_device *evt)
  278. {
  279. apic_write(APIC_TMICT, delta);
  280. return 0;
  281. }
  282. /*
  283. * Setup the lapic timer in periodic or oneshot mode
  284. */
  285. static void lapic_timer_setup(enum clock_event_mode mode,
  286. struct clock_event_device *evt)
  287. {
  288. unsigned long flags;
  289. unsigned int v;
  290. /* Lapic used as dummy for broadcast ? */
  291. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  292. return;
  293. local_irq_save(flags);
  294. switch (mode) {
  295. case CLOCK_EVT_MODE_PERIODIC:
  296. case CLOCK_EVT_MODE_ONESHOT:
  297. __setup_APIC_LVTT(calibration_result,
  298. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  299. break;
  300. case CLOCK_EVT_MODE_UNUSED:
  301. case CLOCK_EVT_MODE_SHUTDOWN:
  302. v = apic_read(APIC_LVTT);
  303. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  304. apic_write(APIC_LVTT, v);
  305. break;
  306. case CLOCK_EVT_MODE_RESUME:
  307. /* Nothing to do here */
  308. break;
  309. }
  310. local_irq_restore(flags);
  311. }
  312. /*
  313. * Local APIC timer broadcast function
  314. */
  315. static void lapic_timer_broadcast(cpumask_t mask)
  316. {
  317. #ifdef CONFIG_SMP
  318. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  319. #endif
  320. }
  321. /*
  322. * Setup the local APIC timer for this CPU. Copy the initilized values
  323. * of the boot CPU and register the clock event in the framework.
  324. */
  325. static void __devinit setup_APIC_timer(void)
  326. {
  327. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  328. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  329. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  330. clockevents_register_device(levt);
  331. }
  332. /*
  333. * In this functions we calibrate APIC bus clocks to the external timer.
  334. *
  335. * We want to do the calibration only once since we want to have local timer
  336. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  337. * frequency.
  338. *
  339. * This was previously done by reading the PIT/HPET and waiting for a wrap
  340. * around to find out, that a tick has elapsed. I have a box, where the PIT
  341. * readout is broken, so it never gets out of the wait loop again. This was
  342. * also reported by others.
  343. *
  344. * Monitoring the jiffies value is inaccurate and the clockevents
  345. * infrastructure allows us to do a simple substitution of the interrupt
  346. * handler.
  347. *
  348. * The calibration routine also uses the pm_timer when possible, as the PIT
  349. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  350. * back to normal later in the boot process).
  351. */
  352. #define LAPIC_CAL_LOOPS (HZ/10)
  353. static __initdata int lapic_cal_loops = -1;
  354. static __initdata long lapic_cal_t1, lapic_cal_t2;
  355. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  356. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  357. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  358. /*
  359. * Temporary interrupt handler.
  360. */
  361. static void __init lapic_cal_handler(struct clock_event_device *dev)
  362. {
  363. unsigned long long tsc = 0;
  364. long tapic = apic_read(APIC_TMCCT);
  365. unsigned long pm = acpi_pm_read_early();
  366. if (cpu_has_tsc)
  367. rdtscll(tsc);
  368. switch (lapic_cal_loops++) {
  369. case 0:
  370. lapic_cal_t1 = tapic;
  371. lapic_cal_tsc1 = tsc;
  372. lapic_cal_pm1 = pm;
  373. lapic_cal_j1 = jiffies;
  374. break;
  375. case LAPIC_CAL_LOOPS:
  376. lapic_cal_t2 = tapic;
  377. lapic_cal_tsc2 = tsc;
  378. if (pm < lapic_cal_pm1)
  379. pm += ACPI_PM_OVRRUN;
  380. lapic_cal_pm2 = pm;
  381. lapic_cal_j2 = jiffies;
  382. break;
  383. }
  384. }
  385. static int __init calibrate_APIC_clock(void)
  386. {
  387. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  388. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  389. const long pm_thresh = pm_100ms/100;
  390. void (*real_handler)(struct clock_event_device *dev);
  391. unsigned long deltaj;
  392. long delta, deltapm;
  393. int pm_referenced = 0;
  394. local_irq_disable();
  395. /* Replace the global interrupt handler */
  396. real_handler = global_clock_event->event_handler;
  397. global_clock_event->event_handler = lapic_cal_handler;
  398. /*
  399. * Setup the APIC counter to 1e9. There is no way the lapic
  400. * can underflow in the 100ms detection time frame
  401. */
  402. __setup_APIC_LVTT(1000000000, 0, 0);
  403. /* Let the interrupts run */
  404. local_irq_enable();
  405. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  406. cpu_relax();
  407. local_irq_disable();
  408. /* Restore the real event handler */
  409. global_clock_event->event_handler = real_handler;
  410. /* Build delta t1-t2 as apic timer counts down */
  411. delta = lapic_cal_t1 - lapic_cal_t2;
  412. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  413. /* Check, if the PM timer is available */
  414. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  415. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  416. if (deltapm) {
  417. unsigned long mult;
  418. u64 res;
  419. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  420. if (deltapm > (pm_100ms - pm_thresh) &&
  421. deltapm < (pm_100ms + pm_thresh)) {
  422. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  423. } else {
  424. res = (((u64) deltapm) * mult) >> 22;
  425. do_div(res, 1000000);
  426. printk(KERN_WARNING "APIC calibration not consistent "
  427. "with PM Timer: %ldms instead of 100ms\n",
  428. (long)res);
  429. /* Correct the lapic counter value */
  430. res = (((u64) delta) * pm_100ms);
  431. do_div(res, deltapm);
  432. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  433. "%lu (%ld)\n", (unsigned long) res, delta);
  434. delta = (long) res;
  435. }
  436. pm_referenced = 1;
  437. }
  438. /* Calculate the scaled math multiplication factor */
  439. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  440. lapic_clockevent.shift);
  441. lapic_clockevent.max_delta_ns =
  442. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  443. lapic_clockevent.min_delta_ns =
  444. clockevent_delta2ns(0xF, &lapic_clockevent);
  445. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  446. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  447. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  448. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  449. calibration_result);
  450. if (cpu_has_tsc) {
  451. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  452. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  453. "%ld.%04ld MHz.\n",
  454. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  455. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  456. }
  457. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  458. "%u.%04u MHz.\n",
  459. calibration_result / (1000000 / HZ),
  460. calibration_result % (1000000 / HZ));
  461. /*
  462. * Do a sanity check on the APIC calibration result
  463. */
  464. if (calibration_result < (1000000 / HZ)) {
  465. local_irq_enable();
  466. printk(KERN_WARNING
  467. "APIC frequency too slow, disabling apic timer\n");
  468. return -1;
  469. }
  470. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  471. /* We trust the pm timer based calibration */
  472. if (!pm_referenced) {
  473. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  474. /*
  475. * Setup the apic timer manually
  476. */
  477. levt->event_handler = lapic_cal_handler;
  478. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  479. lapic_cal_loops = -1;
  480. /* Let the interrupts run */
  481. local_irq_enable();
  482. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  483. cpu_relax();
  484. local_irq_disable();
  485. /* Stop the lapic timer */
  486. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  487. local_irq_enable();
  488. /* Jiffies delta */
  489. deltaj = lapic_cal_j2 - lapic_cal_j1;
  490. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  491. /* Check, if the jiffies result is consistent */
  492. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  493. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  494. else
  495. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  496. } else
  497. local_irq_enable();
  498. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  499. printk(KERN_WARNING
  500. "APIC timer disabled due to verification failure.\n");
  501. return -1;
  502. }
  503. return 0;
  504. }
  505. /*
  506. * Setup the boot APIC
  507. *
  508. * Calibrate and verify the result.
  509. */
  510. void __init setup_boot_APIC_clock(void)
  511. {
  512. /*
  513. * The local apic timer can be disabled via the kernel
  514. * commandline or from the CPU detection code. Register the lapic
  515. * timer as a dummy clock event source on SMP systems, so the
  516. * broadcast mechanism is used. On UP systems simply ignore it.
  517. */
  518. if (disable_apic_timer) {
  519. printk(KERN_INFO "Disabling APIC timer\n");
  520. /* No broadcast on UP ! */
  521. if (num_possible_cpus() > 1) {
  522. lapic_clockevent.mult = 1;
  523. setup_APIC_timer();
  524. }
  525. return;
  526. }
  527. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  528. "calibrating APIC timer ...\n");
  529. if (calibrate_APIC_clock()) {
  530. /* No broadcast on UP ! */
  531. if (num_possible_cpus() > 1)
  532. setup_APIC_timer();
  533. return;
  534. }
  535. /*
  536. * If nmi_watchdog is set to IO_APIC, we need the
  537. * PIT/HPET going. Otherwise register lapic as a dummy
  538. * device.
  539. */
  540. if (nmi_watchdog != NMI_IO_APIC)
  541. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  542. else
  543. printk(KERN_WARNING "APIC timer registered as dummy,"
  544. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  545. /* Setup the lapic or request the broadcast */
  546. setup_APIC_timer();
  547. }
  548. void __devinit setup_secondary_APIC_clock(void)
  549. {
  550. setup_APIC_timer();
  551. }
  552. /*
  553. * The guts of the apic timer interrupt
  554. */
  555. static void local_apic_timer_interrupt(void)
  556. {
  557. int cpu = smp_processor_id();
  558. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  559. /*
  560. * Normally we should not be here till LAPIC has been initialized but
  561. * in some cases like kdump, its possible that there is a pending LAPIC
  562. * timer interrupt from previous kernel's context and is delivered in
  563. * new kernel the moment interrupts are enabled.
  564. *
  565. * Interrupts are enabled early and LAPIC is setup much later, hence
  566. * its possible that when we get here evt->event_handler is NULL.
  567. * Check for event_handler being NULL and discard the interrupt as
  568. * spurious.
  569. */
  570. if (!evt->event_handler) {
  571. printk(KERN_WARNING
  572. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  573. /* Switch it off */
  574. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  575. return;
  576. }
  577. /*
  578. * the NMI deadlock-detector uses this.
  579. */
  580. #ifdef CONFIG_X86_64
  581. add_pda(apic_timer_irqs, 1);
  582. #else
  583. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  584. #endif
  585. evt->event_handler(evt);
  586. }
  587. /*
  588. * Local APIC timer interrupt. This is the most natural way for doing
  589. * local interrupts, but local timer interrupts can be emulated by
  590. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  591. *
  592. * [ if a single-CPU system runs an SMP kernel then we call the local
  593. * interrupt as well. Thus we cannot inline the local irq ... ]
  594. */
  595. void smp_apic_timer_interrupt(struct pt_regs *regs)
  596. {
  597. struct pt_regs *old_regs = set_irq_regs(regs);
  598. /*
  599. * NOTE! We'd better ACK the irq immediately,
  600. * because timer handling can be slow.
  601. */
  602. ack_APIC_irq();
  603. /*
  604. * update_process_times() expects us to have done irq_enter().
  605. * Besides, if we don't timer interrupts ignore the global
  606. * interrupt lock, which is the WrongThing (tm) to do.
  607. */
  608. irq_enter();
  609. local_apic_timer_interrupt();
  610. irq_exit();
  611. set_irq_regs(old_regs);
  612. }
  613. int setup_profiling_timer(unsigned int multiplier)
  614. {
  615. return -EINVAL;
  616. }
  617. /*
  618. * Local APIC start and shutdown
  619. */
  620. /**
  621. * clear_local_APIC - shutdown the local APIC
  622. *
  623. * This is called, when a CPU is disabled and before rebooting, so the state of
  624. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  625. * leftovers during boot.
  626. */
  627. void clear_local_APIC(void)
  628. {
  629. int maxlvt;
  630. u32 v;
  631. /* APIC hasn't been mapped yet */
  632. if (!apic_phys)
  633. return;
  634. maxlvt = lapic_get_maxlvt();
  635. /*
  636. * Masking an LVT entry can trigger a local APIC error
  637. * if the vector is zero. Mask LVTERR first to prevent this.
  638. */
  639. if (maxlvt >= 3) {
  640. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  641. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  642. }
  643. /*
  644. * Careful: we have to set masks only first to deassert
  645. * any level-triggered sources.
  646. */
  647. v = apic_read(APIC_LVTT);
  648. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  649. v = apic_read(APIC_LVT0);
  650. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  651. v = apic_read(APIC_LVT1);
  652. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  653. if (maxlvt >= 4) {
  654. v = apic_read(APIC_LVTPC);
  655. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  656. }
  657. /* lets not touch this if we didn't frob it */
  658. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
  659. if (maxlvt >= 5) {
  660. v = apic_read(APIC_LVTTHMR);
  661. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  662. }
  663. #endif
  664. /*
  665. * Clean APIC state for other OSs:
  666. */
  667. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  668. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  669. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  670. if (maxlvt >= 3)
  671. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  672. if (maxlvt >= 4)
  673. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  674. /* Integrated APIC (!82489DX) ? */
  675. if (lapic_is_integrated()) {
  676. if (maxlvt > 3)
  677. /* Clear ESR due to Pentium errata 3AP and 11AP */
  678. apic_write(APIC_ESR, 0);
  679. apic_read(APIC_ESR);
  680. }
  681. }
  682. /**
  683. * disable_local_APIC - clear and disable the local APIC
  684. */
  685. void disable_local_APIC(void)
  686. {
  687. unsigned int value;
  688. clear_local_APIC();
  689. /*
  690. * Disable APIC (implies clearing of registers
  691. * for 82489DX!).
  692. */
  693. value = apic_read(APIC_SPIV);
  694. value &= ~APIC_SPIV_APIC_ENABLED;
  695. apic_write(APIC_SPIV, value);
  696. #ifdef CONFIG_X86_32
  697. /*
  698. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  699. * restore the disabled state.
  700. */
  701. if (enabled_via_apicbase) {
  702. unsigned int l, h;
  703. rdmsr(MSR_IA32_APICBASE, l, h);
  704. l &= ~MSR_IA32_APICBASE_ENABLE;
  705. wrmsr(MSR_IA32_APICBASE, l, h);
  706. }
  707. #endif
  708. }
  709. /*
  710. * If Linux enabled the LAPIC against the BIOS default disable it down before
  711. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  712. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  713. * for the case where Linux didn't enable the LAPIC.
  714. */
  715. void lapic_shutdown(void)
  716. {
  717. unsigned long flags;
  718. if (!cpu_has_apic)
  719. return;
  720. local_irq_save(flags);
  721. #ifdef CONFIG_X86_32
  722. if (!enabled_via_apicbase)
  723. clear_local_APIC();
  724. else
  725. #endif
  726. disable_local_APIC();
  727. local_irq_restore(flags);
  728. }
  729. /*
  730. * This is to verify that we're looking at a real local APIC.
  731. * Check these against your board if the CPUs aren't getting
  732. * started for no apparent reason.
  733. */
  734. int __init verify_local_APIC(void)
  735. {
  736. unsigned int reg0, reg1;
  737. /*
  738. * The version register is read-only in a real APIC.
  739. */
  740. reg0 = apic_read(APIC_LVR);
  741. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  742. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  743. reg1 = apic_read(APIC_LVR);
  744. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  745. /*
  746. * The two version reads above should print the same
  747. * numbers. If the second one is different, then we
  748. * poke at a non-APIC.
  749. */
  750. if (reg1 != reg0)
  751. return 0;
  752. /*
  753. * Check if the version looks reasonably.
  754. */
  755. reg1 = GET_APIC_VERSION(reg0);
  756. if (reg1 == 0x00 || reg1 == 0xff)
  757. return 0;
  758. reg1 = lapic_get_maxlvt();
  759. if (reg1 < 0x02 || reg1 == 0xff)
  760. return 0;
  761. /*
  762. * The ID register is read/write in a real APIC.
  763. */
  764. reg0 = apic_read(APIC_ID);
  765. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  766. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  767. reg1 = apic_read(APIC_ID);
  768. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  769. apic_write(APIC_ID, reg0);
  770. if (reg1 != (reg0 ^ APIC_ID_MASK))
  771. return 0;
  772. /*
  773. * The next two are just to see if we have sane values.
  774. * They're only really relevant if we're in Virtual Wire
  775. * compatibility mode, but most boxes are anymore.
  776. */
  777. reg0 = apic_read(APIC_LVT0);
  778. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  779. reg1 = apic_read(APIC_LVT1);
  780. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  781. return 1;
  782. }
  783. /**
  784. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  785. */
  786. void __init sync_Arb_IDs(void)
  787. {
  788. /*
  789. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  790. * needed on AMD.
  791. */
  792. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  793. return;
  794. /*
  795. * Wait for idle.
  796. */
  797. apic_wait_icr_idle();
  798. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  799. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  800. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  801. }
  802. /*
  803. * An initial setup of the virtual wire mode.
  804. */
  805. void __init init_bsp_APIC(void)
  806. {
  807. unsigned int value;
  808. /*
  809. * Don't do the setup now if we have a SMP BIOS as the
  810. * through-I/O-APIC virtual wire mode might be active.
  811. */
  812. if (smp_found_config || !cpu_has_apic)
  813. return;
  814. /*
  815. * Do not trust the local APIC being empty at bootup.
  816. */
  817. clear_local_APIC();
  818. /*
  819. * Enable APIC.
  820. */
  821. value = apic_read(APIC_SPIV);
  822. value &= ~APIC_VECTOR_MASK;
  823. value |= APIC_SPIV_APIC_ENABLED;
  824. #ifdef CONFIG_X86_32
  825. /* This bit is reserved on P4/Xeon and should be cleared */
  826. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  827. (boot_cpu_data.x86 == 15))
  828. value &= ~APIC_SPIV_FOCUS_DISABLED;
  829. else
  830. #endif
  831. value |= APIC_SPIV_FOCUS_DISABLED;
  832. value |= SPURIOUS_APIC_VECTOR;
  833. apic_write(APIC_SPIV, value);
  834. /*
  835. * Set up the virtual wire mode.
  836. */
  837. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  838. value = APIC_DM_NMI;
  839. if (!lapic_is_integrated()) /* 82489DX */
  840. value |= APIC_LVT_LEVEL_TRIGGER;
  841. apic_write(APIC_LVT1, value);
  842. }
  843. static void __cpuinit lapic_setup_esr(void)
  844. {
  845. unsigned long oldvalue, value, maxlvt;
  846. if (lapic_is_integrated() && !esr_disable) {
  847. if (esr_disable) {
  848. /*
  849. * Something untraceable is creating bad interrupts on
  850. * secondary quads ... for the moment, just leave the
  851. * ESR disabled - we can't do anything useful with the
  852. * errors anyway - mbligh
  853. */
  854. printk(KERN_INFO "Leaving ESR disabled.\n");
  855. return;
  856. }
  857. /* !82489DX */
  858. maxlvt = lapic_get_maxlvt();
  859. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  860. apic_write(APIC_ESR, 0);
  861. oldvalue = apic_read(APIC_ESR);
  862. /* enables sending errors */
  863. value = ERROR_APIC_VECTOR;
  864. apic_write(APIC_LVTERR, value);
  865. /*
  866. * spec says clear errors after enabling vector.
  867. */
  868. if (maxlvt > 3)
  869. apic_write(APIC_ESR, 0);
  870. value = apic_read(APIC_ESR);
  871. if (value != oldvalue)
  872. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  873. "vector: 0x%08lx after: 0x%08lx\n",
  874. oldvalue, value);
  875. } else {
  876. printk(KERN_INFO "No ESR for 82489DX.\n");
  877. }
  878. }
  879. /**
  880. * setup_local_APIC - setup the local APIC
  881. */
  882. void __cpuinit setup_local_APIC(void)
  883. {
  884. unsigned long value, integrated;
  885. int i, j;
  886. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  887. if (esr_disable) {
  888. apic_write(APIC_ESR, 0);
  889. apic_write(APIC_ESR, 0);
  890. apic_write(APIC_ESR, 0);
  891. apic_write(APIC_ESR, 0);
  892. }
  893. integrated = lapic_is_integrated();
  894. /*
  895. * Double-check whether this APIC is really registered.
  896. */
  897. if (!apic_id_registered())
  898. WARN_ON_ONCE(1);
  899. /*
  900. * Intel recommends to set DFR, LDR and TPR before enabling
  901. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  902. * document number 292116). So here it goes...
  903. */
  904. init_apic_ldr();
  905. /*
  906. * Set Task Priority to 'accept all'. We never change this
  907. * later on.
  908. */
  909. value = apic_read(APIC_TASKPRI);
  910. value &= ~APIC_TPRI_MASK;
  911. apic_write(APIC_TASKPRI, value);
  912. /*
  913. * After a crash, we no longer service the interrupts and a pending
  914. * interrupt from previous kernel might still have ISR bit set.
  915. *
  916. * Most probably by now CPU has serviced that pending interrupt and
  917. * it might not have done the ack_APIC_irq() because it thought,
  918. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  919. * does not clear the ISR bit and cpu thinks it has already serivced
  920. * the interrupt. Hence a vector might get locked. It was noticed
  921. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  922. */
  923. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  924. value = apic_read(APIC_ISR + i*0x10);
  925. for (j = 31; j >= 0; j--) {
  926. if (value & (1<<j))
  927. ack_APIC_irq();
  928. }
  929. }
  930. /*
  931. * Now that we are all set up, enable the APIC
  932. */
  933. value = apic_read(APIC_SPIV);
  934. value &= ~APIC_VECTOR_MASK;
  935. /*
  936. * Enable APIC
  937. */
  938. value |= APIC_SPIV_APIC_ENABLED;
  939. /*
  940. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  941. * certain networking cards. If high frequency interrupts are
  942. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  943. * entry is masked/unmasked at a high rate as well then sooner or
  944. * later IOAPIC line gets 'stuck', no more interrupts are received
  945. * from the device. If focus CPU is disabled then the hang goes
  946. * away, oh well :-(
  947. *
  948. * [ This bug can be reproduced easily with a level-triggered
  949. * PCI Ne2000 networking cards and PII/PIII processors, dual
  950. * BX chipset. ]
  951. */
  952. /*
  953. * Actually disabling the focus CPU check just makes the hang less
  954. * frequent as it makes the interrupt distributon model be more
  955. * like LRU than MRU (the short-term load is more even across CPUs).
  956. * See also the comment in end_level_ioapic_irq(). --macro
  957. */
  958. /* Enable focus processor (bit==0) */
  959. value &= ~APIC_SPIV_FOCUS_DISABLED;
  960. /*
  961. * Set spurious IRQ vector
  962. */
  963. value |= SPURIOUS_APIC_VECTOR;
  964. apic_write(APIC_SPIV, value);
  965. /*
  966. * Set up LVT0, LVT1:
  967. *
  968. * set up through-local-APIC on the BP's LINT0. This is not
  969. * strictly necessary in pure symmetric-IO mode, but sometimes
  970. * we delegate interrupts to the 8259A.
  971. */
  972. /*
  973. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  974. */
  975. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  976. if (!smp_processor_id() && (pic_mode || !value)) {
  977. value = APIC_DM_EXTINT;
  978. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  979. smp_processor_id());
  980. } else {
  981. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  982. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  983. smp_processor_id());
  984. }
  985. apic_write(APIC_LVT0, value);
  986. /*
  987. * only the BP should see the LINT1 NMI signal, obviously.
  988. */
  989. if (!smp_processor_id())
  990. value = APIC_DM_NMI;
  991. else
  992. value = APIC_DM_NMI | APIC_LVT_MASKED;
  993. if (!integrated) /* 82489DX */
  994. value |= APIC_LVT_LEVEL_TRIGGER;
  995. apic_write(APIC_LVT1, value);
  996. }
  997. void __cpuinit end_local_APIC_setup(void)
  998. {
  999. lapic_setup_esr();
  1000. #ifdef CONFIG_X86_32
  1001. {
  1002. unsigned int value;
  1003. /* Disable the local apic timer */
  1004. value = apic_read(APIC_LVTT);
  1005. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1006. apic_write(APIC_LVTT, value);
  1007. }
  1008. #endif
  1009. setup_apic_nmi_watchdog(NULL);
  1010. apic_pm_activate();
  1011. }
  1012. /*
  1013. * Detect and initialize APIC
  1014. */
  1015. static int __init detect_init_APIC(void)
  1016. {
  1017. u32 h, l, features;
  1018. /* Disabled by kernel option? */
  1019. if (disable_apic)
  1020. return -1;
  1021. switch (boot_cpu_data.x86_vendor) {
  1022. case X86_VENDOR_AMD:
  1023. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1024. (boot_cpu_data.x86 == 15))
  1025. break;
  1026. goto no_apic;
  1027. case X86_VENDOR_INTEL:
  1028. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1029. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1030. break;
  1031. goto no_apic;
  1032. default:
  1033. goto no_apic;
  1034. }
  1035. if (!cpu_has_apic) {
  1036. /*
  1037. * Over-ride BIOS and try to enable the local APIC only if
  1038. * "lapic" specified.
  1039. */
  1040. if (!force_enable_local_apic) {
  1041. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  1042. "you can enable it with \"lapic\"\n");
  1043. return -1;
  1044. }
  1045. /*
  1046. * Some BIOSes disable the local APIC in the APIC_BASE
  1047. * MSR. This can only be done in software for Intel P6 or later
  1048. * and AMD K7 (Model > 1) or later.
  1049. */
  1050. rdmsr(MSR_IA32_APICBASE, l, h);
  1051. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1052. printk(KERN_INFO
  1053. "Local APIC disabled by BIOS -- reenabling.\n");
  1054. l &= ~MSR_IA32_APICBASE_BASE;
  1055. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1056. wrmsr(MSR_IA32_APICBASE, l, h);
  1057. enabled_via_apicbase = 1;
  1058. }
  1059. }
  1060. /*
  1061. * The APIC feature bit should now be enabled
  1062. * in `cpuid'
  1063. */
  1064. features = cpuid_edx(1);
  1065. if (!(features & (1 << X86_FEATURE_APIC))) {
  1066. printk(KERN_WARNING "Could not enable APIC!\n");
  1067. return -1;
  1068. }
  1069. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1070. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1071. /* The BIOS may have set up the APIC at some other address */
  1072. rdmsr(MSR_IA32_APICBASE, l, h);
  1073. if (l & MSR_IA32_APICBASE_ENABLE)
  1074. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1075. printk(KERN_INFO "Found and enabled local APIC!\n");
  1076. apic_pm_activate();
  1077. return 0;
  1078. no_apic:
  1079. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1080. return -1;
  1081. }
  1082. /**
  1083. * init_apic_mappings - initialize APIC mappings
  1084. */
  1085. void __init init_apic_mappings(void)
  1086. {
  1087. /*
  1088. * If no local APIC can be found then set up a fake all
  1089. * zeroes page to simulate the local APIC and another
  1090. * one for the IO-APIC.
  1091. */
  1092. if (!smp_found_config && detect_init_APIC()) {
  1093. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1094. apic_phys = __pa(apic_phys);
  1095. } else
  1096. apic_phys = mp_lapic_addr;
  1097. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1098. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1099. apic_phys);
  1100. /*
  1101. * Fetch the APIC ID of the BSP in case we have a
  1102. * default configuration (or the MP table is broken).
  1103. */
  1104. if (boot_cpu_physical_apicid == -1U)
  1105. boot_cpu_physical_apicid = read_apic_id();
  1106. }
  1107. /*
  1108. * This initializes the IO-APIC and APIC hardware if this is
  1109. * a UP kernel.
  1110. */
  1111. int apic_version[MAX_APICS];
  1112. int __init APIC_init_uniprocessor(void)
  1113. {
  1114. if (!smp_found_config && !cpu_has_apic)
  1115. return -1;
  1116. /*
  1117. * Complain if the BIOS pretends there is one.
  1118. */
  1119. if (!cpu_has_apic &&
  1120. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1121. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1122. boot_cpu_physical_apicid);
  1123. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1124. return -1;
  1125. }
  1126. verify_local_APIC();
  1127. connect_bsp_APIC();
  1128. /*
  1129. * Hack: In case of kdump, after a crash, kernel might be booting
  1130. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1131. * might be zero if read from MP tables. Get it from LAPIC.
  1132. */
  1133. #ifdef CONFIG_CRASH_DUMP
  1134. boot_cpu_physical_apicid = read_apic_id();
  1135. #endif
  1136. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1137. setup_local_APIC();
  1138. #ifdef CONFIG_X86_IO_APIC
  1139. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1140. #endif
  1141. localise_nmi_watchdog();
  1142. end_local_APIC_setup();
  1143. #ifdef CONFIG_X86_IO_APIC
  1144. if (smp_found_config)
  1145. if (!skip_ioapic_setup && nr_ioapics)
  1146. setup_IO_APIC();
  1147. #endif
  1148. setup_boot_clock();
  1149. return 0;
  1150. }
  1151. /*
  1152. * Local APIC interrupts
  1153. */
  1154. /*
  1155. * This interrupt should _never_ happen with our APIC/SMP architecture
  1156. */
  1157. void smp_spurious_interrupt(struct pt_regs *regs)
  1158. {
  1159. unsigned long v;
  1160. irq_enter();
  1161. /*
  1162. * Check if this really is a spurious interrupt and ACK it
  1163. * if it is a vectored one. Just in case...
  1164. * Spurious interrupts should not be ACKed.
  1165. */
  1166. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1167. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1168. ack_APIC_irq();
  1169. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1170. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1171. "should never happen.\n", smp_processor_id());
  1172. __get_cpu_var(irq_stat).irq_spurious_count++;
  1173. irq_exit();
  1174. }
  1175. /*
  1176. * This interrupt should never happen with our APIC/SMP architecture
  1177. */
  1178. void smp_error_interrupt(struct pt_regs *regs)
  1179. {
  1180. unsigned long v, v1;
  1181. irq_enter();
  1182. /* First tickle the hardware, only then report what went on. -- REW */
  1183. v = apic_read(APIC_ESR);
  1184. apic_write(APIC_ESR, 0);
  1185. v1 = apic_read(APIC_ESR);
  1186. ack_APIC_irq();
  1187. atomic_inc(&irq_err_count);
  1188. /* Here is what the APIC error bits mean:
  1189. 0: Send CS error
  1190. 1: Receive CS error
  1191. 2: Send accept error
  1192. 3: Receive accept error
  1193. 4: Reserved
  1194. 5: Send illegal vector
  1195. 6: Received illegal vector
  1196. 7: Illegal register address
  1197. */
  1198. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1199. smp_processor_id(), v , v1);
  1200. irq_exit();
  1201. }
  1202. /**
  1203. * connect_bsp_APIC - attach the APIC to the interrupt system
  1204. */
  1205. void __init connect_bsp_APIC(void)
  1206. {
  1207. #ifdef CONFIG_X86_32
  1208. if (pic_mode) {
  1209. /*
  1210. * Do not trust the local APIC being empty at bootup.
  1211. */
  1212. clear_local_APIC();
  1213. /*
  1214. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1215. * local APIC to INT and NMI lines.
  1216. */
  1217. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1218. "enabling APIC mode.\n");
  1219. outb(0x70, 0x22);
  1220. outb(0x01, 0x23);
  1221. }
  1222. #endif
  1223. enable_apic_mode();
  1224. }
  1225. /**
  1226. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1227. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1228. *
  1229. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1230. * APIC is disabled.
  1231. */
  1232. void disconnect_bsp_APIC(int virt_wire_setup)
  1233. {
  1234. unsigned int value;
  1235. #ifdef CONFIG_X86_32
  1236. if (pic_mode) {
  1237. /*
  1238. * Put the board back into PIC mode (has an effect only on
  1239. * certain older boards). Note that APIC interrupts, including
  1240. * IPIs, won't work beyond this point! The only exception are
  1241. * INIT IPIs.
  1242. */
  1243. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1244. "entering PIC mode.\n");
  1245. outb(0x70, 0x22);
  1246. outb(0x00, 0x23);
  1247. return;
  1248. }
  1249. #endif
  1250. /* Go back to Virtual Wire compatibility mode */
  1251. /* For the spurious interrupt use vector F, and enable it */
  1252. value = apic_read(APIC_SPIV);
  1253. value &= ~APIC_VECTOR_MASK;
  1254. value |= APIC_SPIV_APIC_ENABLED;
  1255. value |= 0xf;
  1256. apic_write(APIC_SPIV, value);
  1257. if (!virt_wire_setup) {
  1258. /*
  1259. * For LVT0 make it edge triggered, active high,
  1260. * external and enabled
  1261. */
  1262. value = apic_read(APIC_LVT0);
  1263. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1264. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1265. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1266. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1267. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1268. apic_write(APIC_LVT0, value);
  1269. } else {
  1270. /* Disable LVT0 */
  1271. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1272. }
  1273. /*
  1274. * For LVT1 make it edge triggered, active high,
  1275. * nmi and enabled
  1276. */
  1277. value = apic_read(APIC_LVT1);
  1278. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1279. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1280. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1281. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1282. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1283. apic_write(APIC_LVT1, value);
  1284. }
  1285. void __cpuinit generic_processor_info(int apicid, int version)
  1286. {
  1287. int cpu;
  1288. cpumask_t tmp_map;
  1289. /*
  1290. * Validate version
  1291. */
  1292. if (version == 0x0) {
  1293. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1294. "fixing up to 0x10. (tell your hw vendor)\n",
  1295. version);
  1296. version = 0x10;
  1297. }
  1298. apic_version[apicid] = version;
  1299. if (num_processors >= NR_CPUS) {
  1300. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1301. " Processor ignored.\n", NR_CPUS);
  1302. return;
  1303. }
  1304. num_processors++;
  1305. cpus_complement(tmp_map, cpu_present_map);
  1306. cpu = first_cpu(tmp_map);
  1307. physid_set(apicid, phys_cpu_present_map);
  1308. if (apicid == boot_cpu_physical_apicid) {
  1309. /*
  1310. * x86_bios_cpu_apicid is required to have processors listed
  1311. * in same order as logical cpu numbers. Hence the first
  1312. * entry is BSP, and so on.
  1313. */
  1314. cpu = 0;
  1315. }
  1316. if (apicid > max_physical_apicid)
  1317. max_physical_apicid = apicid;
  1318. #ifdef CONFIG_X86_32
  1319. /*
  1320. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1321. * but we need to work other dependencies like SMP_SUSPEND etc
  1322. * before this can be done without some confusion.
  1323. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1324. * - Ashok Raj <ashok.raj@intel.com>
  1325. */
  1326. if (max_physical_apicid >= 8) {
  1327. switch (boot_cpu_data.x86_vendor) {
  1328. case X86_VENDOR_INTEL:
  1329. if (!APIC_XAPIC(version)) {
  1330. def_to_bigsmp = 0;
  1331. break;
  1332. }
  1333. /* If P4 and above fall through */
  1334. case X86_VENDOR_AMD:
  1335. def_to_bigsmp = 1;
  1336. }
  1337. }
  1338. #endif
  1339. #if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
  1340. /* are we being called early in kernel startup? */
  1341. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1342. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1343. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1344. cpu_to_apicid[cpu] = apicid;
  1345. bios_cpu_apicid[cpu] = apicid;
  1346. } else {
  1347. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1348. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1349. }
  1350. #endif
  1351. cpu_set(cpu, cpu_possible_map);
  1352. cpu_set(cpu, cpu_present_map);
  1353. }
  1354. /*
  1355. * Power management
  1356. */
  1357. #ifdef CONFIG_PM
  1358. static struct {
  1359. /*
  1360. * 'active' is true if the local APIC was enabled by us and
  1361. * not the BIOS; this signifies that we are also responsible
  1362. * for disabling it before entering apm/acpi suspend
  1363. */
  1364. int active;
  1365. /* r/w apic fields */
  1366. unsigned int apic_id;
  1367. unsigned int apic_taskpri;
  1368. unsigned int apic_ldr;
  1369. unsigned int apic_dfr;
  1370. unsigned int apic_spiv;
  1371. unsigned int apic_lvtt;
  1372. unsigned int apic_lvtpc;
  1373. unsigned int apic_lvt0;
  1374. unsigned int apic_lvt1;
  1375. unsigned int apic_lvterr;
  1376. unsigned int apic_tmict;
  1377. unsigned int apic_tdcr;
  1378. unsigned int apic_thmr;
  1379. } apic_pm_state;
  1380. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1381. {
  1382. unsigned long flags;
  1383. int maxlvt;
  1384. if (!apic_pm_state.active)
  1385. return 0;
  1386. maxlvt = lapic_get_maxlvt();
  1387. apic_pm_state.apic_id = apic_read(APIC_ID);
  1388. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1389. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1390. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1391. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1392. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1393. if (maxlvt >= 4)
  1394. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1395. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1396. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1397. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1398. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1399. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1400. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1401. if (maxlvt >= 5)
  1402. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1403. #endif
  1404. local_irq_save(flags);
  1405. disable_local_APIC();
  1406. local_irq_restore(flags);
  1407. return 0;
  1408. }
  1409. static int lapic_resume(struct sys_device *dev)
  1410. {
  1411. unsigned int l, h;
  1412. unsigned long flags;
  1413. int maxlvt;
  1414. if (!apic_pm_state.active)
  1415. return 0;
  1416. maxlvt = lapic_get_maxlvt();
  1417. local_irq_save(flags);
  1418. #ifdef CONFIG_X86_64
  1419. if (x2apic)
  1420. enable_x2apic();
  1421. else
  1422. #endif
  1423. {
  1424. /*
  1425. * Make sure the APICBASE points to the right address
  1426. *
  1427. * FIXME! This will be wrong if we ever support suspend on
  1428. * SMP! We'll need to do this as part of the CPU restore!
  1429. */
  1430. rdmsr(MSR_IA32_APICBASE, l, h);
  1431. l &= ~MSR_IA32_APICBASE_BASE;
  1432. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1433. wrmsr(MSR_IA32_APICBASE, l, h);
  1434. }
  1435. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1436. apic_write(APIC_ID, apic_pm_state.apic_id);
  1437. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1438. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1439. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1440. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1441. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1442. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1443. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1444. if (maxlvt >= 5)
  1445. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1446. #endif
  1447. if (maxlvt >= 4)
  1448. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1449. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1450. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1451. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1452. apic_write(APIC_ESR, 0);
  1453. apic_read(APIC_ESR);
  1454. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1455. apic_write(APIC_ESR, 0);
  1456. apic_read(APIC_ESR);
  1457. local_irq_restore(flags);
  1458. return 0;
  1459. }
  1460. /*
  1461. * This device has no shutdown method - fully functioning local APICs
  1462. * are needed on every CPU up until machine_halt/restart/poweroff.
  1463. */
  1464. static struct sysdev_class lapic_sysclass = {
  1465. .name = "lapic",
  1466. .resume = lapic_resume,
  1467. .suspend = lapic_suspend,
  1468. };
  1469. static struct sys_device device_lapic = {
  1470. .id = 0,
  1471. .cls = &lapic_sysclass,
  1472. };
  1473. static void __devinit apic_pm_activate(void)
  1474. {
  1475. apic_pm_state.active = 1;
  1476. }
  1477. static int __init init_lapic_sysfs(void)
  1478. {
  1479. int error;
  1480. if (!cpu_has_apic)
  1481. return 0;
  1482. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1483. error = sysdev_class_register(&lapic_sysclass);
  1484. if (!error)
  1485. error = sysdev_register(&device_lapic);
  1486. return error;
  1487. }
  1488. device_initcall(init_lapic_sysfs);
  1489. #else /* CONFIG_PM */
  1490. static void apic_pm_activate(void) { }
  1491. #endif /* CONFIG_PM */
  1492. /*
  1493. * APIC command line parameters
  1494. */
  1495. static int __init parse_lapic(char *arg)
  1496. {
  1497. force_enable_local_apic = 1;
  1498. return 0;
  1499. }
  1500. early_param("lapic", parse_lapic);
  1501. static int __init setup_disableapic(char *arg)
  1502. {
  1503. disable_apic = 1;
  1504. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1505. return 0;
  1506. }
  1507. early_param("disableapic", setup_disableapic);
  1508. /* same as disableapic, for compatibility */
  1509. static int __init setup_nolapic(char *arg)
  1510. {
  1511. return setup_disableapic(arg);
  1512. }
  1513. early_param("nolapic", setup_nolapic);
  1514. static int __init parse_lapic_timer_c2_ok(char *arg)
  1515. {
  1516. local_apic_timer_c2_ok = 1;
  1517. return 0;
  1518. }
  1519. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1520. static int __init parse_disable_apic_timer(char *arg)
  1521. {
  1522. disable_apic_timer = 1;
  1523. return 0;
  1524. }
  1525. early_param("noapictimer", parse_disable_apic_timer);
  1526. static int __init parse_nolapic_timer(char *arg)
  1527. {
  1528. disable_apic_timer = 1;
  1529. return 0;
  1530. }
  1531. early_param("nolapic_timer", parse_nolapic_timer);
  1532. static int __init apic_set_verbosity(char *arg)
  1533. {
  1534. if (!arg) {
  1535. #ifdef CONFIG_X86_64
  1536. skip_ioapic_setup = 0;
  1537. ioapic_force = 1;
  1538. return 0;
  1539. #endif
  1540. return -EINVAL;
  1541. }
  1542. if (strcmp("debug", arg) == 0)
  1543. apic_verbosity = APIC_DEBUG;
  1544. else if (strcmp("verbose", arg) == 0)
  1545. apic_verbosity = APIC_VERBOSE;
  1546. else {
  1547. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1548. " use apic=verbose or apic=debug\n", arg);
  1549. return -EINVAL;
  1550. }
  1551. return 0;
  1552. }
  1553. early_param("apic", apic_set_verbosity);
  1554. static int __init lapic_insert_resource(void)
  1555. {
  1556. if (!apic_phys)
  1557. return -1;
  1558. /* Put local APIC into the resource map. */
  1559. lapic_resource.start = apic_phys;
  1560. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1561. insert_resource(&iomem_resource, &lapic_resource);
  1562. return 0;
  1563. }
  1564. /*
  1565. * need call insert after e820_reserve_resources()
  1566. * that is using request_resource
  1567. */
  1568. late_initcall(lapic_insert_resource);